prm44xx.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/delay.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <plat/cpu.h>
  19. #include <plat/irqs.h>
  20. #include <plat/prcm.h>
  21. #include "iomap.h"
  22. #include "common.h"
  23. #include "vp.h"
  24. #include "prm44xx.h"
  25. #include "prm-regbits-44xx.h"
  26. #include "prcm44xx.h"
  27. #include "prminst44xx.h"
  28. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  29. OMAP_PRCM_IRQ("wkup", 0, 0),
  30. OMAP_PRCM_IRQ("io", 9, 1),
  31. };
  32. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  33. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  34. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  35. .nr_regs = 2,
  36. .irqs = omap4_prcm_irqs,
  37. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  38. .irq = OMAP44XX_IRQ_PRCM,
  39. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  40. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  41. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  42. .restore_irqen = &omap44xx_prm_restore_irqen,
  43. };
  44. /* PRM low-level functions */
  45. /* Read a register in a CM/PRM instance in the PRM module */
  46. u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  47. {
  48. return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
  49. }
  50. /* Write into a register in a CM/PRM instance in the PRM module */
  51. void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  52. {
  53. __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
  54. }
  55. /* Read-modify-write a register in a PRM module. Caller must lock */
  56. u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  57. {
  58. u32 v;
  59. v = omap4_prm_read_inst_reg(inst, reg);
  60. v &= ~mask;
  61. v |= bits;
  62. omap4_prm_write_inst_reg(v, inst, reg);
  63. return v;
  64. }
  65. /* PRM VP */
  66. /*
  67. * struct omap4_vp - OMAP4 VP register access description.
  68. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  69. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  70. */
  71. struct omap4_vp {
  72. u32 irqstatus_mpu;
  73. u32 tranxdone_status;
  74. };
  75. static struct omap4_vp omap4_vp[] = {
  76. [OMAP4_VP_VDD_MPU_ID] = {
  77. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  78. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  79. },
  80. [OMAP4_VP_VDD_IVA_ID] = {
  81. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  82. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  83. },
  84. [OMAP4_VP_VDD_CORE_ID] = {
  85. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  86. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  87. },
  88. };
  89. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  90. {
  91. struct omap4_vp *vp = &omap4_vp[vp_id];
  92. u32 irqstatus;
  93. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  94. OMAP4430_PRM_OCP_SOCKET_INST,
  95. vp->irqstatus_mpu);
  96. return irqstatus & vp->tranxdone_status;
  97. }
  98. void omap4_prm_vp_clear_txdone(u8 vp_id)
  99. {
  100. struct omap4_vp *vp = &omap4_vp[vp_id];
  101. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  102. OMAP4430_PRM_PARTITION,
  103. OMAP4430_PRM_OCP_SOCKET_INST,
  104. vp->irqstatus_mpu);
  105. };
  106. u32 omap4_prm_vcvp_read(u8 offset)
  107. {
  108. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  109. OMAP4430_PRM_DEVICE_INST, offset);
  110. }
  111. void omap4_prm_vcvp_write(u32 val, u8 offset)
  112. {
  113. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  114. OMAP4430_PRM_DEVICE_INST, offset);
  115. }
  116. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  117. {
  118. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  119. OMAP4430_PRM_PARTITION,
  120. OMAP4430_PRM_DEVICE_INST,
  121. offset);
  122. }
  123. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  124. {
  125. u32 mask, st;
  126. /* XXX read mask from RAM? */
  127. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  128. irqen_offs);
  129. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  130. return mask & st;
  131. }
  132. /**
  133. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  134. * @events: ptr to two consecutive u32s, preallocated by caller
  135. *
  136. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  137. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  138. * No return value.
  139. */
  140. void omap44xx_prm_read_pending_irqs(unsigned long *events)
  141. {
  142. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  143. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  144. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  145. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  146. }
  147. /**
  148. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  149. *
  150. * Force any buffered writes to the PRM IP block to complete. Needed
  151. * by the PRM IRQ handler, which reads and writes directly to the IP
  152. * block, to avoid race conditions after acknowledging or clearing IRQ
  153. * bits. No return value.
  154. */
  155. void omap44xx_prm_ocp_barrier(void)
  156. {
  157. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  158. OMAP4_REVISION_PRM_OFFSET);
  159. }
  160. /**
  161. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  162. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  163. *
  164. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  165. * @saved_mask. @saved_mask must be allocated by the caller.
  166. * Intended to be used in the PRM interrupt handler suspend callback.
  167. * The OCP barrier is needed to ensure the write to disable PRM
  168. * interrupts reaches the PRM before returning; otherwise, spurious
  169. * interrupts might occur. No return value.
  170. */
  171. void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  172. {
  173. saved_mask[0] =
  174. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  175. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  176. saved_mask[1] =
  177. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  178. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  179. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  180. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  181. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  182. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  183. /* OCP barrier */
  184. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  185. OMAP4_REVISION_PRM_OFFSET);
  186. }
  187. /**
  188. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  189. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  190. *
  191. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  192. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  193. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  194. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  195. * once the writes reach the PRM. No return value.
  196. */
  197. void omap44xx_prm_restore_irqen(u32 *saved_mask)
  198. {
  199. omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_OCP_SOCKET_INST,
  200. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  201. omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_OCP_SOCKET_INST,
  202. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  203. }
  204. static int __init omap4xxx_prcm_init(void)
  205. {
  206. if (cpu_is_omap44xx())
  207. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  208. return 0;
  209. }
  210. subsys_initcall(omap4xxx_prcm_init);