clock3xxx_data.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633
  1. /*
  2. * OMAP3 clock data
  3. *
  4. * Copyright (C) 2007-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/clk.h>
  19. #include <linux/list.h>
  20. #include <linux/io.h>
  21. #include <plat/hardware.h>
  22. #include <plat/clkdev_omap.h>
  23. #include "iomap.h"
  24. #include "clock.h"
  25. #include "clock3xxx.h"
  26. #include "clock34xx.h"
  27. #include "clock36xx.h"
  28. #include "clock3517.h"
  29. #include "cm2xxx_3xxx.h"
  30. #include "cm-regbits-34xx.h"
  31. #include "prm2xxx_3xxx.h"
  32. #include "prm-regbits-34xx.h"
  33. #include "control.h"
  34. /*
  35. * clocks
  36. */
  37. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  38. /* Maximum DPLL multiplier, divider values for OMAP3 */
  39. #define OMAP3_MAX_DPLL_MULT 2047
  40. #define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
  41. #define OMAP3_MAX_DPLL_DIV 128
  42. /*
  43. * DPLL1 supplies clock to the MPU.
  44. * DPLL2 supplies clock to the IVA2.
  45. * DPLL3 supplies CORE domain clocks.
  46. * DPLL4 supplies peripheral clocks.
  47. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  48. */
  49. /* Forward declarations for DPLL bypass clocks */
  50. static struct clk dpll1_fck;
  51. static struct clk dpll2_fck;
  52. /* PRM CLOCKS */
  53. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  54. static struct clk omap_32k_fck = {
  55. .name = "omap_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. };
  59. static struct clk secure_32k_fck = {
  60. .name = "secure_32k_fck",
  61. .ops = &clkops_null,
  62. .rate = 32768,
  63. };
  64. /* Virtual source clocks for osc_sys_ck */
  65. static struct clk virt_12m_ck = {
  66. .name = "virt_12m_ck",
  67. .ops = &clkops_null,
  68. .rate = 12000000,
  69. };
  70. static struct clk virt_13m_ck = {
  71. .name = "virt_13m_ck",
  72. .ops = &clkops_null,
  73. .rate = 13000000,
  74. };
  75. static struct clk virt_16_8m_ck = {
  76. .name = "virt_16_8m_ck",
  77. .ops = &clkops_null,
  78. .rate = 16800000,
  79. };
  80. static struct clk virt_19_2m_ck = {
  81. .name = "virt_19_2m_ck",
  82. .ops = &clkops_null,
  83. .rate = 19200000,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. };
  90. static struct clk virt_38_4m_ck = {
  91. .name = "virt_38_4m_ck",
  92. .ops = &clkops_null,
  93. .rate = 38400000,
  94. };
  95. static const struct clksel_rate osc_sys_12m_rates[] = {
  96. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  97. { .div = 0 }
  98. };
  99. static const struct clksel_rate osc_sys_13m_rates[] = {
  100. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  101. { .div = 0 }
  102. };
  103. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  104. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2PLUS_36XX },
  105. { .div = 0 }
  106. };
  107. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  108. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  109. { .div = 0 }
  110. };
  111. static const struct clksel_rate osc_sys_26m_rates[] = {
  112. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  113. { .div = 0 }
  114. };
  115. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  116. { .div = 1, .val = 4, .flags = RATE_IN_3XXX },
  117. { .div = 0 }
  118. };
  119. static const struct clksel osc_sys_clksel[] = {
  120. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  121. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  122. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  123. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  124. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  125. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  126. { .parent = NULL },
  127. };
  128. /* Oscillator clock */
  129. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  130. static struct clk osc_sys_ck = {
  131. .name = "osc_sys_ck",
  132. .ops = &clkops_null,
  133. .init = &omap2_init_clksel_parent,
  134. .clksel_reg = OMAP3430_PRM_CLKSEL,
  135. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  136. .clksel = osc_sys_clksel,
  137. /* REVISIT: deal with autoextclkmode? */
  138. .recalc = &omap2_clksel_recalc,
  139. };
  140. static const struct clksel_rate div2_rates[] = {
  141. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  142. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  143. { .div = 0 }
  144. };
  145. static const struct clksel sys_clksel[] = {
  146. { .parent = &osc_sys_ck, .rates = div2_rates },
  147. { .parent = NULL }
  148. };
  149. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  150. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  151. static struct clk sys_ck = {
  152. .name = "sys_ck",
  153. .ops = &clkops_null,
  154. .parent = &osc_sys_ck,
  155. .init = &omap2_init_clksel_parent,
  156. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  157. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  158. .clksel = sys_clksel,
  159. .recalc = &omap2_clksel_recalc,
  160. };
  161. static struct clk sys_altclk = {
  162. .name = "sys_altclk",
  163. .ops = &clkops_null,
  164. };
  165. /* Optional external clock input for some McBSPs */
  166. static struct clk mcbsp_clks = {
  167. .name = "mcbsp_clks",
  168. .ops = &clkops_null,
  169. };
  170. /* PRM EXTERNAL CLOCK OUTPUT */
  171. static struct clk sys_clkout1 = {
  172. .name = "sys_clkout1",
  173. .ops = &clkops_omap2_dflt,
  174. .parent = &osc_sys_ck,
  175. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  176. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  177. .recalc = &followparent_recalc,
  178. };
  179. /* DPLLS */
  180. /* CM CLOCKS */
  181. static const struct clksel_rate div16_dpll_rates[] = {
  182. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  183. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  184. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  185. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  186. { .div = 5, .val = 5, .flags = RATE_IN_3XXX },
  187. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  188. { .div = 7, .val = 7, .flags = RATE_IN_3XXX },
  189. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  190. { .div = 9, .val = 9, .flags = RATE_IN_3XXX },
  191. { .div = 10, .val = 10, .flags = RATE_IN_3XXX },
  192. { .div = 11, .val = 11, .flags = RATE_IN_3XXX },
  193. { .div = 12, .val = 12, .flags = RATE_IN_3XXX },
  194. { .div = 13, .val = 13, .flags = RATE_IN_3XXX },
  195. { .div = 14, .val = 14, .flags = RATE_IN_3XXX },
  196. { .div = 15, .val = 15, .flags = RATE_IN_3XXX },
  197. { .div = 16, .val = 16, .flags = RATE_IN_3XXX },
  198. { .div = 0 }
  199. };
  200. static const struct clksel_rate dpll4_rates[] = {
  201. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  202. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  203. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  204. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  205. { .div = 5, .val = 5, .flags = RATE_IN_3XXX },
  206. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  207. { .div = 7, .val = 7, .flags = RATE_IN_3XXX },
  208. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  209. { .div = 9, .val = 9, .flags = RATE_IN_3XXX },
  210. { .div = 10, .val = 10, .flags = RATE_IN_3XXX },
  211. { .div = 11, .val = 11, .flags = RATE_IN_3XXX },
  212. { .div = 12, .val = 12, .flags = RATE_IN_3XXX },
  213. { .div = 13, .val = 13, .flags = RATE_IN_3XXX },
  214. { .div = 14, .val = 14, .flags = RATE_IN_3XXX },
  215. { .div = 15, .val = 15, .flags = RATE_IN_3XXX },
  216. { .div = 16, .val = 16, .flags = RATE_IN_3XXX },
  217. { .div = 17, .val = 17, .flags = RATE_IN_36XX },
  218. { .div = 18, .val = 18, .flags = RATE_IN_36XX },
  219. { .div = 19, .val = 19, .flags = RATE_IN_36XX },
  220. { .div = 20, .val = 20, .flags = RATE_IN_36XX },
  221. { .div = 21, .val = 21, .flags = RATE_IN_36XX },
  222. { .div = 22, .val = 22, .flags = RATE_IN_36XX },
  223. { .div = 23, .val = 23, .flags = RATE_IN_36XX },
  224. { .div = 24, .val = 24, .flags = RATE_IN_36XX },
  225. { .div = 25, .val = 25, .flags = RATE_IN_36XX },
  226. { .div = 26, .val = 26, .flags = RATE_IN_36XX },
  227. { .div = 27, .val = 27, .flags = RATE_IN_36XX },
  228. { .div = 28, .val = 28, .flags = RATE_IN_36XX },
  229. { .div = 29, .val = 29, .flags = RATE_IN_36XX },
  230. { .div = 30, .val = 30, .flags = RATE_IN_36XX },
  231. { .div = 31, .val = 31, .flags = RATE_IN_36XX },
  232. { .div = 32, .val = 32, .flags = RATE_IN_36XX },
  233. { .div = 0 }
  234. };
  235. /* DPLL1 */
  236. /* MPU clock source */
  237. /* Type: DPLL */
  238. static struct dpll_data dpll1_dd = {
  239. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  240. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  241. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  242. .clk_bypass = &dpll1_fck,
  243. .clk_ref = &sys_ck,
  244. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  245. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  246. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  247. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  248. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  249. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  250. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  251. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  252. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  253. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  254. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  255. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  256. .min_divider = 1,
  257. .max_divider = OMAP3_MAX_DPLL_DIV,
  258. };
  259. static struct clk dpll1_ck = {
  260. .name = "dpll1_ck",
  261. .ops = &clkops_omap3_noncore_dpll_ops,
  262. .parent = &sys_ck,
  263. .dpll_data = &dpll1_dd,
  264. .round_rate = &omap2_dpll_round_rate,
  265. .set_rate = &omap3_noncore_dpll_set_rate,
  266. .clkdm_name = "dpll1_clkdm",
  267. .recalc = &omap3_dpll_recalc,
  268. };
  269. /*
  270. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  271. * DPLL isn't bypassed.
  272. */
  273. static struct clk dpll1_x2_ck = {
  274. .name = "dpll1_x2_ck",
  275. .ops = &clkops_null,
  276. .parent = &dpll1_ck,
  277. .clkdm_name = "dpll1_clkdm",
  278. .recalc = &omap3_clkoutx2_recalc,
  279. };
  280. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  281. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  282. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  283. { .parent = NULL }
  284. };
  285. /*
  286. * Does not exist in the TRM - needed to separate the M2 divider from
  287. * bypass selection in mpu_ck
  288. */
  289. static struct clk dpll1_x2m2_ck = {
  290. .name = "dpll1_x2m2_ck",
  291. .ops = &clkops_null,
  292. .parent = &dpll1_x2_ck,
  293. .init = &omap2_init_clksel_parent,
  294. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  295. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  296. .clksel = div16_dpll1_x2m2_clksel,
  297. .clkdm_name = "dpll1_clkdm",
  298. .recalc = &omap2_clksel_recalc,
  299. };
  300. /* DPLL2 */
  301. /* IVA2 clock source */
  302. /* Type: DPLL */
  303. static struct dpll_data dpll2_dd = {
  304. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  305. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  306. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  307. .clk_bypass = &dpll2_fck,
  308. .clk_ref = &sys_ck,
  309. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  310. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  311. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  312. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  313. (1 << DPLL_LOW_POWER_BYPASS),
  314. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  315. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  316. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  317. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  318. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  319. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  320. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  321. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  322. .min_divider = 1,
  323. .max_divider = OMAP3_MAX_DPLL_DIV,
  324. };
  325. static struct clk dpll2_ck = {
  326. .name = "dpll2_ck",
  327. .ops = &clkops_omap3_noncore_dpll_ops,
  328. .parent = &sys_ck,
  329. .dpll_data = &dpll2_dd,
  330. .round_rate = &omap2_dpll_round_rate,
  331. .set_rate = &omap3_noncore_dpll_set_rate,
  332. .clkdm_name = "dpll2_clkdm",
  333. .recalc = &omap3_dpll_recalc,
  334. };
  335. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  336. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  337. { .parent = NULL }
  338. };
  339. /*
  340. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  341. * or CLKOUTX2. CLKOUT seems most plausible.
  342. */
  343. static struct clk dpll2_m2_ck = {
  344. .name = "dpll2_m2_ck",
  345. .ops = &clkops_null,
  346. .parent = &dpll2_ck,
  347. .init = &omap2_init_clksel_parent,
  348. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  349. OMAP3430_CM_CLKSEL2_PLL),
  350. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  351. .clksel = div16_dpll2_m2x2_clksel,
  352. .clkdm_name = "dpll2_clkdm",
  353. .recalc = &omap2_clksel_recalc,
  354. };
  355. /*
  356. * DPLL3
  357. * Source clock for all interfaces and for some device fclks
  358. * REVISIT: Also supports fast relock bypass - not included below
  359. */
  360. static struct dpll_data dpll3_dd = {
  361. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  362. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  363. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  364. .clk_bypass = &sys_ck,
  365. .clk_ref = &sys_ck,
  366. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  367. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  368. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  369. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  370. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  371. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  372. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  373. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  374. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  375. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  376. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  377. .min_divider = 1,
  378. .max_divider = OMAP3_MAX_DPLL_DIV,
  379. };
  380. static struct clk dpll3_ck = {
  381. .name = "dpll3_ck",
  382. .ops = &clkops_omap3_core_dpll_ops,
  383. .parent = &sys_ck,
  384. .dpll_data = &dpll3_dd,
  385. .round_rate = &omap2_dpll_round_rate,
  386. .clkdm_name = "dpll3_clkdm",
  387. .recalc = &omap3_dpll_recalc,
  388. };
  389. /*
  390. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  391. * DPLL isn't bypassed
  392. */
  393. static struct clk dpll3_x2_ck = {
  394. .name = "dpll3_x2_ck",
  395. .ops = &clkops_null,
  396. .parent = &dpll3_ck,
  397. .clkdm_name = "dpll3_clkdm",
  398. .recalc = &omap3_clkoutx2_recalc,
  399. };
  400. static const struct clksel_rate div31_dpll3_rates[] = {
  401. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  402. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  403. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2PLUS_36XX },
  404. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2PLUS_36XX },
  405. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2PLUS_36XX },
  406. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2PLUS_36XX },
  407. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2PLUS_36XX },
  408. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2PLUS_36XX },
  409. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2PLUS_36XX },
  410. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2PLUS_36XX },
  411. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2PLUS_36XX },
  412. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2PLUS_36XX },
  413. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2PLUS_36XX },
  414. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2PLUS_36XX },
  415. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2PLUS_36XX },
  416. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2PLUS_36XX },
  417. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2PLUS_36XX },
  418. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2PLUS_36XX },
  419. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2PLUS_36XX },
  420. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2PLUS_36XX },
  421. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2PLUS_36XX },
  422. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2PLUS_36XX },
  423. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2PLUS_36XX },
  424. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2PLUS_36XX },
  425. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2PLUS_36XX },
  426. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2PLUS_36XX },
  427. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2PLUS_36XX },
  428. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2PLUS_36XX },
  429. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2PLUS_36XX },
  430. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2PLUS_36XX },
  431. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2PLUS_36XX },
  432. { .div = 0 },
  433. };
  434. static const struct clksel div31_dpll3m2_clksel[] = {
  435. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  436. { .parent = NULL }
  437. };
  438. /* DPLL3 output M2 - primary control point for CORE speed */
  439. static struct clk dpll3_m2_ck = {
  440. .name = "dpll3_m2_ck",
  441. .ops = &clkops_null,
  442. .parent = &dpll3_ck,
  443. .init = &omap2_init_clksel_parent,
  444. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  445. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  446. .clksel = div31_dpll3m2_clksel,
  447. .clkdm_name = "dpll3_clkdm",
  448. .round_rate = &omap2_clksel_round_rate,
  449. .set_rate = &omap3_core_dpll_m2_set_rate,
  450. .recalc = &omap2_clksel_recalc,
  451. };
  452. static struct clk core_ck = {
  453. .name = "core_ck",
  454. .ops = &clkops_null,
  455. .parent = &dpll3_m2_ck,
  456. .recalc = &followparent_recalc,
  457. };
  458. static struct clk dpll3_m2x2_ck = {
  459. .name = "dpll3_m2x2_ck",
  460. .ops = &clkops_null,
  461. .parent = &dpll3_m2_ck,
  462. .clkdm_name = "dpll3_clkdm",
  463. .recalc = &omap3_clkoutx2_recalc,
  464. };
  465. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  466. static const struct clksel div16_dpll3_clksel[] = {
  467. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  468. { .parent = NULL }
  469. };
  470. /* This virtual clock is the source for dpll3_m3x2_ck */
  471. static struct clk dpll3_m3_ck = {
  472. .name = "dpll3_m3_ck",
  473. .ops = &clkops_null,
  474. .parent = &dpll3_ck,
  475. .init = &omap2_init_clksel_parent,
  476. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  477. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  478. .clksel = div16_dpll3_clksel,
  479. .clkdm_name = "dpll3_clkdm",
  480. .recalc = &omap2_clksel_recalc,
  481. };
  482. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  483. static struct clk dpll3_m3x2_ck = {
  484. .name = "dpll3_m3x2_ck",
  485. .ops = &clkops_omap2_dflt_wait,
  486. .parent = &dpll3_m3_ck,
  487. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  488. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  489. .flags = INVERT_ENABLE,
  490. .clkdm_name = "dpll3_clkdm",
  491. .recalc = &omap3_clkoutx2_recalc,
  492. };
  493. static struct clk emu_core_alwon_ck = {
  494. .name = "emu_core_alwon_ck",
  495. .ops = &clkops_null,
  496. .parent = &dpll3_m3x2_ck,
  497. .clkdm_name = "dpll3_clkdm",
  498. .recalc = &followparent_recalc,
  499. };
  500. /* DPLL4 */
  501. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  502. /* Type: DPLL */
  503. static struct dpll_data dpll4_dd;
  504. static struct dpll_data dpll4_dd_34xx __initdata = {
  505. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  506. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  507. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  508. .clk_bypass = &sys_ck,
  509. .clk_ref = &sys_ck,
  510. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  511. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  512. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  513. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  514. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  515. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  516. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  517. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  518. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  519. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  520. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  521. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  522. .min_divider = 1,
  523. .max_divider = OMAP3_MAX_DPLL_DIV,
  524. };
  525. static struct dpll_data dpll4_dd_3630 __initdata = {
  526. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  527. .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
  528. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  529. .clk_bypass = &sys_ck,
  530. .clk_ref = &sys_ck,
  531. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  532. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  533. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  534. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  535. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  536. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  537. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  538. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  539. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  540. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  541. .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
  542. .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
  543. .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
  544. .min_divider = 1,
  545. .max_divider = OMAP3_MAX_DPLL_DIV,
  546. .flags = DPLL_J_TYPE
  547. };
  548. static struct clk dpll4_ck = {
  549. .name = "dpll4_ck",
  550. .ops = &clkops_omap3_noncore_dpll_ops,
  551. .parent = &sys_ck,
  552. .dpll_data = &dpll4_dd,
  553. .round_rate = &omap2_dpll_round_rate,
  554. .set_rate = &omap3_dpll4_set_rate,
  555. .clkdm_name = "dpll4_clkdm",
  556. .recalc = &omap3_dpll_recalc,
  557. };
  558. /*
  559. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  560. * DPLL isn't bypassed --
  561. * XXX does this serve any downstream clocks?
  562. */
  563. static struct clk dpll4_x2_ck = {
  564. .name = "dpll4_x2_ck",
  565. .ops = &clkops_null,
  566. .parent = &dpll4_ck,
  567. .clkdm_name = "dpll4_clkdm",
  568. .recalc = &omap3_clkoutx2_recalc,
  569. };
  570. static const struct clksel dpll4_clksel[] = {
  571. { .parent = &dpll4_ck, .rates = dpll4_rates },
  572. { .parent = NULL }
  573. };
  574. /* This virtual clock is the source for dpll4_m2x2_ck */
  575. static struct clk dpll4_m2_ck = {
  576. .name = "dpll4_m2_ck",
  577. .ops = &clkops_null,
  578. .parent = &dpll4_ck,
  579. .init = &omap2_init_clksel_parent,
  580. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  581. .clksel_mask = OMAP3630_DIV_96M_MASK,
  582. .clksel = dpll4_clksel,
  583. .clkdm_name = "dpll4_clkdm",
  584. .recalc = &omap2_clksel_recalc,
  585. };
  586. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  587. static struct clk dpll4_m2x2_ck = {
  588. .name = "dpll4_m2x2_ck",
  589. .ops = &clkops_omap2_dflt_wait,
  590. .parent = &dpll4_m2_ck,
  591. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  592. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  593. .flags = INVERT_ENABLE,
  594. .clkdm_name = "dpll4_clkdm",
  595. .recalc = &omap3_clkoutx2_recalc,
  596. };
  597. /*
  598. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  599. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  600. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  601. * CM_96K_(F)CLK.
  602. */
  603. /* Adding 192MHz Clock node needed by SGX */
  604. static struct clk omap_192m_alwon_fck = {
  605. .name = "omap_192m_alwon_fck",
  606. .ops = &clkops_null,
  607. .parent = &dpll4_m2x2_ck,
  608. .recalc = &followparent_recalc,
  609. };
  610. static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
  611. { .div = 1, .val = 1, .flags = RATE_IN_36XX },
  612. { .div = 2, .val = 2, .flags = RATE_IN_36XX },
  613. { .div = 0 }
  614. };
  615. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  616. { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
  617. { .parent = NULL }
  618. };
  619. static const struct clksel_rate omap_96m_dpll_rates[] = {
  620. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  621. { .div = 0 }
  622. };
  623. static const struct clksel_rate omap_96m_sys_rates[] = {
  624. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  625. { .div = 0 }
  626. };
  627. static struct clk omap_96m_alwon_fck = {
  628. .name = "omap_96m_alwon_fck",
  629. .ops = &clkops_null,
  630. .parent = &dpll4_m2x2_ck,
  631. .recalc = &followparent_recalc,
  632. };
  633. static struct clk omap_96m_alwon_fck_3630 = {
  634. .name = "omap_96m_alwon_fck",
  635. .parent = &omap_192m_alwon_fck,
  636. .init = &omap2_init_clksel_parent,
  637. .ops = &clkops_null,
  638. .recalc = &omap2_clksel_recalc,
  639. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  640. .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
  641. .clksel = omap_96m_alwon_fck_clksel
  642. };
  643. static struct clk cm_96m_fck = {
  644. .name = "cm_96m_fck",
  645. .ops = &clkops_null,
  646. .parent = &omap_96m_alwon_fck,
  647. .recalc = &followparent_recalc,
  648. };
  649. static const struct clksel omap_96m_fck_clksel[] = {
  650. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  651. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  652. { .parent = NULL }
  653. };
  654. static struct clk omap_96m_fck = {
  655. .name = "omap_96m_fck",
  656. .ops = &clkops_null,
  657. .parent = &sys_ck,
  658. .init = &omap2_init_clksel_parent,
  659. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  660. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  661. .clksel = omap_96m_fck_clksel,
  662. .recalc = &omap2_clksel_recalc,
  663. };
  664. /* This virtual clock is the source for dpll4_m3x2_ck */
  665. static struct clk dpll4_m3_ck = {
  666. .name = "dpll4_m3_ck",
  667. .ops = &clkops_null,
  668. .parent = &dpll4_ck,
  669. .init = &omap2_init_clksel_parent,
  670. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  671. .clksel_mask = OMAP3630_CLKSEL_TV_MASK,
  672. .clksel = dpll4_clksel,
  673. .clkdm_name = "dpll4_clkdm",
  674. .recalc = &omap2_clksel_recalc,
  675. };
  676. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  677. static struct clk dpll4_m3x2_ck = {
  678. .name = "dpll4_m3x2_ck",
  679. .ops = &clkops_omap2_dflt_wait,
  680. .parent = &dpll4_m3_ck,
  681. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  682. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  683. .flags = INVERT_ENABLE,
  684. .clkdm_name = "dpll4_clkdm",
  685. .recalc = &omap3_clkoutx2_recalc,
  686. };
  687. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  688. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  689. { .div = 0 }
  690. };
  691. static const struct clksel_rate omap_54m_alt_rates[] = {
  692. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  693. { .div = 0 }
  694. };
  695. static const struct clksel omap_54m_clksel[] = {
  696. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  697. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  698. { .parent = NULL }
  699. };
  700. static struct clk omap_54m_fck = {
  701. .name = "omap_54m_fck",
  702. .ops = &clkops_null,
  703. .init = &omap2_init_clksel_parent,
  704. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  705. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  706. .clksel = omap_54m_clksel,
  707. .recalc = &omap2_clksel_recalc,
  708. };
  709. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  710. { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
  711. { .div = 0 }
  712. };
  713. static const struct clksel_rate omap_48m_alt_rates[] = {
  714. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  715. { .div = 0 }
  716. };
  717. static const struct clksel omap_48m_clksel[] = {
  718. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  719. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  720. { .parent = NULL }
  721. };
  722. static struct clk omap_48m_fck = {
  723. .name = "omap_48m_fck",
  724. .ops = &clkops_null,
  725. .init = &omap2_init_clksel_parent,
  726. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  727. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  728. .clksel = omap_48m_clksel,
  729. .recalc = &omap2_clksel_recalc,
  730. };
  731. static struct clk omap_12m_fck = {
  732. .name = "omap_12m_fck",
  733. .ops = &clkops_null,
  734. .parent = &omap_48m_fck,
  735. .fixed_div = 4,
  736. .recalc = &omap_fixed_divisor_recalc,
  737. };
  738. /* This virtual clock is the source for dpll4_m4x2_ck */
  739. static struct clk dpll4_m4_ck = {
  740. .name = "dpll4_m4_ck",
  741. .ops = &clkops_null,
  742. .parent = &dpll4_ck,
  743. .init = &omap2_init_clksel_parent,
  744. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  745. .clksel_mask = OMAP3630_CLKSEL_DSS1_MASK,
  746. .clksel = dpll4_clksel,
  747. .clkdm_name = "dpll4_clkdm",
  748. .recalc = &omap2_clksel_recalc,
  749. .set_rate = &omap2_clksel_set_rate,
  750. .round_rate = &omap2_clksel_round_rate,
  751. };
  752. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  753. static struct clk dpll4_m4x2_ck = {
  754. .name = "dpll4_m4x2_ck",
  755. .ops = &clkops_omap2_dflt_wait,
  756. .parent = &dpll4_m4_ck,
  757. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  758. .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
  759. .flags = INVERT_ENABLE,
  760. .clkdm_name = "dpll4_clkdm",
  761. .recalc = &omap3_clkoutx2_recalc,
  762. };
  763. /* This virtual clock is the source for dpll4_m5x2_ck */
  764. static struct clk dpll4_m5_ck = {
  765. .name = "dpll4_m5_ck",
  766. .ops = &clkops_null,
  767. .parent = &dpll4_ck,
  768. .init = &omap2_init_clksel_parent,
  769. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  770. .clksel_mask = OMAP3630_CLKSEL_CAM_MASK,
  771. .clksel = dpll4_clksel,
  772. .clkdm_name = "dpll4_clkdm",
  773. .set_rate = &omap2_clksel_set_rate,
  774. .round_rate = &omap2_clksel_round_rate,
  775. .recalc = &omap2_clksel_recalc,
  776. };
  777. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  778. static struct clk dpll4_m5x2_ck = {
  779. .name = "dpll4_m5x2_ck",
  780. .ops = &clkops_omap2_dflt_wait,
  781. .parent = &dpll4_m5_ck,
  782. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  783. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  784. .flags = INVERT_ENABLE,
  785. .clkdm_name = "dpll4_clkdm",
  786. .recalc = &omap3_clkoutx2_recalc,
  787. };
  788. /* This virtual clock is the source for dpll4_m6x2_ck */
  789. static struct clk dpll4_m6_ck = {
  790. .name = "dpll4_m6_ck",
  791. .ops = &clkops_null,
  792. .parent = &dpll4_ck,
  793. .init = &omap2_init_clksel_parent,
  794. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  795. .clksel_mask = OMAP3630_DIV_DPLL4_MASK,
  796. .clksel = dpll4_clksel,
  797. .clkdm_name = "dpll4_clkdm",
  798. .recalc = &omap2_clksel_recalc,
  799. };
  800. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  801. static struct clk dpll4_m6x2_ck = {
  802. .name = "dpll4_m6x2_ck",
  803. .ops = &clkops_omap2_dflt_wait,
  804. .parent = &dpll4_m6_ck,
  805. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  806. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  807. .flags = INVERT_ENABLE,
  808. .clkdm_name = "dpll4_clkdm",
  809. .recalc = &omap3_clkoutx2_recalc,
  810. };
  811. static struct clk emu_per_alwon_ck = {
  812. .name = "emu_per_alwon_ck",
  813. .ops = &clkops_null,
  814. .parent = &dpll4_m6x2_ck,
  815. .clkdm_name = "dpll4_clkdm",
  816. .recalc = &followparent_recalc,
  817. };
  818. /* DPLL5 */
  819. /* Supplies 120MHz clock, USIM source clock */
  820. /* Type: DPLL */
  821. /* 3430ES2 only */
  822. static struct dpll_data dpll5_dd = {
  823. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  824. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  825. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  826. .clk_bypass = &sys_ck,
  827. .clk_ref = &sys_ck,
  828. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  829. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  830. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  831. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  832. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  833. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  834. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  835. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  836. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  837. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  838. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  839. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  840. .min_divider = 1,
  841. .max_divider = OMAP3_MAX_DPLL_DIV,
  842. };
  843. static struct clk dpll5_ck = {
  844. .name = "dpll5_ck",
  845. .ops = &clkops_omap3_noncore_dpll_ops,
  846. .parent = &sys_ck,
  847. .dpll_data = &dpll5_dd,
  848. .round_rate = &omap2_dpll_round_rate,
  849. .set_rate = &omap3_noncore_dpll_set_rate,
  850. .clkdm_name = "dpll5_clkdm",
  851. .recalc = &omap3_dpll_recalc,
  852. };
  853. static const struct clksel div16_dpll5_clksel[] = {
  854. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  855. { .parent = NULL }
  856. };
  857. static struct clk dpll5_m2_ck = {
  858. .name = "dpll5_m2_ck",
  859. .ops = &clkops_null,
  860. .parent = &dpll5_ck,
  861. .init = &omap2_init_clksel_parent,
  862. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  863. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  864. .clksel = div16_dpll5_clksel,
  865. .clkdm_name = "dpll5_clkdm",
  866. .recalc = &omap2_clksel_recalc,
  867. };
  868. /* CM EXTERNAL CLOCK OUTPUTS */
  869. static const struct clksel_rate clkout2_src_core_rates[] = {
  870. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  871. { .div = 0 }
  872. };
  873. static const struct clksel_rate clkout2_src_sys_rates[] = {
  874. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  875. { .div = 0 }
  876. };
  877. static const struct clksel_rate clkout2_src_96m_rates[] = {
  878. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  879. { .div = 0 }
  880. };
  881. static const struct clksel_rate clkout2_src_54m_rates[] = {
  882. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  883. { .div = 0 }
  884. };
  885. static const struct clksel clkout2_src_clksel[] = {
  886. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  887. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  888. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  889. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  890. { .parent = NULL }
  891. };
  892. static struct clk clkout2_src_ck = {
  893. .name = "clkout2_src_ck",
  894. .ops = &clkops_omap2_dflt,
  895. .init = &omap2_init_clksel_parent,
  896. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  897. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  898. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  899. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  900. .clksel = clkout2_src_clksel,
  901. .clkdm_name = "core_clkdm",
  902. .recalc = &omap2_clksel_recalc,
  903. };
  904. static const struct clksel_rate sys_clkout2_rates[] = {
  905. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  906. { .div = 2, .val = 1, .flags = RATE_IN_3XXX },
  907. { .div = 4, .val = 2, .flags = RATE_IN_3XXX },
  908. { .div = 8, .val = 3, .flags = RATE_IN_3XXX },
  909. { .div = 16, .val = 4, .flags = RATE_IN_3XXX },
  910. { .div = 0 },
  911. };
  912. static const struct clksel sys_clkout2_clksel[] = {
  913. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  914. { .parent = NULL },
  915. };
  916. static struct clk sys_clkout2 = {
  917. .name = "sys_clkout2",
  918. .ops = &clkops_null,
  919. .init = &omap2_init_clksel_parent,
  920. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  921. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  922. .clksel = sys_clkout2_clksel,
  923. .recalc = &omap2_clksel_recalc,
  924. .round_rate = &omap2_clksel_round_rate,
  925. .set_rate = &omap2_clksel_set_rate
  926. };
  927. /* CM OUTPUT CLOCKS */
  928. static struct clk corex2_fck = {
  929. .name = "corex2_fck",
  930. .ops = &clkops_null,
  931. .parent = &dpll3_m2x2_ck,
  932. .recalc = &followparent_recalc,
  933. };
  934. /* DPLL power domain clock controls */
  935. static const struct clksel_rate div4_rates[] = {
  936. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  937. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  938. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  939. { .div = 0 }
  940. };
  941. static const struct clksel div4_core_clksel[] = {
  942. { .parent = &core_ck, .rates = div4_rates },
  943. { .parent = NULL }
  944. };
  945. /*
  946. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  947. * may be inconsistent here?
  948. */
  949. static struct clk dpll1_fck = {
  950. .name = "dpll1_fck",
  951. .ops = &clkops_null,
  952. .parent = &core_ck,
  953. .init = &omap2_init_clksel_parent,
  954. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  955. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  956. .clksel = div4_core_clksel,
  957. .recalc = &omap2_clksel_recalc,
  958. };
  959. static struct clk mpu_ck = {
  960. .name = "mpu_ck",
  961. .ops = &clkops_null,
  962. .parent = &dpll1_x2m2_ck,
  963. .clkdm_name = "mpu_clkdm",
  964. .recalc = &followparent_recalc,
  965. };
  966. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  967. static const struct clksel_rate arm_fck_rates[] = {
  968. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  969. { .div = 2, .val = 1, .flags = RATE_IN_3XXX },
  970. { .div = 0 },
  971. };
  972. static const struct clksel arm_fck_clksel[] = {
  973. { .parent = &mpu_ck, .rates = arm_fck_rates },
  974. { .parent = NULL }
  975. };
  976. static struct clk arm_fck = {
  977. .name = "arm_fck",
  978. .ops = &clkops_null,
  979. .parent = &mpu_ck,
  980. .init = &omap2_init_clksel_parent,
  981. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  982. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  983. .clksel = arm_fck_clksel,
  984. .clkdm_name = "mpu_clkdm",
  985. .recalc = &omap2_clksel_recalc,
  986. };
  987. /* XXX What about neon_clkdm ? */
  988. /*
  989. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  990. * although it is referenced - so this is a guess
  991. */
  992. static struct clk emu_mpu_alwon_ck = {
  993. .name = "emu_mpu_alwon_ck",
  994. .ops = &clkops_null,
  995. .parent = &mpu_ck,
  996. .recalc = &followparent_recalc,
  997. };
  998. static struct clk dpll2_fck = {
  999. .name = "dpll2_fck",
  1000. .ops = &clkops_null,
  1001. .parent = &core_ck,
  1002. .init = &omap2_init_clksel_parent,
  1003. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  1004. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1005. .clksel = div4_core_clksel,
  1006. .recalc = &omap2_clksel_recalc,
  1007. };
  1008. static struct clk iva2_ck = {
  1009. .name = "iva2_ck",
  1010. .ops = &clkops_omap2_dflt_wait,
  1011. .parent = &dpll2_m2_ck,
  1012. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1013. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1014. .clkdm_name = "iva2_clkdm",
  1015. .recalc = &followparent_recalc,
  1016. };
  1017. /* Common interface clocks */
  1018. static const struct clksel div2_core_clksel[] = {
  1019. { .parent = &core_ck, .rates = div2_rates },
  1020. { .parent = NULL }
  1021. };
  1022. static struct clk l3_ick = {
  1023. .name = "l3_ick",
  1024. .ops = &clkops_null,
  1025. .parent = &core_ck,
  1026. .init = &omap2_init_clksel_parent,
  1027. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1028. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1029. .clksel = div2_core_clksel,
  1030. .clkdm_name = "core_l3_clkdm",
  1031. .recalc = &omap2_clksel_recalc,
  1032. };
  1033. static const struct clksel div2_l3_clksel[] = {
  1034. { .parent = &l3_ick, .rates = div2_rates },
  1035. { .parent = NULL }
  1036. };
  1037. static struct clk l4_ick = {
  1038. .name = "l4_ick",
  1039. .ops = &clkops_null,
  1040. .parent = &l3_ick,
  1041. .init = &omap2_init_clksel_parent,
  1042. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1043. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1044. .clksel = div2_l3_clksel,
  1045. .clkdm_name = "core_l4_clkdm",
  1046. .recalc = &omap2_clksel_recalc,
  1047. };
  1048. static const struct clksel div2_l4_clksel[] = {
  1049. { .parent = &l4_ick, .rates = div2_rates },
  1050. { .parent = NULL }
  1051. };
  1052. static struct clk rm_ick = {
  1053. .name = "rm_ick",
  1054. .ops = &clkops_null,
  1055. .parent = &l4_ick,
  1056. .init = &omap2_init_clksel_parent,
  1057. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1058. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1059. .clksel = div2_l4_clksel,
  1060. .recalc = &omap2_clksel_recalc,
  1061. };
  1062. /* GFX power domain */
  1063. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1064. static const struct clksel gfx_l3_clksel[] = {
  1065. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1066. { .parent = NULL }
  1067. };
  1068. /*
  1069. * Virtual parent clock for gfx_l3_ick and gfx_l3_fck
  1070. * This interface clock does not have a CM_AUTOIDLE bit
  1071. */
  1072. static struct clk gfx_l3_ck = {
  1073. .name = "gfx_l3_ck",
  1074. .ops = &clkops_omap2_dflt_wait,
  1075. .parent = &l3_ick,
  1076. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1077. .enable_bit = OMAP_EN_GFX_SHIFT,
  1078. .recalc = &followparent_recalc,
  1079. };
  1080. static struct clk gfx_l3_fck = {
  1081. .name = "gfx_l3_fck",
  1082. .ops = &clkops_null,
  1083. .parent = &gfx_l3_ck,
  1084. .init = &omap2_init_clksel_parent,
  1085. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1086. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1087. .clksel = gfx_l3_clksel,
  1088. .clkdm_name = "gfx_3430es1_clkdm",
  1089. .recalc = &omap2_clksel_recalc,
  1090. };
  1091. static struct clk gfx_l3_ick = {
  1092. .name = "gfx_l3_ick",
  1093. .ops = &clkops_null,
  1094. .parent = &gfx_l3_ck,
  1095. .clkdm_name = "gfx_3430es1_clkdm",
  1096. .recalc = &followparent_recalc,
  1097. };
  1098. static struct clk gfx_cg1_ck = {
  1099. .name = "gfx_cg1_ck",
  1100. .ops = &clkops_omap2_dflt_wait,
  1101. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1102. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1103. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1104. .clkdm_name = "gfx_3430es1_clkdm",
  1105. .recalc = &followparent_recalc,
  1106. };
  1107. static struct clk gfx_cg2_ck = {
  1108. .name = "gfx_cg2_ck",
  1109. .ops = &clkops_omap2_dflt_wait,
  1110. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1111. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1112. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1113. .clkdm_name = "gfx_3430es1_clkdm",
  1114. .recalc = &followparent_recalc,
  1115. };
  1116. /* SGX power domain - 3430ES2 only */
  1117. static const struct clksel_rate sgx_core_rates[] = {
  1118. { .div = 2, .val = 5, .flags = RATE_IN_36XX },
  1119. { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
  1120. { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
  1121. { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
  1122. { .div = 0 },
  1123. };
  1124. static const struct clksel_rate sgx_192m_rates[] = {
  1125. { .div = 1, .val = 4, .flags = RATE_IN_36XX },
  1126. { .div = 0 },
  1127. };
  1128. static const struct clksel_rate sgx_corex2_rates[] = {
  1129. { .div = 3, .val = 6, .flags = RATE_IN_36XX },
  1130. { .div = 5, .val = 7, .flags = RATE_IN_36XX },
  1131. { .div = 0 },
  1132. };
  1133. static const struct clksel_rate sgx_96m_rates[] = {
  1134. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  1135. { .div = 0 },
  1136. };
  1137. static const struct clksel sgx_clksel[] = {
  1138. { .parent = &core_ck, .rates = sgx_core_rates },
  1139. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1140. { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
  1141. { .parent = &corex2_fck, .rates = sgx_corex2_rates },
  1142. { .parent = NULL }
  1143. };
  1144. static struct clk sgx_fck = {
  1145. .name = "sgx_fck",
  1146. .ops = &clkops_omap2_dflt_wait,
  1147. .init = &omap2_init_clksel_parent,
  1148. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1149. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1150. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1151. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1152. .clksel = sgx_clksel,
  1153. .clkdm_name = "sgx_clkdm",
  1154. .recalc = &omap2_clksel_recalc,
  1155. .set_rate = &omap2_clksel_set_rate,
  1156. .round_rate = &omap2_clksel_round_rate
  1157. };
  1158. /* This interface clock does not have a CM_AUTOIDLE bit */
  1159. static struct clk sgx_ick = {
  1160. .name = "sgx_ick",
  1161. .ops = &clkops_omap2_dflt_wait,
  1162. .parent = &l3_ick,
  1163. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1164. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1165. .clkdm_name = "sgx_clkdm",
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. /* CORE power domain */
  1169. static struct clk d2d_26m_fck = {
  1170. .name = "d2d_26m_fck",
  1171. .ops = &clkops_omap2_dflt_wait,
  1172. .parent = &sys_ck,
  1173. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1174. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1175. .clkdm_name = "d2d_clkdm",
  1176. .recalc = &followparent_recalc,
  1177. };
  1178. static struct clk modem_fck = {
  1179. .name = "modem_fck",
  1180. .ops = &clkops_omap2_mdmclk_dflt_wait,
  1181. .parent = &sys_ck,
  1182. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1183. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1184. .clkdm_name = "d2d_clkdm",
  1185. .recalc = &followparent_recalc,
  1186. };
  1187. static struct clk sad2d_ick = {
  1188. .name = "sad2d_ick",
  1189. .ops = &clkops_omap2_iclk_dflt_wait,
  1190. .parent = &l3_ick,
  1191. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1192. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1193. .clkdm_name = "d2d_clkdm",
  1194. .recalc = &followparent_recalc,
  1195. };
  1196. static struct clk mad2d_ick = {
  1197. .name = "mad2d_ick",
  1198. .ops = &clkops_omap2_iclk_dflt_wait,
  1199. .parent = &l3_ick,
  1200. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1201. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1202. .clkdm_name = "d2d_clkdm",
  1203. .recalc = &followparent_recalc,
  1204. };
  1205. static const struct clksel omap343x_gpt_clksel[] = {
  1206. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1207. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1208. { .parent = NULL}
  1209. };
  1210. static struct clk gpt10_fck = {
  1211. .name = "gpt10_fck",
  1212. .ops = &clkops_omap2_dflt_wait,
  1213. .parent = &sys_ck,
  1214. .init = &omap2_init_clksel_parent,
  1215. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1216. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1217. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1218. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1219. .clksel = omap343x_gpt_clksel,
  1220. .clkdm_name = "core_l4_clkdm",
  1221. .recalc = &omap2_clksel_recalc,
  1222. };
  1223. static struct clk gpt11_fck = {
  1224. .name = "gpt11_fck",
  1225. .ops = &clkops_omap2_dflt_wait,
  1226. .parent = &sys_ck,
  1227. .init = &omap2_init_clksel_parent,
  1228. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1229. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1230. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1231. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1232. .clksel = omap343x_gpt_clksel,
  1233. .clkdm_name = "core_l4_clkdm",
  1234. .recalc = &omap2_clksel_recalc,
  1235. };
  1236. static struct clk cpefuse_fck = {
  1237. .name = "cpefuse_fck",
  1238. .ops = &clkops_omap2_dflt,
  1239. .parent = &sys_ck,
  1240. .clkdm_name = "core_l4_clkdm",
  1241. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1242. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1243. .recalc = &followparent_recalc,
  1244. };
  1245. static struct clk ts_fck = {
  1246. .name = "ts_fck",
  1247. .ops = &clkops_omap2_dflt,
  1248. .parent = &omap_32k_fck,
  1249. .clkdm_name = "core_l4_clkdm",
  1250. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1251. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1252. .recalc = &followparent_recalc,
  1253. };
  1254. static struct clk usbtll_fck = {
  1255. .name = "usbtll_fck",
  1256. .ops = &clkops_omap2_dflt_wait,
  1257. .parent = &dpll5_m2_ck,
  1258. .clkdm_name = "core_l4_clkdm",
  1259. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1260. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1261. .recalc = &followparent_recalc,
  1262. };
  1263. /* CORE 96M FCLK-derived clocks */
  1264. static struct clk core_96m_fck = {
  1265. .name = "core_96m_fck",
  1266. .ops = &clkops_null,
  1267. .parent = &omap_96m_fck,
  1268. .clkdm_name = "core_l4_clkdm",
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk mmchs3_fck = {
  1272. .name = "mmchs3_fck",
  1273. .ops = &clkops_omap2_dflt_wait,
  1274. .parent = &core_96m_fck,
  1275. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1276. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1277. .clkdm_name = "core_l4_clkdm",
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk mmchs2_fck = {
  1281. .name = "mmchs2_fck",
  1282. .ops = &clkops_omap2_dflt_wait,
  1283. .parent = &core_96m_fck,
  1284. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1285. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1286. .clkdm_name = "core_l4_clkdm",
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk mspro_fck = {
  1290. .name = "mspro_fck",
  1291. .ops = &clkops_omap2_dflt_wait,
  1292. .parent = &core_96m_fck,
  1293. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1294. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1295. .clkdm_name = "core_l4_clkdm",
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk mmchs1_fck = {
  1299. .name = "mmchs1_fck",
  1300. .ops = &clkops_omap2_dflt_wait,
  1301. .parent = &core_96m_fck,
  1302. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1303. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1304. .clkdm_name = "core_l4_clkdm",
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk i2c3_fck = {
  1308. .name = "i2c3_fck",
  1309. .ops = &clkops_omap2_dflt_wait,
  1310. .parent = &core_96m_fck,
  1311. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1312. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1313. .clkdm_name = "core_l4_clkdm",
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk i2c2_fck = {
  1317. .name = "i2c2_fck",
  1318. .ops = &clkops_omap2_dflt_wait,
  1319. .parent = &core_96m_fck,
  1320. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1321. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1322. .clkdm_name = "core_l4_clkdm",
  1323. .recalc = &followparent_recalc,
  1324. };
  1325. static struct clk i2c1_fck = {
  1326. .name = "i2c1_fck",
  1327. .ops = &clkops_omap2_dflt_wait,
  1328. .parent = &core_96m_fck,
  1329. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1330. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1331. .clkdm_name = "core_l4_clkdm",
  1332. .recalc = &followparent_recalc,
  1333. };
  1334. /*
  1335. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1336. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1337. */
  1338. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1339. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  1340. { .div = 0 }
  1341. };
  1342. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1343. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1344. { .div = 0 }
  1345. };
  1346. static const struct clksel mcbsp_15_clksel[] = {
  1347. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1348. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1349. { .parent = NULL }
  1350. };
  1351. static struct clk mcbsp5_fck = {
  1352. .name = "mcbsp5_fck",
  1353. .ops = &clkops_omap2_dflt_wait,
  1354. .init = &omap2_init_clksel_parent,
  1355. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1356. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1357. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1358. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1359. .clksel = mcbsp_15_clksel,
  1360. .clkdm_name = "core_l4_clkdm",
  1361. .recalc = &omap2_clksel_recalc,
  1362. };
  1363. static struct clk mcbsp1_fck = {
  1364. .name = "mcbsp1_fck",
  1365. .ops = &clkops_omap2_dflt_wait,
  1366. .init = &omap2_init_clksel_parent,
  1367. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1368. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1369. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1370. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1371. .clksel = mcbsp_15_clksel,
  1372. .clkdm_name = "core_l4_clkdm",
  1373. .recalc = &omap2_clksel_recalc,
  1374. };
  1375. /* CORE_48M_FCK-derived clocks */
  1376. static struct clk core_48m_fck = {
  1377. .name = "core_48m_fck",
  1378. .ops = &clkops_null,
  1379. .parent = &omap_48m_fck,
  1380. .clkdm_name = "core_l4_clkdm",
  1381. .recalc = &followparent_recalc,
  1382. };
  1383. static struct clk mcspi4_fck = {
  1384. .name = "mcspi4_fck",
  1385. .ops = &clkops_omap2_dflt_wait,
  1386. .parent = &core_48m_fck,
  1387. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1388. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1389. .recalc = &followparent_recalc,
  1390. .clkdm_name = "core_l4_clkdm",
  1391. };
  1392. static struct clk mcspi3_fck = {
  1393. .name = "mcspi3_fck",
  1394. .ops = &clkops_omap2_dflt_wait,
  1395. .parent = &core_48m_fck,
  1396. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1397. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1398. .recalc = &followparent_recalc,
  1399. .clkdm_name = "core_l4_clkdm",
  1400. };
  1401. static struct clk mcspi2_fck = {
  1402. .name = "mcspi2_fck",
  1403. .ops = &clkops_omap2_dflt_wait,
  1404. .parent = &core_48m_fck,
  1405. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1406. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1407. .recalc = &followparent_recalc,
  1408. .clkdm_name = "core_l4_clkdm",
  1409. };
  1410. static struct clk mcspi1_fck = {
  1411. .name = "mcspi1_fck",
  1412. .ops = &clkops_omap2_dflt_wait,
  1413. .parent = &core_48m_fck,
  1414. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1415. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1416. .recalc = &followparent_recalc,
  1417. .clkdm_name = "core_l4_clkdm",
  1418. };
  1419. static struct clk uart2_fck = {
  1420. .name = "uart2_fck",
  1421. .ops = &clkops_omap2_dflt_wait,
  1422. .parent = &core_48m_fck,
  1423. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1424. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1425. .clkdm_name = "core_l4_clkdm",
  1426. .recalc = &followparent_recalc,
  1427. };
  1428. static struct clk uart1_fck = {
  1429. .name = "uart1_fck",
  1430. .ops = &clkops_omap2_dflt_wait,
  1431. .parent = &core_48m_fck,
  1432. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1433. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1434. .clkdm_name = "core_l4_clkdm",
  1435. .recalc = &followparent_recalc,
  1436. };
  1437. static struct clk fshostusb_fck = {
  1438. .name = "fshostusb_fck",
  1439. .ops = &clkops_omap2_dflt_wait,
  1440. .parent = &core_48m_fck,
  1441. .clkdm_name = "core_l4_clkdm",
  1442. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1443. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1444. .recalc = &followparent_recalc,
  1445. };
  1446. /* CORE_12M_FCK based clocks */
  1447. static struct clk core_12m_fck = {
  1448. .name = "core_12m_fck",
  1449. .ops = &clkops_null,
  1450. .parent = &omap_12m_fck,
  1451. .clkdm_name = "core_l4_clkdm",
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk hdq_fck = {
  1455. .name = "hdq_fck",
  1456. .ops = &clkops_omap2_dflt_wait,
  1457. .parent = &core_12m_fck,
  1458. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1459. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1460. .recalc = &followparent_recalc,
  1461. };
  1462. /* DPLL3-derived clock */
  1463. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1464. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1465. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  1466. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  1467. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  1468. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  1469. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  1470. { .div = 0 }
  1471. };
  1472. static const struct clksel ssi_ssr_clksel[] = {
  1473. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1474. { .parent = NULL }
  1475. };
  1476. static struct clk ssi_ssr_fck_3430es1 = {
  1477. .name = "ssi_ssr_fck",
  1478. .ops = &clkops_omap2_dflt,
  1479. .init = &omap2_init_clksel_parent,
  1480. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1481. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1482. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1483. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1484. .clksel = ssi_ssr_clksel,
  1485. .clkdm_name = "core_l4_clkdm",
  1486. .recalc = &omap2_clksel_recalc,
  1487. };
  1488. static struct clk ssi_ssr_fck_3430es2 = {
  1489. .name = "ssi_ssr_fck",
  1490. .ops = &clkops_omap3430es2_ssi_wait,
  1491. .init = &omap2_init_clksel_parent,
  1492. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1493. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1494. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1495. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1496. .clksel = ssi_ssr_clksel,
  1497. .clkdm_name = "core_l4_clkdm",
  1498. .recalc = &omap2_clksel_recalc,
  1499. };
  1500. static struct clk ssi_sst_fck_3430es1 = {
  1501. .name = "ssi_sst_fck",
  1502. .ops = &clkops_null,
  1503. .parent = &ssi_ssr_fck_3430es1,
  1504. .fixed_div = 2,
  1505. .recalc = &omap_fixed_divisor_recalc,
  1506. };
  1507. static struct clk ssi_sst_fck_3430es2 = {
  1508. .name = "ssi_sst_fck",
  1509. .ops = &clkops_null,
  1510. .parent = &ssi_ssr_fck_3430es2,
  1511. .fixed_div = 2,
  1512. .recalc = &omap_fixed_divisor_recalc,
  1513. };
  1514. /* CORE_L3_ICK based clocks */
  1515. /*
  1516. * XXX must add clk_enable/clk_disable for these if standard code won't
  1517. * handle it
  1518. */
  1519. static struct clk core_l3_ick = {
  1520. .name = "core_l3_ick",
  1521. .ops = &clkops_null,
  1522. .parent = &l3_ick,
  1523. .clkdm_name = "core_l3_clkdm",
  1524. .recalc = &followparent_recalc,
  1525. };
  1526. static struct clk hsotgusb_ick_3430es1 = {
  1527. .name = "hsotgusb_ick",
  1528. .ops = &clkops_omap2_iclk_dflt,
  1529. .parent = &core_l3_ick,
  1530. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1531. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1532. .clkdm_name = "core_l3_clkdm",
  1533. .recalc = &followparent_recalc,
  1534. };
  1535. static struct clk hsotgusb_ick_3430es2 = {
  1536. .name = "hsotgusb_ick",
  1537. .ops = &clkops_omap3430es2_iclk_hsotgusb_wait,
  1538. .parent = &core_l3_ick,
  1539. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1540. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1541. .clkdm_name = "core_l3_clkdm",
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. /* This interface clock does not have a CM_AUTOIDLE bit */
  1545. static struct clk sdrc_ick = {
  1546. .name = "sdrc_ick",
  1547. .ops = &clkops_omap2_dflt_wait,
  1548. .parent = &core_l3_ick,
  1549. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1550. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1551. .flags = ENABLE_ON_INIT,
  1552. .clkdm_name = "core_l3_clkdm",
  1553. .recalc = &followparent_recalc,
  1554. };
  1555. static struct clk gpmc_fck = {
  1556. .name = "gpmc_fck",
  1557. .ops = &clkops_null,
  1558. .parent = &core_l3_ick,
  1559. .flags = ENABLE_ON_INIT, /* huh? */
  1560. .clkdm_name = "core_l3_clkdm",
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. /* SECURITY_L3_ICK based clocks */
  1564. static struct clk security_l3_ick = {
  1565. .name = "security_l3_ick",
  1566. .ops = &clkops_null,
  1567. .parent = &l3_ick,
  1568. .recalc = &followparent_recalc,
  1569. };
  1570. static struct clk pka_ick = {
  1571. .name = "pka_ick",
  1572. .ops = &clkops_omap2_iclk_dflt_wait,
  1573. .parent = &security_l3_ick,
  1574. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1575. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1576. .recalc = &followparent_recalc,
  1577. };
  1578. /* CORE_L4_ICK based clocks */
  1579. static struct clk core_l4_ick = {
  1580. .name = "core_l4_ick",
  1581. .ops = &clkops_null,
  1582. .parent = &l4_ick,
  1583. .clkdm_name = "core_l4_clkdm",
  1584. .recalc = &followparent_recalc,
  1585. };
  1586. static struct clk usbtll_ick = {
  1587. .name = "usbtll_ick",
  1588. .ops = &clkops_omap2_iclk_dflt_wait,
  1589. .parent = &core_l4_ick,
  1590. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1591. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1592. .clkdm_name = "core_l4_clkdm",
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. static struct clk mmchs3_ick = {
  1596. .name = "mmchs3_ick",
  1597. .ops = &clkops_omap2_iclk_dflt_wait,
  1598. .parent = &core_l4_ick,
  1599. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1600. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1601. .clkdm_name = "core_l4_clkdm",
  1602. .recalc = &followparent_recalc,
  1603. };
  1604. /* Intersystem Communication Registers - chassis mode only */
  1605. static struct clk icr_ick = {
  1606. .name = "icr_ick",
  1607. .ops = &clkops_omap2_iclk_dflt_wait,
  1608. .parent = &core_l4_ick,
  1609. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1610. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1611. .clkdm_name = "core_l4_clkdm",
  1612. .recalc = &followparent_recalc,
  1613. };
  1614. static struct clk aes2_ick = {
  1615. .name = "aes2_ick",
  1616. .ops = &clkops_omap2_iclk_dflt_wait,
  1617. .parent = &core_l4_ick,
  1618. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1619. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1620. .clkdm_name = "core_l4_clkdm",
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk sha12_ick = {
  1624. .name = "sha12_ick",
  1625. .ops = &clkops_omap2_iclk_dflt_wait,
  1626. .parent = &core_l4_ick,
  1627. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1628. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1629. .clkdm_name = "core_l4_clkdm",
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk des2_ick = {
  1633. .name = "des2_ick",
  1634. .ops = &clkops_omap2_iclk_dflt_wait,
  1635. .parent = &core_l4_ick,
  1636. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1637. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1638. .clkdm_name = "core_l4_clkdm",
  1639. .recalc = &followparent_recalc,
  1640. };
  1641. static struct clk mmchs2_ick = {
  1642. .name = "mmchs2_ick",
  1643. .ops = &clkops_omap2_iclk_dflt_wait,
  1644. .parent = &core_l4_ick,
  1645. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1646. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1647. .clkdm_name = "core_l4_clkdm",
  1648. .recalc = &followparent_recalc,
  1649. };
  1650. static struct clk mmchs1_ick = {
  1651. .name = "mmchs1_ick",
  1652. .ops = &clkops_omap2_iclk_dflt_wait,
  1653. .parent = &core_l4_ick,
  1654. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1655. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1656. .clkdm_name = "core_l4_clkdm",
  1657. .recalc = &followparent_recalc,
  1658. };
  1659. static struct clk mspro_ick = {
  1660. .name = "mspro_ick",
  1661. .ops = &clkops_omap2_iclk_dflt_wait,
  1662. .parent = &core_l4_ick,
  1663. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1664. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1665. .clkdm_name = "core_l4_clkdm",
  1666. .recalc = &followparent_recalc,
  1667. };
  1668. static struct clk hdq_ick = {
  1669. .name = "hdq_ick",
  1670. .ops = &clkops_omap2_iclk_dflt_wait,
  1671. .parent = &core_l4_ick,
  1672. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1673. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1674. .clkdm_name = "core_l4_clkdm",
  1675. .recalc = &followparent_recalc,
  1676. };
  1677. static struct clk mcspi4_ick = {
  1678. .name = "mcspi4_ick",
  1679. .ops = &clkops_omap2_iclk_dflt_wait,
  1680. .parent = &core_l4_ick,
  1681. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1682. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1683. .clkdm_name = "core_l4_clkdm",
  1684. .recalc = &followparent_recalc,
  1685. };
  1686. static struct clk mcspi3_ick = {
  1687. .name = "mcspi3_ick",
  1688. .ops = &clkops_omap2_iclk_dflt_wait,
  1689. .parent = &core_l4_ick,
  1690. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1691. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1692. .clkdm_name = "core_l4_clkdm",
  1693. .recalc = &followparent_recalc,
  1694. };
  1695. static struct clk mcspi2_ick = {
  1696. .name = "mcspi2_ick",
  1697. .ops = &clkops_omap2_iclk_dflt_wait,
  1698. .parent = &core_l4_ick,
  1699. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1700. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1701. .clkdm_name = "core_l4_clkdm",
  1702. .recalc = &followparent_recalc,
  1703. };
  1704. static struct clk mcspi1_ick = {
  1705. .name = "mcspi1_ick",
  1706. .ops = &clkops_omap2_iclk_dflt_wait,
  1707. .parent = &core_l4_ick,
  1708. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1709. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1710. .clkdm_name = "core_l4_clkdm",
  1711. .recalc = &followparent_recalc,
  1712. };
  1713. static struct clk i2c3_ick = {
  1714. .name = "i2c3_ick",
  1715. .ops = &clkops_omap2_iclk_dflt_wait,
  1716. .parent = &core_l4_ick,
  1717. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1718. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1719. .clkdm_name = "core_l4_clkdm",
  1720. .recalc = &followparent_recalc,
  1721. };
  1722. static struct clk i2c2_ick = {
  1723. .name = "i2c2_ick",
  1724. .ops = &clkops_omap2_iclk_dflt_wait,
  1725. .parent = &core_l4_ick,
  1726. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1727. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1728. .clkdm_name = "core_l4_clkdm",
  1729. .recalc = &followparent_recalc,
  1730. };
  1731. static struct clk i2c1_ick = {
  1732. .name = "i2c1_ick",
  1733. .ops = &clkops_omap2_iclk_dflt_wait,
  1734. .parent = &core_l4_ick,
  1735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1736. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1737. .clkdm_name = "core_l4_clkdm",
  1738. .recalc = &followparent_recalc,
  1739. };
  1740. static struct clk uart2_ick = {
  1741. .name = "uart2_ick",
  1742. .ops = &clkops_omap2_iclk_dflt_wait,
  1743. .parent = &core_l4_ick,
  1744. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1745. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1746. .clkdm_name = "core_l4_clkdm",
  1747. .recalc = &followparent_recalc,
  1748. };
  1749. static struct clk uart1_ick = {
  1750. .name = "uart1_ick",
  1751. .ops = &clkops_omap2_iclk_dflt_wait,
  1752. .parent = &core_l4_ick,
  1753. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1754. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1755. .clkdm_name = "core_l4_clkdm",
  1756. .recalc = &followparent_recalc,
  1757. };
  1758. static struct clk gpt11_ick = {
  1759. .name = "gpt11_ick",
  1760. .ops = &clkops_omap2_iclk_dflt_wait,
  1761. .parent = &core_l4_ick,
  1762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1763. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1764. .clkdm_name = "core_l4_clkdm",
  1765. .recalc = &followparent_recalc,
  1766. };
  1767. static struct clk gpt10_ick = {
  1768. .name = "gpt10_ick",
  1769. .ops = &clkops_omap2_iclk_dflt_wait,
  1770. .parent = &core_l4_ick,
  1771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1772. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1773. .clkdm_name = "core_l4_clkdm",
  1774. .recalc = &followparent_recalc,
  1775. };
  1776. static struct clk mcbsp5_ick = {
  1777. .name = "mcbsp5_ick",
  1778. .ops = &clkops_omap2_iclk_dflt_wait,
  1779. .parent = &core_l4_ick,
  1780. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1781. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1782. .clkdm_name = "core_l4_clkdm",
  1783. .recalc = &followparent_recalc,
  1784. };
  1785. static struct clk mcbsp1_ick = {
  1786. .name = "mcbsp1_ick",
  1787. .ops = &clkops_omap2_iclk_dflt_wait,
  1788. .parent = &core_l4_ick,
  1789. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1790. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1791. .clkdm_name = "core_l4_clkdm",
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk fac_ick = {
  1795. .name = "fac_ick",
  1796. .ops = &clkops_omap2_iclk_dflt_wait,
  1797. .parent = &core_l4_ick,
  1798. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1799. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1800. .clkdm_name = "core_l4_clkdm",
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk mailboxes_ick = {
  1804. .name = "mailboxes_ick",
  1805. .ops = &clkops_omap2_iclk_dflt_wait,
  1806. .parent = &core_l4_ick,
  1807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1808. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1809. .clkdm_name = "core_l4_clkdm",
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk omapctrl_ick = {
  1813. .name = "omapctrl_ick",
  1814. .ops = &clkops_omap2_iclk_dflt_wait,
  1815. .parent = &core_l4_ick,
  1816. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1817. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1818. .flags = ENABLE_ON_INIT,
  1819. .clkdm_name = "core_l4_clkdm",
  1820. .recalc = &followparent_recalc,
  1821. };
  1822. /* SSI_L4_ICK based clocks */
  1823. static struct clk ssi_l4_ick = {
  1824. .name = "ssi_l4_ick",
  1825. .ops = &clkops_null,
  1826. .parent = &l4_ick,
  1827. .clkdm_name = "core_l4_clkdm",
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. static struct clk ssi_ick_3430es1 = {
  1831. .name = "ssi_ick",
  1832. .ops = &clkops_omap2_iclk_dflt,
  1833. .parent = &ssi_l4_ick,
  1834. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1835. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1836. .clkdm_name = "core_l4_clkdm",
  1837. .recalc = &followparent_recalc,
  1838. };
  1839. static struct clk ssi_ick_3430es2 = {
  1840. .name = "ssi_ick",
  1841. .ops = &clkops_omap3430es2_iclk_ssi_wait,
  1842. .parent = &ssi_l4_ick,
  1843. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1844. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1845. .clkdm_name = "core_l4_clkdm",
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1849. * but l4_ick makes more sense to me */
  1850. static const struct clksel usb_l4_clksel[] = {
  1851. { .parent = &l4_ick, .rates = div2_rates },
  1852. { .parent = NULL },
  1853. };
  1854. static struct clk usb_l4_ick = {
  1855. .name = "usb_l4_ick",
  1856. .ops = &clkops_omap2_iclk_dflt_wait,
  1857. .parent = &l4_ick,
  1858. .init = &omap2_init_clksel_parent,
  1859. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1860. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1861. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1862. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1863. .clksel = usb_l4_clksel,
  1864. .clkdm_name = "core_l4_clkdm",
  1865. .recalc = &omap2_clksel_recalc,
  1866. };
  1867. /* SECURITY_L4_ICK2 based clocks */
  1868. static struct clk security_l4_ick2 = {
  1869. .name = "security_l4_ick2",
  1870. .ops = &clkops_null,
  1871. .parent = &l4_ick,
  1872. .recalc = &followparent_recalc,
  1873. };
  1874. static struct clk aes1_ick = {
  1875. .name = "aes1_ick",
  1876. .ops = &clkops_omap2_iclk_dflt_wait,
  1877. .parent = &security_l4_ick2,
  1878. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1879. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1880. .recalc = &followparent_recalc,
  1881. };
  1882. static struct clk rng_ick = {
  1883. .name = "rng_ick",
  1884. .ops = &clkops_omap2_iclk_dflt_wait,
  1885. .parent = &security_l4_ick2,
  1886. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1887. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1888. .recalc = &followparent_recalc,
  1889. };
  1890. static struct clk sha11_ick = {
  1891. .name = "sha11_ick",
  1892. .ops = &clkops_omap2_iclk_dflt_wait,
  1893. .parent = &security_l4_ick2,
  1894. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1895. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1896. .recalc = &followparent_recalc,
  1897. };
  1898. static struct clk des1_ick = {
  1899. .name = "des1_ick",
  1900. .ops = &clkops_omap2_iclk_dflt_wait,
  1901. .parent = &security_l4_ick2,
  1902. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1903. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1904. .recalc = &followparent_recalc,
  1905. };
  1906. /* DSS */
  1907. static struct clk dss1_alwon_fck_3430es1 = {
  1908. .name = "dss1_alwon_fck",
  1909. .ops = &clkops_omap2_dflt,
  1910. .parent = &dpll4_m4x2_ck,
  1911. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1912. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1913. .clkdm_name = "dss_clkdm",
  1914. .recalc = &followparent_recalc,
  1915. };
  1916. static struct clk dss1_alwon_fck_3430es2 = {
  1917. .name = "dss1_alwon_fck",
  1918. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1919. .parent = &dpll4_m4x2_ck,
  1920. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1921. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1922. .clkdm_name = "dss_clkdm",
  1923. .recalc = &followparent_recalc,
  1924. };
  1925. static struct clk dss_tv_fck = {
  1926. .name = "dss_tv_fck",
  1927. .ops = &clkops_omap2_dflt,
  1928. .parent = &omap_54m_fck,
  1929. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1930. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1931. .clkdm_name = "dss_clkdm",
  1932. .recalc = &followparent_recalc,
  1933. };
  1934. static struct clk dss_96m_fck = {
  1935. .name = "dss_96m_fck",
  1936. .ops = &clkops_omap2_dflt,
  1937. .parent = &omap_96m_fck,
  1938. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1939. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1940. .clkdm_name = "dss_clkdm",
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. static struct clk dss2_alwon_fck = {
  1944. .name = "dss2_alwon_fck",
  1945. .ops = &clkops_omap2_dflt,
  1946. .parent = &sys_ck,
  1947. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1948. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1949. .clkdm_name = "dss_clkdm",
  1950. .recalc = &followparent_recalc,
  1951. };
  1952. static struct clk dss_ick_3430es1 = {
  1953. /* Handles both L3 and L4 clocks */
  1954. .name = "dss_ick",
  1955. .ops = &clkops_omap2_iclk_dflt,
  1956. .parent = &l4_ick,
  1957. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1958. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1959. .clkdm_name = "dss_clkdm",
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk dss_ick_3430es2 = {
  1963. /* Handles both L3 and L4 clocks */
  1964. .name = "dss_ick",
  1965. .ops = &clkops_omap3430es2_iclk_dss_usbhost_wait,
  1966. .parent = &l4_ick,
  1967. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1968. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1969. .clkdm_name = "dss_clkdm",
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. /* CAM */
  1973. static struct clk cam_mclk = {
  1974. .name = "cam_mclk",
  1975. .ops = &clkops_omap2_dflt,
  1976. .parent = &dpll4_m5x2_ck,
  1977. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1978. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1979. .clkdm_name = "cam_clkdm",
  1980. .recalc = &followparent_recalc,
  1981. };
  1982. static struct clk cam_ick = {
  1983. /* Handles both L3 and L4 clocks */
  1984. .name = "cam_ick",
  1985. .ops = &clkops_omap2_iclk_dflt,
  1986. .parent = &l4_ick,
  1987. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1988. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1989. .clkdm_name = "cam_clkdm",
  1990. .recalc = &followparent_recalc,
  1991. };
  1992. static struct clk csi2_96m_fck = {
  1993. .name = "csi2_96m_fck",
  1994. .ops = &clkops_omap2_dflt,
  1995. .parent = &core_96m_fck,
  1996. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1997. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1998. .clkdm_name = "cam_clkdm",
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. /* USBHOST - 3430ES2 only */
  2002. static struct clk usbhost_120m_fck = {
  2003. .name = "usbhost_120m_fck",
  2004. .ops = &clkops_omap2_dflt,
  2005. .parent = &dpll5_m2_ck,
  2006. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2007. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  2008. .clkdm_name = "usbhost_clkdm",
  2009. .recalc = &followparent_recalc,
  2010. };
  2011. static struct clk usbhost_48m_fck = {
  2012. .name = "usbhost_48m_fck",
  2013. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  2014. .parent = &omap_48m_fck,
  2015. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2016. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2017. .clkdm_name = "usbhost_clkdm",
  2018. .recalc = &followparent_recalc,
  2019. };
  2020. static struct clk usbhost_ick = {
  2021. /* Handles both L3 and L4 clocks */
  2022. .name = "usbhost_ick",
  2023. .ops = &clkops_omap3430es2_iclk_dss_usbhost_wait,
  2024. .parent = &l4_ick,
  2025. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2026. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2027. .clkdm_name = "usbhost_clkdm",
  2028. .recalc = &followparent_recalc,
  2029. };
  2030. /* WKUP */
  2031. static const struct clksel_rate usim_96m_rates[] = {
  2032. { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
  2033. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2034. { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
  2035. { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
  2036. { .div = 0 },
  2037. };
  2038. static const struct clksel_rate usim_120m_rates[] = {
  2039. { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
  2040. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2041. { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
  2042. { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
  2043. { .div = 0 },
  2044. };
  2045. static const struct clksel usim_clksel[] = {
  2046. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2047. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  2048. { .parent = &sys_ck, .rates = div2_rates },
  2049. { .parent = NULL },
  2050. };
  2051. /* 3430ES2 only */
  2052. static struct clk usim_fck = {
  2053. .name = "usim_fck",
  2054. .ops = &clkops_omap2_dflt_wait,
  2055. .init = &omap2_init_clksel_parent,
  2056. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2057. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2058. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2059. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2060. .clksel = usim_clksel,
  2061. .recalc = &omap2_clksel_recalc,
  2062. };
  2063. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2064. static struct clk gpt1_fck = {
  2065. .name = "gpt1_fck",
  2066. .ops = &clkops_omap2_dflt_wait,
  2067. .init = &omap2_init_clksel_parent,
  2068. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2069. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2070. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2071. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2072. .clksel = omap343x_gpt_clksel,
  2073. .clkdm_name = "wkup_clkdm",
  2074. .recalc = &omap2_clksel_recalc,
  2075. };
  2076. static struct clk wkup_32k_fck = {
  2077. .name = "wkup_32k_fck",
  2078. .ops = &clkops_null,
  2079. .parent = &omap_32k_fck,
  2080. .clkdm_name = "wkup_clkdm",
  2081. .recalc = &followparent_recalc,
  2082. };
  2083. static struct clk gpio1_dbck = {
  2084. .name = "gpio1_dbck",
  2085. .ops = &clkops_omap2_dflt,
  2086. .parent = &wkup_32k_fck,
  2087. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2088. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2089. .clkdm_name = "wkup_clkdm",
  2090. .recalc = &followparent_recalc,
  2091. };
  2092. static struct clk wdt2_fck = {
  2093. .name = "wdt2_fck",
  2094. .ops = &clkops_omap2_dflt_wait,
  2095. .parent = &wkup_32k_fck,
  2096. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2097. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2098. .clkdm_name = "wkup_clkdm",
  2099. .recalc = &followparent_recalc,
  2100. };
  2101. static struct clk wkup_l4_ick = {
  2102. .name = "wkup_l4_ick",
  2103. .ops = &clkops_null,
  2104. .parent = &sys_ck,
  2105. .clkdm_name = "wkup_clkdm",
  2106. .recalc = &followparent_recalc,
  2107. };
  2108. /* 3430ES2 only */
  2109. /* Never specifically named in the TRM, so we have to infer a likely name */
  2110. static struct clk usim_ick = {
  2111. .name = "usim_ick",
  2112. .ops = &clkops_omap2_iclk_dflt_wait,
  2113. .parent = &wkup_l4_ick,
  2114. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2115. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2116. .clkdm_name = "wkup_clkdm",
  2117. .recalc = &followparent_recalc,
  2118. };
  2119. static struct clk wdt2_ick = {
  2120. .name = "wdt2_ick",
  2121. .ops = &clkops_omap2_iclk_dflt_wait,
  2122. .parent = &wkup_l4_ick,
  2123. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2124. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2125. .clkdm_name = "wkup_clkdm",
  2126. .recalc = &followparent_recalc,
  2127. };
  2128. static struct clk wdt1_ick = {
  2129. .name = "wdt1_ick",
  2130. .ops = &clkops_omap2_iclk_dflt_wait,
  2131. .parent = &wkup_l4_ick,
  2132. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2133. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2134. .clkdm_name = "wkup_clkdm",
  2135. .recalc = &followparent_recalc,
  2136. };
  2137. static struct clk gpio1_ick = {
  2138. .name = "gpio1_ick",
  2139. .ops = &clkops_omap2_iclk_dflt_wait,
  2140. .parent = &wkup_l4_ick,
  2141. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2142. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2143. .clkdm_name = "wkup_clkdm",
  2144. .recalc = &followparent_recalc,
  2145. };
  2146. static struct clk omap_32ksync_ick = {
  2147. .name = "omap_32ksync_ick",
  2148. .ops = &clkops_omap2_iclk_dflt_wait,
  2149. .parent = &wkup_l4_ick,
  2150. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2151. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2152. .clkdm_name = "wkup_clkdm",
  2153. .recalc = &followparent_recalc,
  2154. };
  2155. /* XXX This clock no longer exists in 3430 TRM rev F */
  2156. static struct clk gpt12_ick = {
  2157. .name = "gpt12_ick",
  2158. .ops = &clkops_omap2_iclk_dflt_wait,
  2159. .parent = &wkup_l4_ick,
  2160. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2161. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2162. .clkdm_name = "wkup_clkdm",
  2163. .recalc = &followparent_recalc,
  2164. };
  2165. static struct clk gpt1_ick = {
  2166. .name = "gpt1_ick",
  2167. .ops = &clkops_omap2_iclk_dflt_wait,
  2168. .parent = &wkup_l4_ick,
  2169. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2170. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2171. .clkdm_name = "wkup_clkdm",
  2172. .recalc = &followparent_recalc,
  2173. };
  2174. /* PER clock domain */
  2175. static struct clk per_96m_fck = {
  2176. .name = "per_96m_fck",
  2177. .ops = &clkops_null,
  2178. .parent = &omap_96m_alwon_fck,
  2179. .clkdm_name = "per_clkdm",
  2180. .recalc = &followparent_recalc,
  2181. };
  2182. static struct clk per_48m_fck = {
  2183. .name = "per_48m_fck",
  2184. .ops = &clkops_null,
  2185. .parent = &omap_48m_fck,
  2186. .clkdm_name = "per_clkdm",
  2187. .recalc = &followparent_recalc,
  2188. };
  2189. static struct clk uart3_fck = {
  2190. .name = "uart3_fck",
  2191. .ops = &clkops_omap2_dflt_wait,
  2192. .parent = &per_48m_fck,
  2193. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2194. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2195. .clkdm_name = "per_clkdm",
  2196. .recalc = &followparent_recalc,
  2197. };
  2198. static struct clk uart4_fck = {
  2199. .name = "uart4_fck",
  2200. .ops = &clkops_omap2_dflt_wait,
  2201. .parent = &per_48m_fck,
  2202. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2203. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2204. .clkdm_name = "per_clkdm",
  2205. .recalc = &followparent_recalc,
  2206. };
  2207. static struct clk uart4_fck_am35xx = {
  2208. .name = "uart4_fck",
  2209. .ops = &clkops_omap2_dflt_wait,
  2210. .parent = &per_48m_fck,
  2211. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2212. .enable_bit = OMAP3430_EN_UART4_SHIFT,
  2213. .clkdm_name = "core_l4_clkdm",
  2214. .recalc = &followparent_recalc,
  2215. };
  2216. static struct clk gpt2_fck = {
  2217. .name = "gpt2_fck",
  2218. .ops = &clkops_omap2_dflt_wait,
  2219. .init = &omap2_init_clksel_parent,
  2220. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2221. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2222. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2223. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2224. .clksel = omap343x_gpt_clksel,
  2225. .clkdm_name = "per_clkdm",
  2226. .recalc = &omap2_clksel_recalc,
  2227. };
  2228. static struct clk gpt3_fck = {
  2229. .name = "gpt3_fck",
  2230. .ops = &clkops_omap2_dflt_wait,
  2231. .init = &omap2_init_clksel_parent,
  2232. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2233. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2234. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2235. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2236. .clksel = omap343x_gpt_clksel,
  2237. .clkdm_name = "per_clkdm",
  2238. .recalc = &omap2_clksel_recalc,
  2239. };
  2240. static struct clk gpt4_fck = {
  2241. .name = "gpt4_fck",
  2242. .ops = &clkops_omap2_dflt_wait,
  2243. .init = &omap2_init_clksel_parent,
  2244. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2245. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2246. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2247. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2248. .clksel = omap343x_gpt_clksel,
  2249. .clkdm_name = "per_clkdm",
  2250. .recalc = &omap2_clksel_recalc,
  2251. };
  2252. static struct clk gpt5_fck = {
  2253. .name = "gpt5_fck",
  2254. .ops = &clkops_omap2_dflt_wait,
  2255. .init = &omap2_init_clksel_parent,
  2256. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2257. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2258. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2259. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2260. .clksel = omap343x_gpt_clksel,
  2261. .clkdm_name = "per_clkdm",
  2262. .recalc = &omap2_clksel_recalc,
  2263. };
  2264. static struct clk gpt6_fck = {
  2265. .name = "gpt6_fck",
  2266. .ops = &clkops_omap2_dflt_wait,
  2267. .init = &omap2_init_clksel_parent,
  2268. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2269. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2270. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2271. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2272. .clksel = omap343x_gpt_clksel,
  2273. .clkdm_name = "per_clkdm",
  2274. .recalc = &omap2_clksel_recalc,
  2275. };
  2276. static struct clk gpt7_fck = {
  2277. .name = "gpt7_fck",
  2278. .ops = &clkops_omap2_dflt_wait,
  2279. .init = &omap2_init_clksel_parent,
  2280. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2281. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2282. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2283. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2284. .clksel = omap343x_gpt_clksel,
  2285. .clkdm_name = "per_clkdm",
  2286. .recalc = &omap2_clksel_recalc,
  2287. };
  2288. static struct clk gpt8_fck = {
  2289. .name = "gpt8_fck",
  2290. .ops = &clkops_omap2_dflt_wait,
  2291. .init = &omap2_init_clksel_parent,
  2292. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2293. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2294. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2295. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2296. .clksel = omap343x_gpt_clksel,
  2297. .clkdm_name = "per_clkdm",
  2298. .recalc = &omap2_clksel_recalc,
  2299. };
  2300. static struct clk gpt9_fck = {
  2301. .name = "gpt9_fck",
  2302. .ops = &clkops_omap2_dflt_wait,
  2303. .init = &omap2_init_clksel_parent,
  2304. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2305. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2306. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2307. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2308. .clksel = omap343x_gpt_clksel,
  2309. .clkdm_name = "per_clkdm",
  2310. .recalc = &omap2_clksel_recalc,
  2311. };
  2312. static struct clk per_32k_alwon_fck = {
  2313. .name = "per_32k_alwon_fck",
  2314. .ops = &clkops_null,
  2315. .parent = &omap_32k_fck,
  2316. .clkdm_name = "per_clkdm",
  2317. .recalc = &followparent_recalc,
  2318. };
  2319. static struct clk gpio6_dbck = {
  2320. .name = "gpio6_dbck",
  2321. .ops = &clkops_omap2_dflt,
  2322. .parent = &per_32k_alwon_fck,
  2323. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2324. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2325. .clkdm_name = "per_clkdm",
  2326. .recalc = &followparent_recalc,
  2327. };
  2328. static struct clk gpio5_dbck = {
  2329. .name = "gpio5_dbck",
  2330. .ops = &clkops_omap2_dflt,
  2331. .parent = &per_32k_alwon_fck,
  2332. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2333. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2334. .clkdm_name = "per_clkdm",
  2335. .recalc = &followparent_recalc,
  2336. };
  2337. static struct clk gpio4_dbck = {
  2338. .name = "gpio4_dbck",
  2339. .ops = &clkops_omap2_dflt,
  2340. .parent = &per_32k_alwon_fck,
  2341. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2342. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2343. .clkdm_name = "per_clkdm",
  2344. .recalc = &followparent_recalc,
  2345. };
  2346. static struct clk gpio3_dbck = {
  2347. .name = "gpio3_dbck",
  2348. .ops = &clkops_omap2_dflt,
  2349. .parent = &per_32k_alwon_fck,
  2350. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2351. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2352. .clkdm_name = "per_clkdm",
  2353. .recalc = &followparent_recalc,
  2354. };
  2355. static struct clk gpio2_dbck = {
  2356. .name = "gpio2_dbck",
  2357. .ops = &clkops_omap2_dflt,
  2358. .parent = &per_32k_alwon_fck,
  2359. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2360. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2361. .clkdm_name = "per_clkdm",
  2362. .recalc = &followparent_recalc,
  2363. };
  2364. static struct clk wdt3_fck = {
  2365. .name = "wdt3_fck",
  2366. .ops = &clkops_omap2_dflt_wait,
  2367. .parent = &per_32k_alwon_fck,
  2368. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2369. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2370. .clkdm_name = "per_clkdm",
  2371. .recalc = &followparent_recalc,
  2372. };
  2373. static struct clk per_l4_ick = {
  2374. .name = "per_l4_ick",
  2375. .ops = &clkops_null,
  2376. .parent = &l4_ick,
  2377. .clkdm_name = "per_clkdm",
  2378. .recalc = &followparent_recalc,
  2379. };
  2380. static struct clk gpio6_ick = {
  2381. .name = "gpio6_ick",
  2382. .ops = &clkops_omap2_iclk_dflt_wait,
  2383. .parent = &per_l4_ick,
  2384. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2385. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2386. .clkdm_name = "per_clkdm",
  2387. .recalc = &followparent_recalc,
  2388. };
  2389. static struct clk gpio5_ick = {
  2390. .name = "gpio5_ick",
  2391. .ops = &clkops_omap2_iclk_dflt_wait,
  2392. .parent = &per_l4_ick,
  2393. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2394. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2395. .clkdm_name = "per_clkdm",
  2396. .recalc = &followparent_recalc,
  2397. };
  2398. static struct clk gpio4_ick = {
  2399. .name = "gpio4_ick",
  2400. .ops = &clkops_omap2_iclk_dflt_wait,
  2401. .parent = &per_l4_ick,
  2402. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2403. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2404. .clkdm_name = "per_clkdm",
  2405. .recalc = &followparent_recalc,
  2406. };
  2407. static struct clk gpio3_ick = {
  2408. .name = "gpio3_ick",
  2409. .ops = &clkops_omap2_iclk_dflt_wait,
  2410. .parent = &per_l4_ick,
  2411. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2412. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2413. .clkdm_name = "per_clkdm",
  2414. .recalc = &followparent_recalc,
  2415. };
  2416. static struct clk gpio2_ick = {
  2417. .name = "gpio2_ick",
  2418. .ops = &clkops_omap2_iclk_dflt_wait,
  2419. .parent = &per_l4_ick,
  2420. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2421. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2422. .clkdm_name = "per_clkdm",
  2423. .recalc = &followparent_recalc,
  2424. };
  2425. static struct clk wdt3_ick = {
  2426. .name = "wdt3_ick",
  2427. .ops = &clkops_omap2_iclk_dflt_wait,
  2428. .parent = &per_l4_ick,
  2429. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2430. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2431. .clkdm_name = "per_clkdm",
  2432. .recalc = &followparent_recalc,
  2433. };
  2434. static struct clk uart3_ick = {
  2435. .name = "uart3_ick",
  2436. .ops = &clkops_omap2_iclk_dflt_wait,
  2437. .parent = &per_l4_ick,
  2438. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2439. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2440. .clkdm_name = "per_clkdm",
  2441. .recalc = &followparent_recalc,
  2442. };
  2443. static struct clk uart4_ick = {
  2444. .name = "uart4_ick",
  2445. .ops = &clkops_omap2_iclk_dflt_wait,
  2446. .parent = &per_l4_ick,
  2447. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2448. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2449. .clkdm_name = "per_clkdm",
  2450. .recalc = &followparent_recalc,
  2451. };
  2452. static struct clk gpt9_ick = {
  2453. .name = "gpt9_ick",
  2454. .ops = &clkops_omap2_iclk_dflt_wait,
  2455. .parent = &per_l4_ick,
  2456. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2457. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2458. .clkdm_name = "per_clkdm",
  2459. .recalc = &followparent_recalc,
  2460. };
  2461. static struct clk gpt8_ick = {
  2462. .name = "gpt8_ick",
  2463. .ops = &clkops_omap2_iclk_dflt_wait,
  2464. .parent = &per_l4_ick,
  2465. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2466. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2467. .clkdm_name = "per_clkdm",
  2468. .recalc = &followparent_recalc,
  2469. };
  2470. static struct clk gpt7_ick = {
  2471. .name = "gpt7_ick",
  2472. .ops = &clkops_omap2_iclk_dflt_wait,
  2473. .parent = &per_l4_ick,
  2474. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2475. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2476. .clkdm_name = "per_clkdm",
  2477. .recalc = &followparent_recalc,
  2478. };
  2479. static struct clk gpt6_ick = {
  2480. .name = "gpt6_ick",
  2481. .ops = &clkops_omap2_iclk_dflt_wait,
  2482. .parent = &per_l4_ick,
  2483. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2484. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2485. .clkdm_name = "per_clkdm",
  2486. .recalc = &followparent_recalc,
  2487. };
  2488. static struct clk gpt5_ick = {
  2489. .name = "gpt5_ick",
  2490. .ops = &clkops_omap2_iclk_dflt_wait,
  2491. .parent = &per_l4_ick,
  2492. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2493. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2494. .clkdm_name = "per_clkdm",
  2495. .recalc = &followparent_recalc,
  2496. };
  2497. static struct clk gpt4_ick = {
  2498. .name = "gpt4_ick",
  2499. .ops = &clkops_omap2_iclk_dflt_wait,
  2500. .parent = &per_l4_ick,
  2501. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2502. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2503. .clkdm_name = "per_clkdm",
  2504. .recalc = &followparent_recalc,
  2505. };
  2506. static struct clk gpt3_ick = {
  2507. .name = "gpt3_ick",
  2508. .ops = &clkops_omap2_iclk_dflt_wait,
  2509. .parent = &per_l4_ick,
  2510. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2511. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2512. .clkdm_name = "per_clkdm",
  2513. .recalc = &followparent_recalc,
  2514. };
  2515. static struct clk gpt2_ick = {
  2516. .name = "gpt2_ick",
  2517. .ops = &clkops_omap2_iclk_dflt_wait,
  2518. .parent = &per_l4_ick,
  2519. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2520. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2521. .clkdm_name = "per_clkdm",
  2522. .recalc = &followparent_recalc,
  2523. };
  2524. static struct clk mcbsp2_ick = {
  2525. .name = "mcbsp2_ick",
  2526. .ops = &clkops_omap2_iclk_dflt_wait,
  2527. .parent = &per_l4_ick,
  2528. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2529. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2530. .clkdm_name = "per_clkdm",
  2531. .recalc = &followparent_recalc,
  2532. };
  2533. static struct clk mcbsp3_ick = {
  2534. .name = "mcbsp3_ick",
  2535. .ops = &clkops_omap2_iclk_dflt_wait,
  2536. .parent = &per_l4_ick,
  2537. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2538. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2539. .clkdm_name = "per_clkdm",
  2540. .recalc = &followparent_recalc,
  2541. };
  2542. static struct clk mcbsp4_ick = {
  2543. .name = "mcbsp4_ick",
  2544. .ops = &clkops_omap2_iclk_dflt_wait,
  2545. .parent = &per_l4_ick,
  2546. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2547. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2548. .clkdm_name = "per_clkdm",
  2549. .recalc = &followparent_recalc,
  2550. };
  2551. static const struct clksel mcbsp_234_clksel[] = {
  2552. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2553. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2554. { .parent = NULL }
  2555. };
  2556. static struct clk mcbsp2_fck = {
  2557. .name = "mcbsp2_fck",
  2558. .ops = &clkops_omap2_dflt_wait,
  2559. .init = &omap2_init_clksel_parent,
  2560. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2561. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2562. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2563. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2564. .clksel = mcbsp_234_clksel,
  2565. .clkdm_name = "per_clkdm",
  2566. .recalc = &omap2_clksel_recalc,
  2567. };
  2568. static struct clk mcbsp3_fck = {
  2569. .name = "mcbsp3_fck",
  2570. .ops = &clkops_omap2_dflt_wait,
  2571. .init = &omap2_init_clksel_parent,
  2572. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2573. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2574. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2575. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2576. .clksel = mcbsp_234_clksel,
  2577. .clkdm_name = "per_clkdm",
  2578. .recalc = &omap2_clksel_recalc,
  2579. };
  2580. static struct clk mcbsp4_fck = {
  2581. .name = "mcbsp4_fck",
  2582. .ops = &clkops_omap2_dflt_wait,
  2583. .init = &omap2_init_clksel_parent,
  2584. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2585. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2586. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2587. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2588. .clksel = mcbsp_234_clksel,
  2589. .clkdm_name = "per_clkdm",
  2590. .recalc = &omap2_clksel_recalc,
  2591. };
  2592. /* EMU clocks */
  2593. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2594. static const struct clksel_rate emu_src_sys_rates[] = {
  2595. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  2596. { .div = 0 },
  2597. };
  2598. static const struct clksel_rate emu_src_core_rates[] = {
  2599. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2600. { .div = 0 },
  2601. };
  2602. static const struct clksel_rate emu_src_per_rates[] = {
  2603. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  2604. { .div = 0 },
  2605. };
  2606. static const struct clksel_rate emu_src_mpu_rates[] = {
  2607. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  2608. { .div = 0 },
  2609. };
  2610. static const struct clksel emu_src_clksel[] = {
  2611. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2612. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2613. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2614. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2615. { .parent = NULL },
  2616. };
  2617. /*
  2618. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2619. * to switch the source of some of the EMU clocks.
  2620. * XXX Are there CLKEN bits for these EMU clks?
  2621. */
  2622. static struct clk emu_src_ck = {
  2623. .name = "emu_src_ck",
  2624. .ops = &clkops_null,
  2625. .init = &omap2_init_clksel_parent,
  2626. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2627. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2628. .clksel = emu_src_clksel,
  2629. .clkdm_name = "emu_clkdm",
  2630. .recalc = &omap2_clksel_recalc,
  2631. };
  2632. static const struct clksel_rate pclk_emu_rates[] = {
  2633. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2634. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2635. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2636. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  2637. { .div = 0 },
  2638. };
  2639. static const struct clksel pclk_emu_clksel[] = {
  2640. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2641. { .parent = NULL },
  2642. };
  2643. static struct clk pclk_fck = {
  2644. .name = "pclk_fck",
  2645. .ops = &clkops_null,
  2646. .init = &omap2_init_clksel_parent,
  2647. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2648. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2649. .clksel = pclk_emu_clksel,
  2650. .clkdm_name = "emu_clkdm",
  2651. .recalc = &omap2_clksel_recalc,
  2652. };
  2653. static const struct clksel_rate pclkx2_emu_rates[] = {
  2654. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2655. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2656. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2657. { .div = 0 },
  2658. };
  2659. static const struct clksel pclkx2_emu_clksel[] = {
  2660. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2661. { .parent = NULL },
  2662. };
  2663. static struct clk pclkx2_fck = {
  2664. .name = "pclkx2_fck",
  2665. .ops = &clkops_null,
  2666. .init = &omap2_init_clksel_parent,
  2667. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2668. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2669. .clksel = pclkx2_emu_clksel,
  2670. .clkdm_name = "emu_clkdm",
  2671. .recalc = &omap2_clksel_recalc,
  2672. };
  2673. static const struct clksel atclk_emu_clksel[] = {
  2674. { .parent = &emu_src_ck, .rates = div2_rates },
  2675. { .parent = NULL },
  2676. };
  2677. static struct clk atclk_fck = {
  2678. .name = "atclk_fck",
  2679. .ops = &clkops_null,
  2680. .init = &omap2_init_clksel_parent,
  2681. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2682. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2683. .clksel = atclk_emu_clksel,
  2684. .clkdm_name = "emu_clkdm",
  2685. .recalc = &omap2_clksel_recalc,
  2686. };
  2687. static struct clk traceclk_src_fck = {
  2688. .name = "traceclk_src_fck",
  2689. .ops = &clkops_null,
  2690. .init = &omap2_init_clksel_parent,
  2691. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2692. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2693. .clksel = emu_src_clksel,
  2694. .clkdm_name = "emu_clkdm",
  2695. .recalc = &omap2_clksel_recalc,
  2696. };
  2697. static const struct clksel_rate traceclk_rates[] = {
  2698. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2699. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2700. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2701. { .div = 0 },
  2702. };
  2703. static const struct clksel traceclk_clksel[] = {
  2704. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2705. { .parent = NULL },
  2706. };
  2707. static struct clk traceclk_fck = {
  2708. .name = "traceclk_fck",
  2709. .ops = &clkops_null,
  2710. .init = &omap2_init_clksel_parent,
  2711. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2712. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2713. .clksel = traceclk_clksel,
  2714. .clkdm_name = "emu_clkdm",
  2715. .recalc = &omap2_clksel_recalc,
  2716. };
  2717. /* SR clocks */
  2718. /* SmartReflex fclk (VDD1) */
  2719. static struct clk sr1_fck = {
  2720. .name = "sr1_fck",
  2721. .ops = &clkops_omap2_dflt_wait,
  2722. .parent = &sys_ck,
  2723. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2724. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2725. .clkdm_name = "wkup_clkdm",
  2726. .recalc = &followparent_recalc,
  2727. };
  2728. /* SmartReflex fclk (VDD2) */
  2729. static struct clk sr2_fck = {
  2730. .name = "sr2_fck",
  2731. .ops = &clkops_omap2_dflt_wait,
  2732. .parent = &sys_ck,
  2733. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2734. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2735. .clkdm_name = "wkup_clkdm",
  2736. .recalc = &followparent_recalc,
  2737. };
  2738. static struct clk sr_l4_ick = {
  2739. .name = "sr_l4_ick",
  2740. .ops = &clkops_null, /* RMK: missing? */
  2741. .parent = &l4_ick,
  2742. .clkdm_name = "core_l4_clkdm",
  2743. .recalc = &followparent_recalc,
  2744. };
  2745. /* SECURE_32K_FCK clocks */
  2746. static struct clk gpt12_fck = {
  2747. .name = "gpt12_fck",
  2748. .ops = &clkops_null,
  2749. .parent = &secure_32k_fck,
  2750. .clkdm_name = "wkup_clkdm",
  2751. .recalc = &followparent_recalc,
  2752. };
  2753. static struct clk wdt1_fck = {
  2754. .name = "wdt1_fck",
  2755. .ops = &clkops_null,
  2756. .parent = &secure_32k_fck,
  2757. .clkdm_name = "wkup_clkdm",
  2758. .recalc = &followparent_recalc,
  2759. };
  2760. /* Clocks for AM35XX */
  2761. static struct clk ipss_ick = {
  2762. .name = "ipss_ick",
  2763. .ops = &clkops_am35xx_ipss_wait,
  2764. .parent = &core_l3_ick,
  2765. .clkdm_name = "core_l3_clkdm",
  2766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2767. .enable_bit = AM35XX_EN_IPSS_SHIFT,
  2768. .recalc = &followparent_recalc,
  2769. };
  2770. static struct clk emac_ick = {
  2771. .name = "emac_ick",
  2772. .ops = &clkops_am35xx_ipss_module_wait,
  2773. .parent = &ipss_ick,
  2774. .clkdm_name = "core_l3_clkdm",
  2775. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2776. .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
  2777. .recalc = &followparent_recalc,
  2778. };
  2779. static struct clk rmii_ck = {
  2780. .name = "rmii_ck",
  2781. .ops = &clkops_null,
  2782. .rate = 50000000,
  2783. };
  2784. static struct clk emac_fck = {
  2785. .name = "emac_fck",
  2786. .ops = &clkops_omap2_dflt,
  2787. .parent = &rmii_ck,
  2788. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2789. .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
  2790. .recalc = &followparent_recalc,
  2791. };
  2792. static struct clk hsotgusb_ick_am35xx = {
  2793. .name = "hsotgusb_ick",
  2794. .ops = &clkops_am35xx_ipss_module_wait,
  2795. .parent = &ipss_ick,
  2796. .clkdm_name = "core_l3_clkdm",
  2797. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2798. .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
  2799. .recalc = &followparent_recalc,
  2800. };
  2801. static struct clk hsotgusb_fck_am35xx = {
  2802. .name = "hsotgusb_fck",
  2803. .ops = &clkops_omap2_dflt,
  2804. .parent = &sys_ck,
  2805. .clkdm_name = "core_l3_clkdm",
  2806. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2807. .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
  2808. .recalc = &followparent_recalc,
  2809. };
  2810. static struct clk hecc_ck = {
  2811. .name = "hecc_ck",
  2812. .ops = &clkops_am35xx_ipss_module_wait,
  2813. .parent = &sys_ck,
  2814. .clkdm_name = "core_l3_clkdm",
  2815. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2816. .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
  2817. .recalc = &followparent_recalc,
  2818. };
  2819. static struct clk vpfe_ick = {
  2820. .name = "vpfe_ick",
  2821. .ops = &clkops_am35xx_ipss_module_wait,
  2822. .parent = &ipss_ick,
  2823. .clkdm_name = "core_l3_clkdm",
  2824. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2825. .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
  2826. .recalc = &followparent_recalc,
  2827. };
  2828. static struct clk pclk_ck = {
  2829. .name = "pclk_ck",
  2830. .ops = &clkops_null,
  2831. .rate = 27000000,
  2832. };
  2833. static struct clk vpfe_fck = {
  2834. .name = "vpfe_fck",
  2835. .ops = &clkops_omap2_dflt,
  2836. .parent = &pclk_ck,
  2837. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2838. .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
  2839. .recalc = &followparent_recalc,
  2840. };
  2841. /*
  2842. * The UART1/2 functional clock acts as the functional
  2843. * clock for UART4. No separate fclk control available.
  2844. */
  2845. static struct clk uart4_ick_am35xx = {
  2846. .name = "uart4_ick",
  2847. .ops = &clkops_omap2_iclk_dflt_wait,
  2848. .parent = &core_l4_ick,
  2849. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2850. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2851. .clkdm_name = "core_l4_clkdm",
  2852. .recalc = &followparent_recalc,
  2853. };
  2854. static struct clk dummy_apb_pclk = {
  2855. .name = "apb_pclk",
  2856. .ops = &clkops_null,
  2857. };
  2858. /*
  2859. * clkdev
  2860. */
  2861. /* XXX At some point we should rename this file to clock3xxx_data.c */
  2862. static struct omap_clk omap3xxx_clks[] = {
  2863. CLK(NULL, "apb_pclk", &dummy_apb_pclk, CK_3XXX),
  2864. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
  2865. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
  2866. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
  2867. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2868. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_3XXX),
  2869. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_3XXX),
  2870. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
  2871. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
  2872. CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
  2873. CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
  2874. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_3XXX),
  2875. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_3XXX),
  2876. CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_3XXX),
  2877. CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_3XXX),
  2878. CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_3XXX),
  2879. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
  2880. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
  2881. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
  2882. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
  2883. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
  2884. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_34XX | CK_36XX),
  2885. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_34XX | CK_36XX),
  2886. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
  2887. CLK(NULL, "core_ck", &core_ck, CK_3XXX),
  2888. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
  2889. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
  2890. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
  2891. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
  2892. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
  2893. CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2894. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
  2895. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
  2896. CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck, CK_36XX),
  2897. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
  2898. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
  2899. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
  2900. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
  2901. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
  2902. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
  2903. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
  2904. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
  2905. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
  2906. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
  2907. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
  2908. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
  2909. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
  2910. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
  2911. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
  2912. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
  2913. CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2914. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2915. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2916. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
  2917. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
  2918. CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
  2919. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
  2920. CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
  2921. CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
  2922. CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2923. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_34XX | CK_36XX),
  2924. CLK(NULL, "iva2_ck", &iva2_ck, CK_34XX | CK_36XX),
  2925. CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
  2926. CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
  2927. CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
  2928. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  2929. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  2930. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  2931. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  2932. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  2933. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2PLUS | CK_3517 | CK_36XX),
  2934. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2PLUS | CK_3517 | CK_36XX),
  2935. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  2936. CLK(NULL, "modem_fck", &modem_fck, CK_34XX | CK_36XX),
  2937. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_34XX | CK_36XX),
  2938. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_34XX | CK_36XX),
  2939. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
  2940. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
  2941. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2942. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2943. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2944. CLK("usbhs_omap", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2945. CLK("omap-mcbsp.1", "prcm_fck", &core_96m_fck, CK_3XXX),
  2946. CLK("omap-mcbsp.5", "prcm_fck", &core_96m_fck, CK_3XXX),
  2947. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
  2948. CLK(NULL, "mmchs3_fck", &mmchs3_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2949. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_3XXX),
  2950. CLK(NULL, "mspro_fck", &mspro_fck, CK_34XX | CK_36XX),
  2951. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_3XXX),
  2952. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_3XXX),
  2953. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_3XXX),
  2954. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_3XXX),
  2955. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_3XXX),
  2956. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_3XXX),
  2957. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
  2958. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_3XXX),
  2959. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_3XXX),
  2960. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_3XXX),
  2961. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_3XXX),
  2962. CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
  2963. CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
  2964. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  2965. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
  2966. CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
  2967. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  2968. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2969. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  2970. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2971. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
  2972. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2973. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2974. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
  2975. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
  2976. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_34XX | CK_36XX),
  2977. CLK(NULL, "pka_ick", &pka_ick, CK_34XX | CK_36XX),
  2978. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
  2979. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2980. CLK("usbhs_omap", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2981. CLK("omap_hsmmc.2", "ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2982. CLK(NULL, "icr_ick", &icr_ick, CK_34XX | CK_36XX),
  2983. CLK("omap-aes", "ick", &aes2_ick, CK_34XX | CK_36XX),
  2984. CLK("omap-sham", "ick", &sha12_ick, CK_34XX | CK_36XX),
  2985. CLK(NULL, "des2_ick", &des2_ick, CK_34XX | CK_36XX),
  2986. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_3XXX),
  2987. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_3XXX),
  2988. CLK(NULL, "mspro_ick", &mspro_ick, CK_34XX | CK_36XX),
  2989. CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
  2990. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
  2991. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
  2992. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
  2993. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
  2994. CLK("omap_i2c.3", "ick", &i2c3_ick, CK_3XXX),
  2995. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_3XXX),
  2996. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_3XXX),
  2997. CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
  2998. CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
  2999. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
  3000. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
  3001. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
  3002. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
  3003. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  3004. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_34XX | CK_36XX),
  3005. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
  3006. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_34XX | CK_36XX),
  3007. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  3008. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  3009. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  3010. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_34XX | CK_36XX),
  3011. CLK(NULL, "aes1_ick", &aes1_ick, CK_34XX | CK_36XX),
  3012. CLK("omap_rng", "ick", &rng_ick, CK_34XX | CK_36XX),
  3013. CLK(NULL, "sha11_ick", &sha11_ick, CK_34XX | CK_36XX),
  3014. CLK(NULL, "des1_ick", &des1_ick, CK_34XX | CK_36XX),
  3015. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  3016. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3017. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_3XXX),
  3018. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_3XXX),
  3019. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_3XXX),
  3020. CLK("omapdss_dss", "ick", &dss_ick_3430es1, CK_3430ES1),
  3021. CLK("omapdss_dss", "ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3022. CLK(NULL, "cam_mclk", &cam_mclk, CK_34XX | CK_36XX),
  3023. CLK(NULL, "cam_ick", &cam_ick, CK_34XX | CK_36XX),
  3024. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_34XX | CK_36XX),
  3025. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3026. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3027. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3028. CLK("usbhs_omap", "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3029. CLK("usbhs_omap", "utmi_p1_gfclk", &dummy_ck, CK_3XXX),
  3030. CLK("usbhs_omap", "utmi_p2_gfclk", &dummy_ck, CK_3XXX),
  3031. CLK("usbhs_omap", "xclk60mhsp1_ck", &dummy_ck, CK_3XXX),
  3032. CLK("usbhs_omap", "xclk60mhsp2_ck", &dummy_ck, CK_3XXX),
  3033. CLK("usbhs_omap", "usb_host_hs_utmi_p1_clk", &dummy_ck, CK_3XXX),
  3034. CLK("usbhs_omap", "usb_host_hs_utmi_p2_clk", &dummy_ck, CK_3XXX),
  3035. CLK("usbhs_omap", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  3036. CLK("usbhs_omap", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  3037. CLK("usbhs_omap", "init_60m_fclk", &dummy_ck, CK_3XXX),
  3038. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2PLUS | CK_36XX),
  3039. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
  3040. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
  3041. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
  3042. CLK(NULL, "wdt2_fck", &wdt2_fck, CK_3XXX),
  3043. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_34XX | CK_36XX),
  3044. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2PLUS | CK_36XX),
  3045. CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
  3046. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
  3047. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
  3048. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
  3049. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
  3050. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
  3051. CLK("omap-mcbsp.2", "prcm_fck", &per_96m_fck, CK_3XXX),
  3052. CLK("omap-mcbsp.3", "prcm_fck", &per_96m_fck, CK_3XXX),
  3053. CLK("omap-mcbsp.4", "prcm_fck", &per_96m_fck, CK_3XXX),
  3054. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
  3055. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
  3056. CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
  3057. CLK(NULL, "uart4_fck", &uart4_fck, CK_36XX),
  3058. CLK(NULL, "uart4_fck", &uart4_fck_am35xx, CK_3505 | CK_3517),
  3059. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
  3060. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
  3061. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
  3062. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
  3063. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
  3064. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
  3065. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
  3066. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
  3067. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
  3068. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
  3069. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
  3070. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
  3071. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
  3072. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
  3073. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
  3074. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
  3075. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
  3076. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
  3077. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
  3078. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
  3079. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
  3080. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
  3081. CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
  3082. CLK(NULL, "uart4_ick", &uart4_ick, CK_36XX),
  3083. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
  3084. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
  3085. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
  3086. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
  3087. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
  3088. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
  3089. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
  3090. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
  3091. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
  3092. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
  3093. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
  3094. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_3XXX),
  3095. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_3XXX),
  3096. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_3XXX),
  3097. CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
  3098. CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
  3099. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
  3100. CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
  3101. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
  3102. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
  3103. CLK(NULL, "sr1_fck", &sr1_fck, CK_34XX | CK_36XX),
  3104. CLK(NULL, "sr2_fck", &sr2_fck, CK_34XX | CK_36XX),
  3105. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_34XX | CK_36XX),
  3106. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
  3107. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
  3108. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
  3109. CLK(NULL, "ipss_ick", &ipss_ick, CK_AM35XX),
  3110. CLK(NULL, "rmii_ck", &rmii_ck, CK_AM35XX),
  3111. CLK(NULL, "pclk_ck", &pclk_ck, CK_AM35XX),
  3112. CLK("davinci_emac", NULL, &emac_ick, CK_AM35XX),
  3113. CLK("davinci_mdio.0", NULL, &emac_fck, CK_AM35XX),
  3114. CLK("vpfe-capture", "master", &vpfe_ick, CK_AM35XX),
  3115. CLK("vpfe-capture", "slave", &vpfe_fck, CK_AM35XX),
  3116. CLK("musb-am35x", "ick", &hsotgusb_ick_am35xx, CK_AM35XX),
  3117. CLK("musb-am35x", "fck", &hsotgusb_fck_am35xx, CK_AM35XX),
  3118. CLK(NULL, "hecc_ck", &hecc_ck, CK_AM35XX),
  3119. CLK(NULL, "uart4_ick", &uart4_ick_am35xx, CK_AM35XX),
  3120. CLK("omap_timer.1", "32k_ck", &omap_32k_fck, CK_3XXX),
  3121. CLK("omap_timer.2", "32k_ck", &omap_32k_fck, CK_3XXX),
  3122. CLK("omap_timer.3", "32k_ck", &omap_32k_fck, CK_3XXX),
  3123. CLK("omap_timer.4", "32k_ck", &omap_32k_fck, CK_3XXX),
  3124. CLK("omap_timer.5", "32k_ck", &omap_32k_fck, CK_3XXX),
  3125. CLK("omap_timer.6", "32k_ck", &omap_32k_fck, CK_3XXX),
  3126. CLK("omap_timer.7", "32k_ck", &omap_32k_fck, CK_3XXX),
  3127. CLK("omap_timer.8", "32k_ck", &omap_32k_fck, CK_3XXX),
  3128. CLK("omap_timer.9", "32k_ck", &omap_32k_fck, CK_3XXX),
  3129. CLK("omap_timer.10", "32k_ck", &omap_32k_fck, CK_3XXX),
  3130. CLK("omap_timer.11", "32k_ck", &omap_32k_fck, CK_3XXX),
  3131. CLK("omap_timer.12", "32k_ck", &omap_32k_fck, CK_3XXX),
  3132. CLK("omap_timer.1", "sys_ck", &sys_ck, CK_3XXX),
  3133. CLK("omap_timer.2", "sys_ck", &sys_ck, CK_3XXX),
  3134. CLK("omap_timer.3", "sys_ck", &sys_ck, CK_3XXX),
  3135. CLK("omap_timer.4", "sys_ck", &sys_ck, CK_3XXX),
  3136. CLK("omap_timer.5", "sys_ck", &sys_ck, CK_3XXX),
  3137. CLK("omap_timer.6", "sys_ck", &sys_ck, CK_3XXX),
  3138. CLK("omap_timer.7", "sys_ck", &sys_ck, CK_3XXX),
  3139. CLK("omap_timer.8", "sys_ck", &sys_ck, CK_3XXX),
  3140. CLK("omap_timer.9", "sys_ck", &sys_ck, CK_3XXX),
  3141. CLK("omap_timer.10", "sys_ck", &sys_ck, CK_3XXX),
  3142. CLK("omap_timer.11", "sys_ck", &sys_ck, CK_3XXX),
  3143. CLK("omap_timer.12", "sys_ck", &sys_ck, CK_3XXX),
  3144. };
  3145. int __init omap3xxx_clk_init(void)
  3146. {
  3147. struct omap_clk *c;
  3148. u32 cpu_clkflg = 0;
  3149. /*
  3150. * 3505 must be tested before 3517, since 3517 returns true
  3151. * for both AM3517 chips and AM3517 family chips, which
  3152. * includes 3505. Unfortunately there's no obvious family
  3153. * test for 3517/3505 :-(
  3154. */
  3155. if (cpu_is_omap3505()) {
  3156. cpu_mask = RATE_IN_34XX;
  3157. cpu_clkflg = CK_3505;
  3158. } else if (cpu_is_omap3517()) {
  3159. cpu_mask = RATE_IN_34XX;
  3160. cpu_clkflg = CK_3517;
  3161. } else if (cpu_is_omap3505()) {
  3162. cpu_mask = RATE_IN_34XX;
  3163. cpu_clkflg = CK_3505;
  3164. } else if (cpu_is_omap3630()) {
  3165. cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
  3166. cpu_clkflg = CK_36XX;
  3167. } else if (cpu_is_ti816x()) {
  3168. cpu_mask = RATE_IN_TI816X;
  3169. cpu_clkflg = CK_TI816X;
  3170. } else if (cpu_is_am33xx()) {
  3171. cpu_mask = RATE_IN_AM33XX;
  3172. } else if (cpu_is_ti814x()) {
  3173. cpu_mask = RATE_IN_TI814X;
  3174. } else if (cpu_is_omap34xx()) {
  3175. if (omap_rev() == OMAP3430_REV_ES1_0) {
  3176. cpu_mask = RATE_IN_3430ES1;
  3177. cpu_clkflg = CK_3430ES1;
  3178. } else {
  3179. /*
  3180. * Assume that anything that we haven't matched yet
  3181. * has 3430ES2-type clocks.
  3182. */
  3183. cpu_mask = RATE_IN_3430ES2PLUS;
  3184. cpu_clkflg = CK_3430ES2PLUS;
  3185. }
  3186. } else {
  3187. WARN(1, "clock: could not identify OMAP3 variant\n");
  3188. }
  3189. if (omap3_has_192mhz_clk())
  3190. omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
  3191. if (cpu_is_omap3630()) {
  3192. /*
  3193. * XXX This type of dynamic rewriting of the clock tree is
  3194. * deprecated and should be revised soon.
  3195. *
  3196. * For 3630: override clkops_omap2_dflt_wait for the
  3197. * clocks affected from PWRDN reset Limitation
  3198. */
  3199. dpll3_m3x2_ck.ops =
  3200. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3201. dpll4_m2x2_ck.ops =
  3202. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3203. dpll4_m3x2_ck.ops =
  3204. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3205. dpll4_m4x2_ck.ops =
  3206. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3207. dpll4_m5x2_ck.ops =
  3208. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3209. dpll4_m6x2_ck.ops =
  3210. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3211. }
  3212. /*
  3213. * XXX This type of dynamic rewriting of the clock tree is
  3214. * deprecated and should be revised soon.
  3215. */
  3216. if (cpu_is_omap3630())
  3217. dpll4_dd = dpll4_dd_3630;
  3218. else
  3219. dpll4_dd = dpll4_dd_34xx;
  3220. clk_init(&omap2_clk_functions);
  3221. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  3222. c++)
  3223. clk_preinit(c->lk.clk);
  3224. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  3225. c++)
  3226. if (c->cpu & cpu_clkflg) {
  3227. clkdev_add(&c->lk);
  3228. clk_register(c->lk.clk);
  3229. omap2_init_clk_clkdm(c->lk.clk);
  3230. }
  3231. /* Disable autoidle on all clocks; let the PM code enable it later */
  3232. omap_clk_disable_autoidle_all();
  3233. recalculate_root_clocks();
  3234. pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
  3235. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  3236. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  3237. /*
  3238. * Only enable those clocks we will need, let the drivers
  3239. * enable other clocks as necessary
  3240. */
  3241. clk_enable_init_clocks();
  3242. /*
  3243. * Lock DPLL5 -- here only until other device init code can
  3244. * handle this
  3245. */
  3246. if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
  3247. omap3_clk_lock_dpll5();
  3248. /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
  3249. sdrc_ick_p = clk_get(NULL, "sdrc_ick");
  3250. arm_fck_p = clk_get(NULL, "arm_fck");
  3251. return 0;
  3252. }