vexpress-v2p-ca5s.dts 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A5x2
  5. * Cortex-A5 MPCore (V2P-CA5s)
  6. *
  7. * HBI-0225B
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA5s";
  12. arm,hbi = <0x225>;
  13. compatible = "arm,vexpress,v2p-ca5s", "arm,vexpress";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. chosen { };
  18. aliases {
  19. serial0 = &v2m_serial0;
  20. serial1 = &v2m_serial1;
  21. serial2 = &v2m_serial2;
  22. serial3 = &v2m_serial3;
  23. i2c0 = &v2m_i2c_dvi;
  24. i2c1 = &v2m_i2c_pcie;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a5";
  32. reg = <0>;
  33. next-level-cache = <&L2>;
  34. };
  35. cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a5";
  38. reg = <1>;
  39. next-level-cache = <&L2>;
  40. };
  41. };
  42. memory@80000000 {
  43. device_type = "memory";
  44. reg = <0x80000000 0x40000000>;
  45. };
  46. hdlcd@2a110000 {
  47. compatible = "arm,hdlcd";
  48. reg = <0x2a110000 0x1000>;
  49. interrupts = <0 85 4>;
  50. };
  51. memory-controller@2a150000 {
  52. compatible = "arm,pl341", "arm,primecell";
  53. reg = <0x2a150000 0x1000>;
  54. };
  55. memory-controller@2a190000 {
  56. compatible = "arm,pl354", "arm,primecell";
  57. reg = <0x2a190000 0x1000>;
  58. interrupts = <0 86 4>,
  59. <0 87 4>;
  60. };
  61. scu@2c000000 {
  62. compatible = "arm,cortex-a5-scu";
  63. reg = <0x2c000000 0x58>;
  64. };
  65. timer@2c000600 {
  66. compatible = "arm,cortex-a5-twd-timer";
  67. reg = <0x2c000600 0x38>;
  68. interrupts = <1 2 0x304>,
  69. <1 3 0x304>;
  70. };
  71. gic: interrupt-controller@2c001000 {
  72. compatible = "arm,corex-a5-gic", "arm,cortex-a9-gic";
  73. #interrupt-cells = <3>;
  74. #address-cells = <0>;
  75. interrupt-controller;
  76. reg = <0x2c001000 0x1000>,
  77. <0x2c000100 0x100>;
  78. };
  79. L2: cache-controller@2c0f0000 {
  80. compatible = "arm,pl310-cache";
  81. reg = <0x2c0f0000 0x1000>;
  82. interrupts = <0 84 4>;
  83. cache-level = <2>;
  84. };
  85. pmu {
  86. compatible = "arm,cortex-a5-pmu", "arm,cortex-a9-pmu";
  87. interrupts = <0 68 4>,
  88. <0 69 4>;
  89. };
  90. motherboard {
  91. ranges = <0 0 0x08000000 0x04000000>,
  92. <1 0 0x14000000 0x04000000>,
  93. <2 0 0x18000000 0x04000000>,
  94. <3 0 0x1c000000 0x04000000>,
  95. <4 0 0x0c000000 0x04000000>,
  96. <5 0 0x10000000 0x04000000>;
  97. interrupt-map-mask = <0 0 63>;
  98. interrupt-map = <0 0 0 &gic 0 0 4>,
  99. <0 0 1 &gic 0 1 4>,
  100. <0 0 2 &gic 0 2 4>,
  101. <0 0 3 &gic 0 3 4>,
  102. <0 0 4 &gic 0 4 4>,
  103. <0 0 5 &gic 0 5 4>,
  104. <0 0 6 &gic 0 6 4>,
  105. <0 0 7 &gic 0 7 4>,
  106. <0 0 8 &gic 0 8 4>,
  107. <0 0 9 &gic 0 9 4>,
  108. <0 0 10 &gic 0 10 4>,
  109. <0 0 11 &gic 0 11 4>,
  110. <0 0 12 &gic 0 12 4>,
  111. <0 0 13 &gic 0 13 4>,
  112. <0 0 14 &gic 0 14 4>,
  113. <0 0 15 &gic 0 15 4>,
  114. <0 0 16 &gic 0 16 4>,
  115. <0 0 17 &gic 0 17 4>,
  116. <0 0 18 &gic 0 18 4>,
  117. <0 0 19 &gic 0 19 4>,
  118. <0 0 20 &gic 0 20 4>,
  119. <0 0 21 &gic 0 21 4>,
  120. <0 0 22 &gic 0 22 4>,
  121. <0 0 23 &gic 0 23 4>,
  122. <0 0 24 &gic 0 24 4>,
  123. <0 0 25 &gic 0 25 4>,
  124. <0 0 26 &gic 0 26 4>,
  125. <0 0 27 &gic 0 27 4>,
  126. <0 0 28 &gic 0 28 4>,
  127. <0 0 29 &gic 0 29 4>,
  128. <0 0 30 &gic 0 30 4>,
  129. <0 0 31 &gic 0 31 4>,
  130. <0 0 32 &gic 0 32 4>,
  131. <0 0 33 &gic 0 33 4>,
  132. <0 0 34 &gic 0 34 4>,
  133. <0 0 35 &gic 0 35 4>,
  134. <0 0 36 &gic 0 36 4>,
  135. <0 0 37 &gic 0 37 4>,
  136. <0 0 38 &gic 0 38 4>,
  137. <0 0 39 &gic 0 39 4>,
  138. <0 0 40 &gic 0 40 4>,
  139. <0 0 41 &gic 0 41 4>,
  140. <0 0 42 &gic 0 42 4>;
  141. };
  142. };
  143. /include/ "vexpress-v2m-rs1.dtsi"