tegra30.dtsi 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. pmc@7000f400 {
  6. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  7. reg = <0x7000e400 0x400>;
  8. };
  9. intc: interrupt-controller@50041000 {
  10. compatible = "arm,cortex-a9-gic";
  11. interrupt-controller;
  12. #interrupt-cells = <3>;
  13. reg = < 0x50041000 0x1000 >,
  14. < 0x50040100 0x0100 >;
  15. };
  16. pmu {
  17. compatible = "arm,cortex-a9-pmu";
  18. interrupts = <0 144 0x04
  19. 0 145 0x04
  20. 0 146 0x04
  21. 0 147 0x04>;
  22. };
  23. apbdma: dma@6000a000 {
  24. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  25. reg = <0x6000a000 0x1400>;
  26. interrupts = < 0 104 0x04
  27. 0 105 0x04
  28. 0 106 0x04
  29. 0 107 0x04
  30. 0 108 0x04
  31. 0 109 0x04
  32. 0 110 0x04
  33. 0 111 0x04
  34. 0 112 0x04
  35. 0 113 0x04
  36. 0 114 0x04
  37. 0 115 0x04
  38. 0 116 0x04
  39. 0 117 0x04
  40. 0 118 0x04
  41. 0 119 0x04
  42. 0 128 0x04
  43. 0 129 0x04
  44. 0 130 0x04
  45. 0 131 0x04
  46. 0 132 0x04
  47. 0 133 0x04
  48. 0 134 0x04
  49. 0 135 0x04
  50. 0 136 0x04
  51. 0 137 0x04
  52. 0 138 0x04
  53. 0 139 0x04
  54. 0 140 0x04
  55. 0 141 0x04
  56. 0 142 0x04
  57. 0 143 0x04 >;
  58. };
  59. i2c@7000c000 {
  60. #address-cells = <1>;
  61. #size-cells = <0>;
  62. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  63. reg = <0x7000C000 0x100>;
  64. interrupts = < 0 38 0x04 >;
  65. };
  66. i2c@7000c400 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  70. reg = <0x7000C400 0x100>;
  71. interrupts = < 0 84 0x04 >;
  72. };
  73. i2c@7000c500 {
  74. #address-cells = <1>;
  75. #size-cells = <0>;
  76. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  77. reg = <0x7000C500 0x100>;
  78. interrupts = < 0 92 0x04 >;
  79. };
  80. i2c@7000c700 {
  81. #address-cells = <1>;
  82. #size-cells = <0>;
  83. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  84. reg = <0x7000c700 0x100>;
  85. interrupts = < 0 120 0x04 >;
  86. };
  87. i2c@7000d000 {
  88. #address-cells = <1>;
  89. #size-cells = <0>;
  90. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  91. reg = <0x7000D000 0x100>;
  92. interrupts = < 0 53 0x04 >;
  93. };
  94. gpio: gpio@6000d000 {
  95. compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
  96. reg = < 0x6000d000 0x1000 >;
  97. interrupts = < 0 32 0x04
  98. 0 33 0x04
  99. 0 34 0x04
  100. 0 35 0x04
  101. 0 55 0x04
  102. 0 87 0x04
  103. 0 89 0x04
  104. 0 125 0x04 >;
  105. #gpio-cells = <2>;
  106. gpio-controller;
  107. #interrupt-cells = <2>;
  108. interrupt-controller;
  109. };
  110. serial@70006000 {
  111. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  112. reg = <0x70006000 0x40>;
  113. reg-shift = <2>;
  114. interrupts = < 0 36 0x04 >;
  115. };
  116. serial@70006040 {
  117. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  118. reg = <0x70006040 0x40>;
  119. reg-shift = <2>;
  120. interrupts = < 0 37 0x04 >;
  121. };
  122. serial@70006200 {
  123. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  124. reg = <0x70006200 0x100>;
  125. reg-shift = <2>;
  126. interrupts = < 0 46 0x04 >;
  127. };
  128. serial@70006300 {
  129. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  130. reg = <0x70006300 0x100>;
  131. reg-shift = <2>;
  132. interrupts = < 0 90 0x04 >;
  133. };
  134. serial@70006400 {
  135. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  136. reg = <0x70006400 0x100>;
  137. reg-shift = <2>;
  138. interrupts = < 0 91 0x04 >;
  139. };
  140. sdhci@78000000 {
  141. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  142. reg = <0x78000000 0x200>;
  143. interrupts = < 0 14 0x04 >;
  144. };
  145. sdhci@78000200 {
  146. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  147. reg = <0x78000200 0x200>;
  148. interrupts = < 0 15 0x04 >;
  149. };
  150. sdhci@78000400 {
  151. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  152. reg = <0x78000400 0x200>;
  153. interrupts = < 0 19 0x04 >;
  154. };
  155. sdhci@78000600 {
  156. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  157. reg = <0x78000600 0x200>;
  158. interrupts = < 0 31 0x04 >;
  159. };
  160. pinmux: pinmux@70000000 {
  161. compatible = "nvidia,tegra30-pinmux";
  162. reg = < 0x70000868 0xd0 /* Pad control registers */
  163. 0x70003000 0x3e0 >; /* Mux registers */
  164. };
  165. };