Kconfig 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_DMA_API_DEBUG
  5. select HAVE_IDE if PCI || ISA || PCMCIA
  6. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  7. select HAVE_DMA_ATTRS
  8. select HAVE_MEMBLOCK
  9. select RTC_LIB
  10. select SYS_SUPPORTS_APM_EMULATION
  11. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  12. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  13. select GENERIC_SCHED_CLOCK
  14. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  15. select HAVE_ARCH_KGDB
  16. select HAVE_ARCH_TRACEHOOK
  17. select HAVE_SYSCALL_TRACEPOINTS
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_ARCH_MMAP_RND_BITS if MMU
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  25. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  26. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  27. select ARCH_USE_BUILTIN_BSWAP
  28. select HAVE_GENERIC_DMA_COHERENT
  29. select HAVE_KERNEL_GZIP
  30. select HAVE_KERNEL_LZO
  31. select HAVE_KERNEL_LZMA
  32. select HAVE_KERNEL_XZ
  33. select HAVE_IRQ_WORK
  34. select HAVE_PERF_EVENTS
  35. select PERF_USE_VMALLOC
  36. select HAVE_PERF_REGS
  37. select HAVE_PERF_USER_STACK_DUMP
  38. select HAVE_REGS_AND_STACK_ACCESS_API
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_C_RECORDMCOUNT
  41. select HAVE_CC_STACKPROTECTOR
  42. select HAVE_GENERIC_HARDIRQS
  43. select HAVE_SPARSE_IRQ
  44. select HAVE_ARCH_SECCOMP_FILTER
  45. select GENERIC_IRQ_SHOW
  46. select CPU_PM if (SUSPEND || CPU_IDLE)
  47. select GENERIC_PCI_IOMAP
  48. select HAVE_BPF_JIT if NET
  49. help
  50. The ARM series is a line of low-power-consumption RISC chip designs
  51. licensed by ARM Ltd and targeted at embedded applications and
  52. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  53. manufactured, but legacy ARM-based PC hardware remains popular in
  54. Europe. There is an ARM Linux project with a web page at
  55. <http://www.arm.linux.org.uk/>.
  56. config ARM_HAS_SG_CHAIN
  57. bool
  58. config NEED_SG_DMA_LENGTH
  59. bool
  60. config ARM_DMA_USE_IOMMU
  61. select NEED_SG_DMA_LENGTH
  62. select ARM_HAS_SG_CHAIN
  63. bool
  64. if ARM_DMA_USE_IOMMU
  65. config ARM_DMA_IOMMU_ALIGNMENT
  66. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  67. range 4 9
  68. default 8
  69. help
  70. DMA mapping framework by default aligns all buffers to the smallest
  71. PAGE_SIZE order which is greater than or equal to the requested buffer
  72. size. This works well for buffers up to a few hundreds kilobytes, but
  73. for larger buffers it just a waste of address space. Drivers which has
  74. relatively small addressing window (like 64Mib) might run out of
  75. virtual space with just a few allocations.
  76. With this parameter you can specify the maximum PAGE_SIZE order for
  77. DMA IOMMU buffers. Larger buffers will be aligned only to this
  78. specified order. The order is expressed as a power of two multiplied
  79. by the PAGE_SIZE.
  80. endif
  81. config HAVE_PWM
  82. bool
  83. config MIGHT_HAVE_PCI
  84. bool
  85. config SYS_SUPPORTS_APM_EMULATION
  86. bool
  87. config GENERIC_GPIO
  88. bool
  89. config ARCH_USES_GETTIMEOFFSET
  90. bool
  91. default n
  92. config GENERIC_CLOCKEVENTS
  93. bool
  94. config GENERIC_CLOCKEVENTS_BROADCAST
  95. bool
  96. depends on GENERIC_CLOCKEVENTS
  97. default y if SMP
  98. config KTIME_SCALAR
  99. bool
  100. default y
  101. config HAVE_TCM
  102. bool
  103. select GENERIC_ALLOCATOR
  104. config HAVE_PROC_CPU
  105. bool
  106. config NO_IOPORT
  107. bool
  108. config EISA
  109. bool
  110. ---help---
  111. The Extended Industry Standard Architecture (EISA) bus was
  112. developed as an open alternative to the IBM MicroChannel bus.
  113. The EISA bus provided some of the features of the IBM MicroChannel
  114. bus while maintaining backward compatibility with cards made for
  115. the older ISA bus. The EISA bus saw limited use between 1988 and
  116. 1995 when it was made obsolete by the PCI bus.
  117. Say Y here if you are building a kernel for an EISA-based machine.
  118. Otherwise, say N.
  119. config SBUS
  120. bool
  121. config MCA
  122. bool
  123. help
  124. MicroChannel Architecture is found in some IBM PS/2 machines and
  125. laptops. It is a bus system similar to PCI or ISA. See
  126. <file:Documentation/mca.txt> (and especially the web page given
  127. there) before attempting to build an MCA bus kernel.
  128. config STACKTRACE_SUPPORT
  129. bool
  130. default y
  131. config HAVE_LATENCYTOP_SUPPORT
  132. bool
  133. depends on !SMP
  134. default y
  135. config LOCKDEP_SUPPORT
  136. bool
  137. default y
  138. config TRACE_IRQFLAGS_SUPPORT
  139. bool
  140. default y
  141. config HARDIRQS_SW_RESEND
  142. bool
  143. default y
  144. config GENERIC_IRQ_PROBE
  145. bool
  146. default y
  147. config GENERIC_LOCKBREAK
  148. bool
  149. default y if !ARM_TICKET_LOCKS
  150. depends on SMP && PREEMPT
  151. config ARM_TICKET_LOCKS
  152. bool
  153. help
  154. Enable ticket locks, which help preserve fairness among
  155. contended locks and prevent livelock in multicore systems.
  156. Say 'y' if system stability is important.
  157. default y if ARCH_MSM_SCORPIONMP || ARCH_MSM_KRAITMP
  158. depends on SMP
  159. config RWSEM_GENERIC_SPINLOCK
  160. bool
  161. default y
  162. config RWSEM_XCHGADD_ALGORITHM
  163. bool
  164. config ARCH_HAS_ILOG2_U32
  165. bool
  166. config ARCH_HAS_ILOG2_U64
  167. bool
  168. config ARCH_HAS_CPUFREQ
  169. bool
  170. help
  171. Internal node to signify that the ARCH has CPUFREQ support
  172. and that the relevant menu configurations are displayed for
  173. it.
  174. config ARCH_HAS_CPU_IDLE_WAIT
  175. def_bool y
  176. config GENERIC_HWEIGHT
  177. bool
  178. default y
  179. config GENERIC_CALIBRATE_DELAY
  180. bool
  181. default y
  182. config ARCH_MAY_HAVE_PC_FDC
  183. bool
  184. config ZONE_DMA
  185. bool
  186. config NEED_DMA_MAP_STATE
  187. def_bool y
  188. config ARCH_HAS_DMA_SET_COHERENT_MASK
  189. bool
  190. config GENERIC_ISA_DMA
  191. bool
  192. config FIQ
  193. bool
  194. config NEED_RET_TO_USER
  195. bool
  196. config ARCH_MTD_XIP
  197. bool
  198. config ARCH_WANT_KMAP_ATOMIC_FLUSH
  199. bool
  200. config VECTORS_BASE
  201. hex
  202. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  203. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  204. default 0x00000000
  205. help
  206. The base address of exception vectors. This must be two pages
  207. in size.
  208. config ARM_PATCH_PHYS_VIRT
  209. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  210. default y
  211. depends on !XIP_KERNEL && MMU
  212. depends on !ARCH_REALVIEW || !SPARSEMEM
  213. help
  214. Patch phys-to-virt and virt-to-phys translation functions at
  215. boot and module load time according to the position of the
  216. kernel in system memory.
  217. This can only be used with non-XIP MMU kernels where the base
  218. of physical memory is at a 16MB boundary.
  219. Only disable this option if you know that you do not require
  220. this feature (eg, building a kernel for a single machine) and
  221. you need to shrink the kernel to the minimal size.
  222. config NEED_MACH_IO_H
  223. bool
  224. help
  225. Select this when mach/io.h is required to provide special
  226. definitions for this platform. The need for mach/io.h should
  227. be avoided when possible.
  228. config NEED_MACH_MEMORY_H
  229. bool
  230. help
  231. Select this when mach/memory.h is required to provide special
  232. definitions for this platform. The need for mach/memory.h should
  233. be avoided when possible.
  234. config PHYS_OFFSET
  235. hex "Physical address of main memory" if MMU
  236. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  237. default DRAM_BASE if !MMU
  238. help
  239. Please provide the physical address corresponding to the
  240. location of main memory in your system.
  241. config GENERIC_BUG
  242. def_bool y
  243. depends on BUG
  244. config GENERIC_TIME_VSYSCALL
  245. bool "Enable gettimeofday updates"
  246. depends on CPU_V7
  247. help
  248. Enables updating the kernel user helper area with the xtime struct
  249. data for gettimeofday via kernel user helpers.
  250. config ARM_USE_USER_ACCESSIBLE_TIMERS
  251. bool "Enables mapping a timer counter page to user space"
  252. depends on USE_USER_ACCESSIBLE_TIMERS && GENERIC_TIME_VSYSCALL
  253. help
  254. Enables ARM-specific user-accessible timers via a shared
  255. memory page containing the cycle counter.
  256. config ARM_USER_ACCESSIBLE_TIMER_BASE
  257. hex "Base address of user-accessible timer counter page"
  258. default 0xfffef000
  259. depends on ARM_USE_USER_ACCESSIBLE_TIMERS
  260. help
  261. Specify the base user-space virtual address where the user-accessible
  262. timer counter page should be mapped by the kernel. User-space apps
  263. will read directly from the page at this address.
  264. config ARCH_RANDOM
  265. bool "SOC specific random number generation"
  266. help
  267. Allow the kernel to use an architecture specific implementation for
  268. random number generation
  269. If unsure, say N
  270. source "init/Kconfig"
  271. source "kernel/Kconfig.freezer"
  272. menu "System Type"
  273. config MMU
  274. bool "MMU-based Paged Memory Management Support"
  275. default y
  276. help
  277. Select if you want MMU-based virtualised addressing space
  278. support by paged memory management. If unsure, say 'Y'.
  279. config ARCH_MMAP_RND_BITS_MIN
  280. default 8
  281. config ARCH_MMAP_RND_BITS_MAX
  282. default 14 if PAGE_OFFSET=0x40000000
  283. default 15 if PAGE_OFFSET=0x80000000
  284. default 16
  285. #
  286. # The "ARM system type" choice list is ordered alphabetically by option
  287. # text. Please add new entries in the option alphabetic order.
  288. #
  289. choice
  290. prompt "ARM system type"
  291. default ARCH_VERSATILE
  292. config ARCH_INTEGRATOR
  293. bool "ARM Ltd. Integrator family"
  294. select ARM_AMBA
  295. select ARCH_HAS_CPUFREQ
  296. select CLKDEV_LOOKUP
  297. select HAVE_MACH_CLKDEV
  298. select HAVE_TCM
  299. select ICST
  300. select GENERIC_CLOCKEVENTS
  301. select PLAT_VERSATILE
  302. select PLAT_VERSATILE_FPGA_IRQ
  303. select NEED_MACH_IO_H
  304. select NEED_MACH_MEMORY_H
  305. select SPARSE_IRQ
  306. help
  307. Support for ARM's Integrator platform.
  308. config ARCH_REALVIEW
  309. bool "ARM Ltd. RealView family"
  310. select ARM_AMBA
  311. select CLKDEV_LOOKUP
  312. select HAVE_MACH_CLKDEV
  313. select ICST
  314. select GENERIC_CLOCKEVENTS
  315. select ARCH_WANT_OPTIONAL_GPIOLIB
  316. select PLAT_VERSATILE
  317. select PLAT_VERSATILE_CLCD
  318. select ARM_TIMER_SP804
  319. select GPIO_PL061 if GPIOLIB
  320. select NEED_MACH_MEMORY_H
  321. help
  322. This enables support for ARM Ltd RealView boards.
  323. config ARCH_VERSATILE
  324. bool "ARM Ltd. Versatile family"
  325. select ARM_AMBA
  326. select ARM_VIC
  327. select CLKDEV_LOOKUP
  328. select HAVE_MACH_CLKDEV
  329. select ICST
  330. select GENERIC_CLOCKEVENTS
  331. select ARCH_WANT_OPTIONAL_GPIOLIB
  332. select PLAT_VERSATILE
  333. select PLAT_VERSATILE_CLCD
  334. select PLAT_VERSATILE_FPGA_IRQ
  335. select ARM_TIMER_SP804
  336. help
  337. This enables support for ARM Ltd Versatile board.
  338. config ARCH_VEXPRESS
  339. bool "ARM Ltd. Versatile Express family"
  340. select ARCH_WANT_OPTIONAL_GPIOLIB
  341. select ARM_AMBA
  342. select ARM_TIMER_SP804
  343. select CLKDEV_LOOKUP
  344. select HAVE_MACH_CLKDEV
  345. select GENERIC_CLOCKEVENTS
  346. select HAVE_CLK
  347. select HAVE_PATA_PLATFORM
  348. select ICST
  349. select NO_IOPORT
  350. select PLAT_VERSATILE
  351. select PLAT_VERSATILE_CLCD
  352. help
  353. This enables support for the ARM Ltd Versatile Express boards.
  354. config ARCH_AT91
  355. bool "Atmel AT91"
  356. select ARCH_REQUIRE_GPIOLIB
  357. select HAVE_CLK
  358. select CLKDEV_LOOKUP
  359. select IRQ_DOMAIN
  360. select NEED_MACH_IO_H if PCCARD
  361. help
  362. This enables support for systems based on the Atmel AT91RM9200,
  363. AT91SAM9 processors.
  364. config ARCH_BCMRING
  365. bool "Broadcom BCMRING"
  366. depends on MMU
  367. select CPU_V6
  368. select ARM_AMBA
  369. select ARM_TIMER_SP804
  370. select CLKDEV_LOOKUP
  371. select GENERIC_CLOCKEVENTS
  372. select ARCH_WANT_OPTIONAL_GPIOLIB
  373. help
  374. Support for Broadcom's BCMRing platform.
  375. config ARCH_HIGHBANK
  376. bool "Calxeda Highbank-based"
  377. select ARCH_WANT_OPTIONAL_GPIOLIB
  378. select ARM_AMBA
  379. select ARM_GIC
  380. select ARM_TIMER_SP804
  381. select CACHE_L2X0
  382. select CLKDEV_LOOKUP
  383. select CPU_V7
  384. select GENERIC_CLOCKEVENTS
  385. select HAVE_ARM_SCU
  386. select HAVE_SMP
  387. select SPARSE_IRQ
  388. select USE_OF
  389. help
  390. Support for the Calxeda Highbank SoC based boards.
  391. config ARCH_CLPS711X
  392. bool "Cirrus Logic CLPS711x/EP721x-based"
  393. select CPU_ARM720T
  394. select ARCH_USES_GETTIMEOFFSET
  395. select NEED_MACH_MEMORY_H
  396. help
  397. Support for Cirrus Logic 711x/721x based boards.
  398. config ARCH_CNS3XXX
  399. bool "Cavium Networks CNS3XXX family"
  400. select CPU_V6K
  401. select GENERIC_CLOCKEVENTS
  402. select ARM_GIC
  403. select MIGHT_HAVE_CACHE_L2X0
  404. select MIGHT_HAVE_PCI
  405. select PCI_DOMAINS if PCI
  406. help
  407. Support for Cavium Networks CNS3XXX platform.
  408. config ARCH_GEMINI
  409. bool "Cortina Systems Gemini"
  410. select CPU_FA526
  411. select ARCH_REQUIRE_GPIOLIB
  412. select ARCH_USES_GETTIMEOFFSET
  413. help
  414. Support for the Cortina Systems Gemini family SoCs
  415. config ARCH_PRIMA2
  416. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  417. select CPU_V7
  418. select NO_IOPORT
  419. select GENERIC_CLOCKEVENTS
  420. select CLKDEV_LOOKUP
  421. select GENERIC_IRQ_CHIP
  422. select MIGHT_HAVE_CACHE_L2X0
  423. select USE_OF
  424. select ZONE_DMA
  425. help
  426. Support for CSR SiRFSoC ARM Cortex A9 Platform
  427. config ARCH_EBSA110
  428. bool "EBSA-110"
  429. select CPU_SA110
  430. select ISA
  431. select NO_IOPORT
  432. select ARCH_USES_GETTIMEOFFSET
  433. select NEED_MACH_IO_H
  434. select NEED_MACH_MEMORY_H
  435. help
  436. This is an evaluation board for the StrongARM processor available
  437. from Digital. It has limited hardware on-board, including an
  438. Ethernet interface, two PCMCIA sockets, two serial ports and a
  439. parallel port.
  440. config ARCH_EP93XX
  441. bool "EP93xx-based"
  442. select CPU_ARM920T
  443. select ARM_AMBA
  444. select ARM_VIC
  445. select CLKDEV_LOOKUP
  446. select ARCH_REQUIRE_GPIOLIB
  447. select ARCH_HAS_HOLES_MEMORYMODEL
  448. select ARCH_USES_GETTIMEOFFSET
  449. select NEED_MACH_MEMORY_H
  450. help
  451. This enables support for the Cirrus EP93xx series of CPUs.
  452. config ARCH_FOOTBRIDGE
  453. bool "FootBridge"
  454. select CPU_SA110
  455. select FOOTBRIDGE
  456. select GENERIC_CLOCKEVENTS
  457. select HAVE_IDE
  458. select NEED_MACH_IO_H
  459. select NEED_MACH_MEMORY_H
  460. help
  461. Support for systems based on the DC21285 companion chip
  462. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  463. config ARCH_MXC
  464. bool "Freescale MXC/iMX-based"
  465. select GENERIC_CLOCKEVENTS
  466. select ARCH_REQUIRE_GPIOLIB
  467. select CLKDEV_LOOKUP
  468. select CLKSRC_MMIO
  469. select GENERIC_IRQ_CHIP
  470. select MULTI_IRQ_HANDLER
  471. help
  472. Support for Freescale MXC/iMX-based family of processors
  473. config ARCH_MXS
  474. bool "Freescale MXS-based"
  475. select GENERIC_CLOCKEVENTS
  476. select ARCH_REQUIRE_GPIOLIB
  477. select CLKDEV_LOOKUP
  478. select CLKSRC_MMIO
  479. select HAVE_CLK_PREPARE
  480. help
  481. Support for Freescale MXS-based family of processors
  482. config ARCH_NETX
  483. bool "Hilscher NetX based"
  484. select CLKSRC_MMIO
  485. select CPU_ARM926T
  486. select ARM_VIC
  487. select GENERIC_CLOCKEVENTS
  488. help
  489. This enables support for systems based on the Hilscher NetX Soc
  490. config ARCH_H720X
  491. bool "Hynix HMS720x-based"
  492. select CPU_ARM720T
  493. select ISA_DMA_API
  494. select ARCH_USES_GETTIMEOFFSET
  495. help
  496. This enables support for systems based on the Hynix HMS720x
  497. config ARCH_IOP13XX
  498. bool "IOP13xx-based"
  499. depends on MMU
  500. select CPU_XSC3
  501. select PLAT_IOP
  502. select PCI
  503. select ARCH_SUPPORTS_MSI
  504. select VMSPLIT_1G
  505. select NEED_MACH_IO_H
  506. select NEED_MACH_MEMORY_H
  507. select NEED_RET_TO_USER
  508. help
  509. Support for Intel's IOP13XX (XScale) family of processors.
  510. config ARCH_IOP32X
  511. bool "IOP32x-based"
  512. depends on MMU
  513. select CPU_XSCALE
  514. select NEED_MACH_IO_H
  515. select NEED_RET_TO_USER
  516. select PLAT_IOP
  517. select PCI
  518. select ARCH_REQUIRE_GPIOLIB
  519. help
  520. Support for Intel's 80219 and IOP32X (XScale) family of
  521. processors.
  522. config ARCH_IOP33X
  523. bool "IOP33x-based"
  524. depends on MMU
  525. select CPU_XSCALE
  526. select NEED_MACH_IO_H
  527. select NEED_RET_TO_USER
  528. select PLAT_IOP
  529. select PCI
  530. select ARCH_REQUIRE_GPIOLIB
  531. help
  532. Support for Intel's IOP33X (XScale) family of processors.
  533. config ARCH_IXP23XX
  534. bool "IXP23XX-based"
  535. depends on MMU
  536. select CPU_XSC3
  537. select PCI
  538. select ARCH_USES_GETTIMEOFFSET
  539. select NEED_MACH_IO_H
  540. select NEED_MACH_MEMORY_H
  541. help
  542. Support for Intel's IXP23xx (XScale) family of processors.
  543. config ARCH_IXP2000
  544. bool "IXP2400/2800-based"
  545. depends on MMU
  546. select CPU_XSCALE
  547. select PCI
  548. select ARCH_USES_GETTIMEOFFSET
  549. select NEED_MACH_IO_H
  550. select NEED_MACH_MEMORY_H
  551. help
  552. Support for Intel's IXP2400/2800 (XScale) family of processors.
  553. config ARCH_IXP4XX
  554. bool "IXP4xx-based"
  555. depends on MMU
  556. select ARCH_HAS_DMA_SET_COHERENT_MASK
  557. select CLKSRC_MMIO
  558. select CPU_XSCALE
  559. select ARCH_REQUIRE_GPIOLIB
  560. select GENERIC_CLOCKEVENTS
  561. select MIGHT_HAVE_PCI
  562. select NEED_MACH_IO_H
  563. select DMABOUNCE if PCI
  564. help
  565. Support for Intel's IXP4XX (XScale) family of processors.
  566. config ARCH_DOVE
  567. bool "Marvell Dove"
  568. select CPU_V7
  569. select PCI
  570. select ARCH_REQUIRE_GPIOLIB
  571. select GENERIC_CLOCKEVENTS
  572. select NEED_MACH_IO_H
  573. select PLAT_ORION
  574. help
  575. Support for the Marvell Dove SoC 88AP510
  576. config ARCH_KIRKWOOD
  577. bool "Marvell Kirkwood"
  578. select CPU_FEROCEON
  579. select PCI
  580. select PCI_QUIRKS
  581. select ARCH_REQUIRE_GPIOLIB
  582. select GENERIC_CLOCKEVENTS
  583. select NEED_MACH_IO_H
  584. select PLAT_ORION
  585. help
  586. Support for the following Marvell Kirkwood series SoCs:
  587. 88F6180, 88F6192 and 88F6281.
  588. config ARCH_LPC32XX
  589. bool "NXP LPC32XX"
  590. select CLKSRC_MMIO
  591. select CPU_ARM926T
  592. select ARCH_REQUIRE_GPIOLIB
  593. select HAVE_IDE
  594. select ARM_AMBA
  595. select USB_ARCH_HAS_OHCI
  596. select CLKDEV_LOOKUP
  597. select GENERIC_CLOCKEVENTS
  598. help
  599. Support for the NXP LPC32XX family of processors
  600. config ARCH_MV78XX0
  601. bool "Marvell MV78xx0"
  602. select CPU_FEROCEON
  603. select PCI
  604. select ARCH_REQUIRE_GPIOLIB
  605. select GENERIC_CLOCKEVENTS
  606. select NEED_MACH_IO_H
  607. select PLAT_ORION
  608. help
  609. Support for the following Marvell MV78xx0 series SoCs:
  610. MV781x0, MV782x0.
  611. config ARCH_ORION5X
  612. bool "Marvell Orion"
  613. depends on MMU
  614. select CPU_FEROCEON
  615. select PCI
  616. select ARCH_REQUIRE_GPIOLIB
  617. select GENERIC_CLOCKEVENTS
  618. select PLAT_ORION
  619. help
  620. Support for the following Marvell Orion 5x series SoCs:
  621. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  622. Orion-2 (5281), Orion-1-90 (6183).
  623. config ARCH_MMP
  624. bool "Marvell PXA168/910/MMP2"
  625. depends on MMU
  626. select ARCH_REQUIRE_GPIOLIB
  627. select CLKDEV_LOOKUP
  628. select GENERIC_CLOCKEVENTS
  629. select GPIO_PXA
  630. select TICK_ONESHOT
  631. select PLAT_PXA
  632. select SPARSE_IRQ
  633. select GENERIC_ALLOCATOR
  634. help
  635. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  636. config ARCH_KS8695
  637. bool "Micrel/Kendin KS8695"
  638. select CPU_ARM922T
  639. select ARCH_REQUIRE_GPIOLIB
  640. select ARCH_USES_GETTIMEOFFSET
  641. select NEED_MACH_MEMORY_H
  642. help
  643. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  644. System-on-Chip devices.
  645. config ARCH_W90X900
  646. bool "Nuvoton W90X900 CPU"
  647. select CPU_ARM926T
  648. select ARCH_REQUIRE_GPIOLIB
  649. select CLKDEV_LOOKUP
  650. select CLKSRC_MMIO
  651. select GENERIC_CLOCKEVENTS
  652. help
  653. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  654. At present, the w90x900 has been renamed nuc900, regarding
  655. the ARM series product line, you can login the following
  656. link address to know more.
  657. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  658. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  659. config ARCH_TEGRA
  660. bool "NVIDIA Tegra"
  661. select CLKDEV_LOOKUP
  662. select CLKSRC_MMIO
  663. select GENERIC_CLOCKEVENTS
  664. select GENERIC_GPIO
  665. select HAVE_CLK
  666. select HAVE_SMP
  667. select MIGHT_HAVE_CACHE_L2X0
  668. select NEED_MACH_IO_H if PCI
  669. select ARCH_HAS_CPUFREQ
  670. help
  671. This enables support for NVIDIA Tegra based systems (Tegra APX,
  672. Tegra 6xx and Tegra 2 series).
  673. config ARCH_PICOXCELL
  674. bool "Picochip picoXcell"
  675. select ARCH_REQUIRE_GPIOLIB
  676. select ARM_PATCH_PHYS_VIRT
  677. select ARM_VIC
  678. select CPU_V6K
  679. select DW_APB_TIMER
  680. select GENERIC_CLOCKEVENTS
  681. select GENERIC_GPIO
  682. select HAVE_TCM
  683. select NO_IOPORT
  684. select SPARSE_IRQ
  685. select USE_OF
  686. help
  687. This enables support for systems based on the Picochip picoXcell
  688. family of Femtocell devices. The picoxcell support requires device tree
  689. for all boards.
  690. config ARCH_PNX4008
  691. bool "Philips Nexperia PNX4008 Mobile"
  692. select CPU_ARM926T
  693. select CLKDEV_LOOKUP
  694. select ARCH_USES_GETTIMEOFFSET
  695. help
  696. This enables support for Philips PNX4008 mobile platform.
  697. config ARCH_PXA
  698. bool "PXA2xx/PXA3xx-based"
  699. depends on MMU
  700. select ARCH_MTD_XIP
  701. select ARCH_HAS_CPUFREQ
  702. select CLKDEV_LOOKUP
  703. select CLKSRC_MMIO
  704. select ARCH_REQUIRE_GPIOLIB
  705. select GENERIC_CLOCKEVENTS
  706. select GPIO_PXA
  707. select TICK_ONESHOT
  708. select PLAT_PXA
  709. select SPARSE_IRQ
  710. select AUTO_ZRELADDR
  711. select MULTI_IRQ_HANDLER
  712. select ARM_CPU_SUSPEND if PM
  713. select HAVE_IDE
  714. help
  715. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  716. config ARCH_MSM
  717. bool "Qualcomm MSM"
  718. select HAVE_CLK
  719. select GENERIC_CLOCKEVENTS
  720. select ARCH_REQUIRE_GPIOLIB
  721. select CLKDEV_LOOKUP
  722. select ARCH_HAS_CPUFREQ
  723. select GENERIC_GPIO
  724. select GENERIC_TIME
  725. select GENERIC_ALLOCATOR
  726. select HAVE_SCHED_CLOCK
  727. select HAVE_CLK_PREPARE
  728. select NEED_MACH_MEMORY_H
  729. select NEED_MACH_IO_H
  730. select SOC_BUS
  731. help
  732. Support for Qualcomm MSM/QSD based systems. This runs on the
  733. apps processor of the MSM/QSD and depends on a shared memory
  734. interface to the modem processor which runs the baseband
  735. stack and controls some vital subsystems
  736. (clock and power control, etc).
  737. config ARCH_SHMOBILE
  738. bool "Renesas SH-Mobile / R-Mobile"
  739. select HAVE_CLK
  740. select CLKDEV_LOOKUP
  741. select HAVE_MACH_CLKDEV
  742. select HAVE_SMP
  743. select GENERIC_CLOCKEVENTS
  744. select MIGHT_HAVE_CACHE_L2X0
  745. select NO_IOPORT
  746. select SPARSE_IRQ
  747. select MULTI_IRQ_HANDLER
  748. select PM_GENERIC_DOMAINS if PM
  749. select NEED_MACH_MEMORY_H
  750. help
  751. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  752. config ARCH_RPC
  753. bool "RiscPC"
  754. select ARCH_ACORN
  755. select FIQ
  756. select ARCH_MAY_HAVE_PC_FDC
  757. select HAVE_PATA_PLATFORM
  758. select ISA_DMA_API
  759. select NO_IOPORT
  760. select ARCH_SPARSEMEM_ENABLE
  761. select ARCH_USES_GETTIMEOFFSET
  762. select HAVE_IDE
  763. select NEED_MACH_IO_H
  764. select NEED_MACH_MEMORY_H
  765. help
  766. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  767. CD-ROM interface, serial and parallel port, and the floppy drive.
  768. config ARCH_SA1100
  769. bool "SA1100-based"
  770. select CLKSRC_MMIO
  771. select CPU_SA1100
  772. select ISA
  773. select ARCH_SPARSEMEM_ENABLE
  774. select ARCH_MTD_XIP
  775. select ARCH_HAS_CPUFREQ
  776. select CPU_FREQ
  777. select GENERIC_CLOCKEVENTS
  778. select CLKDEV_LOOKUP
  779. select TICK_ONESHOT
  780. select ARCH_REQUIRE_GPIOLIB
  781. select HAVE_IDE
  782. select NEED_MACH_MEMORY_H
  783. select SPARSE_IRQ
  784. help
  785. Support for StrongARM 11x0 based boards.
  786. config ARCH_S3C24XX
  787. bool "Samsung S3C24XX SoCs"
  788. select GENERIC_GPIO
  789. select ARCH_HAS_CPUFREQ
  790. select HAVE_CLK
  791. select CLKDEV_LOOKUP
  792. select ARCH_USES_GETTIMEOFFSET
  793. select HAVE_S3C2410_I2C if I2C
  794. select HAVE_S3C_RTC if RTC_CLASS
  795. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  796. select NEED_MACH_IO_H
  797. help
  798. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  799. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  800. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  801. Samsung SMDK2410 development board (and derivatives).
  802. config ARCH_S3C64XX
  803. bool "Samsung S3C64XX"
  804. select PLAT_SAMSUNG
  805. select CPU_V6
  806. select ARM_VIC
  807. select HAVE_CLK
  808. select HAVE_TCM
  809. select CLKDEV_LOOKUP
  810. select NO_IOPORT
  811. select ARCH_USES_GETTIMEOFFSET
  812. select ARCH_HAS_CPUFREQ
  813. select ARCH_REQUIRE_GPIOLIB
  814. select SAMSUNG_CLKSRC
  815. select SAMSUNG_IRQ_VIC_TIMER
  816. select S3C_GPIO_TRACK
  817. select S3C_DEV_NAND
  818. select USB_ARCH_HAS_OHCI
  819. select SAMSUNG_GPIOLIB_4BIT
  820. select HAVE_S3C2410_I2C if I2C
  821. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  822. help
  823. Samsung S3C64XX series based systems
  824. config ARCH_S5P64X0
  825. bool "Samsung S5P6440 S5P6450"
  826. select CPU_V6
  827. select GENERIC_GPIO
  828. select HAVE_CLK
  829. select CLKDEV_LOOKUP
  830. select CLKSRC_MMIO
  831. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  832. select GENERIC_CLOCKEVENTS
  833. select HAVE_S3C2410_I2C if I2C
  834. select HAVE_S3C_RTC if RTC_CLASS
  835. help
  836. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  837. SMDK6450.
  838. config ARCH_S5PC100
  839. bool "Samsung S5PC100"
  840. select GENERIC_GPIO
  841. select HAVE_CLK
  842. select CLKDEV_LOOKUP
  843. select CPU_V7
  844. select ARCH_USES_GETTIMEOFFSET
  845. select HAVE_S3C2410_I2C if I2C
  846. select HAVE_S3C_RTC if RTC_CLASS
  847. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  848. help
  849. Samsung S5PC100 series based systems
  850. config ARCH_S5PV210
  851. bool "Samsung S5PV210/S5PC110"
  852. select CPU_V7
  853. select ARCH_SPARSEMEM_ENABLE
  854. select ARCH_HAS_HOLES_MEMORYMODEL
  855. select GENERIC_GPIO
  856. select HAVE_CLK
  857. select CLKDEV_LOOKUP
  858. select CLKSRC_MMIO
  859. select ARCH_HAS_CPUFREQ
  860. select GENERIC_CLOCKEVENTS
  861. select HAVE_S3C2410_I2C if I2C
  862. select HAVE_S3C_RTC if RTC_CLASS
  863. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  864. select NEED_MACH_MEMORY_H
  865. help
  866. Samsung S5PV210/S5PC110 series based systems
  867. config ARCH_EXYNOS
  868. bool "SAMSUNG EXYNOS"
  869. select CPU_V7
  870. select ARCH_SPARSEMEM_ENABLE
  871. select ARCH_HAS_HOLES_MEMORYMODEL
  872. select GENERIC_GPIO
  873. select HAVE_CLK
  874. select CLKDEV_LOOKUP
  875. select ARCH_HAS_CPUFREQ
  876. select GENERIC_CLOCKEVENTS
  877. select HAVE_S3C_RTC if RTC_CLASS
  878. select HAVE_S3C2410_I2C if I2C
  879. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  880. select NEED_MACH_MEMORY_H
  881. help
  882. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  883. config ARCH_SHARK
  884. bool "Shark"
  885. select CPU_SA110
  886. select ISA
  887. select ISA_DMA
  888. select ZONE_DMA
  889. select PCI
  890. select ARCH_USES_GETTIMEOFFSET
  891. select NEED_MACH_MEMORY_H
  892. select NEED_MACH_IO_H
  893. help
  894. Support for the StrongARM based Digital DNARD machine, also known
  895. as "Shark" (<http://www.shark-linux.de/shark.html>).
  896. config ARCH_U300
  897. bool "ST-Ericsson U300 Series"
  898. depends on MMU
  899. select CLKSRC_MMIO
  900. select CPU_ARM926T
  901. select HAVE_TCM
  902. select ARM_AMBA
  903. select ARM_PATCH_PHYS_VIRT
  904. select ARM_VIC
  905. select GENERIC_CLOCKEVENTS
  906. select CLKDEV_LOOKUP
  907. select HAVE_MACH_CLKDEV
  908. select GENERIC_GPIO
  909. select ARCH_REQUIRE_GPIOLIB
  910. help
  911. Support for ST-Ericsson U300 series mobile platforms.
  912. config ARCH_U8500
  913. bool "ST-Ericsson U8500 Series"
  914. depends on MMU
  915. select CPU_V7
  916. select ARM_AMBA
  917. select GENERIC_CLOCKEVENTS
  918. select CLKDEV_LOOKUP
  919. select ARCH_REQUIRE_GPIOLIB
  920. select ARCH_HAS_CPUFREQ
  921. select HAVE_SMP
  922. select MIGHT_HAVE_CACHE_L2X0
  923. help
  924. Support for ST-Ericsson's Ux500 architecture
  925. config ARCH_NOMADIK
  926. bool "STMicroelectronics Nomadik"
  927. select ARM_AMBA
  928. select ARM_VIC
  929. select CPU_ARM926T
  930. select CLKDEV_LOOKUP
  931. select GENERIC_CLOCKEVENTS
  932. select MIGHT_HAVE_CACHE_L2X0
  933. select ARCH_REQUIRE_GPIOLIB
  934. help
  935. Support for the Nomadik platform by ST-Ericsson
  936. config ARCH_DAVINCI
  937. bool "TI DaVinci"
  938. select GENERIC_CLOCKEVENTS
  939. select ARCH_REQUIRE_GPIOLIB
  940. select ZONE_DMA
  941. select HAVE_IDE
  942. select CLKDEV_LOOKUP
  943. select GENERIC_ALLOCATOR
  944. select GENERIC_IRQ_CHIP
  945. select ARCH_HAS_HOLES_MEMORYMODEL
  946. help
  947. Support for TI's DaVinci platform.
  948. config ARCH_OMAP
  949. bool "TI OMAP"
  950. select HAVE_CLK
  951. select ARCH_REQUIRE_GPIOLIB
  952. select ARCH_HAS_CPUFREQ
  953. select CLKSRC_MMIO
  954. select GENERIC_CLOCKEVENTS
  955. select ARCH_HAS_HOLES_MEMORYMODEL
  956. help
  957. Support for TI's OMAP platform (OMAP1/2/3/4).
  958. config PLAT_SPEAR
  959. bool "ST SPEAr"
  960. select ARM_AMBA
  961. select ARCH_REQUIRE_GPIOLIB
  962. select CLKDEV_LOOKUP
  963. select CLKSRC_MMIO
  964. select GENERIC_CLOCKEVENTS
  965. select HAVE_CLK
  966. help
  967. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  968. config ARCH_VT8500
  969. bool "VIA/WonderMedia 85xx"
  970. select CPU_ARM926T
  971. select GENERIC_GPIO
  972. select ARCH_HAS_CPUFREQ
  973. select GENERIC_CLOCKEVENTS
  974. select ARCH_REQUIRE_GPIOLIB
  975. select HAVE_PWM
  976. help
  977. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  978. config ARCH_ZYNQ
  979. bool "Xilinx Zynq ARM Cortex A9 Platform"
  980. select CPU_V7
  981. select GENERIC_CLOCKEVENTS
  982. select CLKDEV_LOOKUP
  983. select ARM_GIC
  984. select ARM_AMBA
  985. select ICST
  986. select MIGHT_HAVE_CACHE_L2X0
  987. select USE_OF
  988. help
  989. Support for Xilinx Zynq ARM Cortex A9 Platform
  990. endchoice
  991. #
  992. # This is sorted alphabetically by mach-* pathname. However, plat-*
  993. # Kconfigs may be included either alphabetically (according to the
  994. # plat- suffix) or along side the corresponding mach-* source.
  995. #
  996. source "arch/arm/mach-at91/Kconfig"
  997. source "arch/arm/mach-bcmring/Kconfig"
  998. source "arch/arm/mach-clps711x/Kconfig"
  999. source "arch/arm/mach-cns3xxx/Kconfig"
  1000. source "arch/arm/mach-davinci/Kconfig"
  1001. source "arch/arm/mach-dove/Kconfig"
  1002. source "arch/arm/mach-ep93xx/Kconfig"
  1003. source "arch/arm/mach-footbridge/Kconfig"
  1004. source "arch/arm/mach-gemini/Kconfig"
  1005. source "arch/arm/mach-h720x/Kconfig"
  1006. source "arch/arm/mach-integrator/Kconfig"
  1007. source "arch/arm/mach-iop32x/Kconfig"
  1008. source "arch/arm/mach-iop33x/Kconfig"
  1009. source "arch/arm/mach-iop13xx/Kconfig"
  1010. source "arch/arm/mach-ixp4xx/Kconfig"
  1011. source "arch/arm/mach-ixp2000/Kconfig"
  1012. source "arch/arm/mach-ixp23xx/Kconfig"
  1013. source "arch/arm/mach-kirkwood/Kconfig"
  1014. source "arch/arm/mach-ks8695/Kconfig"
  1015. source "arch/arm/mach-lpc32xx/Kconfig"
  1016. source "arch/arm/mach-msm/Kconfig"
  1017. source "arch/arm/mach-mv78xx0/Kconfig"
  1018. source "arch/arm/plat-mxc/Kconfig"
  1019. source "arch/arm/mach-mxs/Kconfig"
  1020. source "arch/arm/mach-netx/Kconfig"
  1021. source "arch/arm/mach-nomadik/Kconfig"
  1022. source "arch/arm/plat-nomadik/Kconfig"
  1023. source "arch/arm/plat-omap/Kconfig"
  1024. source "arch/arm/mach-omap1/Kconfig"
  1025. source "arch/arm/mach-omap2/Kconfig"
  1026. source "arch/arm/mach-orion5x/Kconfig"
  1027. source "arch/arm/mach-pxa/Kconfig"
  1028. source "arch/arm/plat-pxa/Kconfig"
  1029. source "arch/arm/mach-mmp/Kconfig"
  1030. source "arch/arm/mach-realview/Kconfig"
  1031. source "arch/arm/mach-sa1100/Kconfig"
  1032. source "arch/arm/plat-samsung/Kconfig"
  1033. source "arch/arm/plat-s3c24xx/Kconfig"
  1034. source "arch/arm/plat-s5p/Kconfig"
  1035. source "arch/arm/plat-spear/Kconfig"
  1036. source "arch/arm/mach-s3c24xx/Kconfig"
  1037. if ARCH_S3C24XX
  1038. source "arch/arm/mach-s3c2412/Kconfig"
  1039. source "arch/arm/mach-s3c2440/Kconfig"
  1040. endif
  1041. if ARCH_S3C64XX
  1042. source "arch/arm/mach-s3c64xx/Kconfig"
  1043. endif
  1044. source "arch/arm/mach-s5p64x0/Kconfig"
  1045. source "arch/arm/mach-s5pc100/Kconfig"
  1046. source "arch/arm/mach-s5pv210/Kconfig"
  1047. source "arch/arm/mach-exynos/Kconfig"
  1048. source "arch/arm/mach-shmobile/Kconfig"
  1049. source "arch/arm/mach-tegra/Kconfig"
  1050. source "arch/arm/mach-u300/Kconfig"
  1051. source "arch/arm/mach-ux500/Kconfig"
  1052. source "arch/arm/mach-versatile/Kconfig"
  1053. source "arch/arm/mach-vexpress/Kconfig"
  1054. source "arch/arm/plat-versatile/Kconfig"
  1055. source "arch/arm/mach-vt8500/Kconfig"
  1056. source "arch/arm/mach-w90x900/Kconfig"
  1057. # Definitions to make life easier
  1058. config ARCH_ACORN
  1059. bool
  1060. config PLAT_IOP
  1061. bool
  1062. select GENERIC_CLOCKEVENTS
  1063. config PLAT_ORION
  1064. bool
  1065. select CLKSRC_MMIO
  1066. select GENERIC_IRQ_CHIP
  1067. config PLAT_PXA
  1068. bool
  1069. config PLAT_VERSATILE
  1070. bool
  1071. config ARM_TIMER_SP804
  1072. bool
  1073. select CLKSRC_MMIO
  1074. select HAVE_SCHED_CLOCK
  1075. source arch/arm/mm/Kconfig
  1076. config ARM_NR_BANKS
  1077. int
  1078. default 16 if ARCH_EP93XX
  1079. default 8
  1080. config RESERVE_FIRST_PAGE
  1081. bool
  1082. default n
  1083. help
  1084. Reserve the first page at PHYS_OFFSET. The first
  1085. physical page is used by many platforms for warm
  1086. boot operations. Reserve this page so that it is
  1087. not allocated by the kernel.
  1088. config IWMMXT
  1089. bool "Enable iWMMXt support"
  1090. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1091. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1092. help
  1093. Enable support for iWMMXt context switching at run time if
  1094. running on a CPU that supports it.
  1095. config XSCALE_PMU
  1096. bool
  1097. depends on CPU_XSCALE
  1098. default y
  1099. config CPU_HAS_PMU
  1100. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1101. (!ARCH_OMAP3 || OMAP3_EMU)
  1102. default y
  1103. bool
  1104. config MULTI_IRQ_HANDLER
  1105. bool
  1106. help
  1107. Allow each machine to specify it's own IRQ handler at run time.
  1108. if !MMU
  1109. source "arch/arm/Kconfig-nommu"
  1110. endif
  1111. config ARM_ERRATA_326103
  1112. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1113. depends on CPU_V6
  1114. help
  1115. Executing a SWP instruction to read-only memory does not set bit 11
  1116. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1117. treat the access as a read, preventing a COW from occurring and
  1118. causing the faulting task to livelock.
  1119. config ARM_ERRATA_411920
  1120. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1121. depends on CPU_V6 || CPU_V6K
  1122. help
  1123. Invalidation of the Instruction Cache operation can
  1124. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1125. It does not affect the MPCore. This option enables the ARM Ltd.
  1126. recommended workaround.
  1127. config ARM_ERRATA_430973
  1128. bool "ARM errata: Stale prediction on replaced interworking branch"
  1129. depends on CPU_V7
  1130. help
  1131. This option enables the workaround for the 430973 Cortex-A8
  1132. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1133. interworking branch is replaced with another code sequence at the
  1134. same virtual address, whether due to self-modifying code or virtual
  1135. to physical address re-mapping, Cortex-A8 does not recover from the
  1136. stale interworking branch prediction. This results in Cortex-A8
  1137. executing the new code sequence in the incorrect ARM or Thumb state.
  1138. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1139. and also flushes the branch target cache at every context switch.
  1140. Note that setting specific bits in the ACTLR register may not be
  1141. available in non-secure mode.
  1142. config ARM_ERRATA_458693
  1143. bool "ARM errata: Processor deadlock when a false hazard is created"
  1144. depends on CPU_V7
  1145. help
  1146. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1147. erratum. For very specific sequences of memory operations, it is
  1148. possible for a hazard condition intended for a cache line to instead
  1149. be incorrectly associated with a different cache line. This false
  1150. hazard might then cause a processor deadlock. The workaround enables
  1151. the L1 caching of the NEON accesses and disables the PLD instruction
  1152. in the ACTLR register. Note that setting specific bits in the ACTLR
  1153. register may not be available in non-secure mode.
  1154. config ARM_ERRATA_460075
  1155. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1156. depends on CPU_V7
  1157. help
  1158. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1159. erratum. Any asynchronous access to the L2 cache may encounter a
  1160. situation in which recent store transactions to the L2 cache are lost
  1161. and overwritten with stale memory contents from external memory. The
  1162. workaround disables the write-allocate mode for the L2 cache via the
  1163. ACTLR register. Note that setting specific bits in the ACTLR register
  1164. may not be available in non-secure mode.
  1165. config ARM_ERRATA_742230
  1166. bool "ARM errata: DMB operation may be faulty"
  1167. depends on CPU_V7 && SMP
  1168. help
  1169. This option enables the workaround for the 742230 Cortex-A9
  1170. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1171. between two write operations may not ensure the correct visibility
  1172. ordering of the two writes. This workaround sets a specific bit in
  1173. the diagnostic register of the Cortex-A9 which causes the DMB
  1174. instruction to behave as a DSB, ensuring the correct behaviour of
  1175. the two writes.
  1176. config ARM_ERRATA_742231
  1177. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1178. depends on CPU_V7 && SMP
  1179. help
  1180. This option enables the workaround for the 742231 Cortex-A9
  1181. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1182. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1183. accessing some data located in the same cache line, may get corrupted
  1184. data due to bad handling of the address hazard when the line gets
  1185. replaced from one of the CPUs at the same time as another CPU is
  1186. accessing it. This workaround sets specific bits in the diagnostic
  1187. register of the Cortex-A9 which reduces the linefill issuing
  1188. capabilities of the processor.
  1189. config PL310_ERRATA_588369
  1190. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1191. depends on CACHE_L2X0
  1192. help
  1193. The PL310 L2 cache controller implements three types of Clean &
  1194. Invalidate maintenance operations: by Physical Address
  1195. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1196. They are architecturally defined to behave as the execution of a
  1197. clean operation followed immediately by an invalidate operation,
  1198. both performing to the same memory location. This functionality
  1199. is not correctly implemented in PL310 as clean lines are not
  1200. invalidated as a result of these operations.
  1201. config ARM_ERRATA_643719
  1202. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1203. depends on CPU_V7 && SMP
  1204. help
  1205. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1206. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1207. register returns zero when it should return one. The workaround
  1208. corrects this value, ensuring cache maintenance operations which use
  1209. it behave as intended and avoiding data corruption.
  1210. config ARM_ERRATA_720789
  1211. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1212. depends on CPU_V7
  1213. help
  1214. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1215. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1216. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1217. As a consequence of this erratum, some TLB entries which should be
  1218. invalidated are not, resulting in an incoherency in the system page
  1219. tables. The workaround changes the TLB flushing routines to invalidate
  1220. entries regardless of the ASID.
  1221. config PL310_ERRATA_727915
  1222. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1223. depends on CACHE_L2X0
  1224. help
  1225. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1226. operation (offset 0x7FC). This operation runs in background so that
  1227. PL310 can handle normal accesses while it is in progress. Under very
  1228. rare circumstances, due to this erratum, write data can be lost when
  1229. PL310 treats a cacheable write transaction during a Clean &
  1230. Invalidate by Way operation.
  1231. config ARM_ERRATA_743622
  1232. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1233. depends on CPU_V7
  1234. help
  1235. This option enables the workaround for the 743622 Cortex-A9
  1236. (r2p*) erratum. Under very rare conditions, a faulty
  1237. optimisation in the Cortex-A9 Store Buffer may lead to data
  1238. corruption. This workaround sets a specific bit in the diagnostic
  1239. register of the Cortex-A9 which disables the Store Buffer
  1240. optimisation, preventing the defect from occurring. This has no
  1241. visible impact on the overall performance or power consumption of the
  1242. processor.
  1243. config ARM_ERRATA_751472
  1244. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1245. depends on CPU_V7
  1246. help
  1247. This option enables the workaround for the 751472 Cortex-A9 (prior
  1248. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1249. completion of a following broadcasted operation if the second
  1250. operation is received by a CPU before the ICIALLUIS has completed,
  1251. potentially leading to corrupted entries in the cache or TLB.
  1252. config PL310_ERRATA_753970
  1253. bool "PL310 errata: cache sync operation may be faulty"
  1254. depends on CACHE_PL310
  1255. help
  1256. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1257. Under some condition the effect of cache sync operation on
  1258. the store buffer still remains when the operation completes.
  1259. This means that the store buffer is always asked to drain and
  1260. this prevents it from merging any further writes. The workaround
  1261. is to replace the normal offset of cache sync operation (0x730)
  1262. by another offset targeting an unmapped PL310 register 0x740.
  1263. This has the same effect as the cache sync operation: store buffer
  1264. drain and waiting for all buffers empty.
  1265. config ARM_ERRATA_754322
  1266. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1267. depends on CPU_V7
  1268. help
  1269. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1270. r3p*) erratum. A speculative memory access may cause a page table walk
  1271. which starts prior to an ASID switch but completes afterwards. This
  1272. can populate the micro-TLB with a stale entry which may be hit with
  1273. the new ASID. This workaround places two dsb instructions in the mm
  1274. switching code so that no page table walks can cross the ASID switch.
  1275. config ARM_ERRATA_754327
  1276. bool "ARM errata: no automatic Store Buffer drain"
  1277. depends on CPU_V7 && SMP
  1278. help
  1279. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1280. r2p0) erratum. The Store Buffer does not have any automatic draining
  1281. mechanism and therefore a livelock may occur if an external agent
  1282. continuously polls a memory location waiting to observe an update.
  1283. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1284. written polling loops from denying visibility of updates to memory.
  1285. config ARM_ERRATA_364296
  1286. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1287. depends on CPU_V6 && !SMP
  1288. help
  1289. This options enables the workaround for the 364296 ARM1136
  1290. r0p2 erratum (possible cache data corruption with
  1291. hit-under-miss enabled). It sets the undocumented bit 31 in
  1292. the auxiliary control register and the FI bit in the control
  1293. register, thus disabling hit-under-miss without putting the
  1294. processor into full low interrupt latency mode. ARM11MPCore
  1295. is not affected.
  1296. config ARM_ERRATA_764369
  1297. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1298. depends on CPU_V7 && SMP
  1299. help
  1300. This option enables the workaround for erratum 764369
  1301. affecting Cortex-A9 MPCore with two or more processors (all
  1302. current revisions). Under certain timing circumstances, a data
  1303. cache line maintenance operation by MVA targeting an Inner
  1304. Shareable memory region may fail to proceed up to either the
  1305. Point of Coherency or to the Point of Unification of the
  1306. system. This workaround adds a DSB instruction before the
  1307. relevant cache maintenance functions and sets a specific bit
  1308. in the diagnostic control register of the SCU.
  1309. config PL310_ERRATA_769419
  1310. bool "PL310 errata: no automatic Store Buffer drain"
  1311. depends on CACHE_L2X0
  1312. help
  1313. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1314. not automatically drain. This can cause normal, non-cacheable
  1315. writes to be retained when the memory system is idle, leading
  1316. to suboptimal I/O performance for drivers using coherent DMA.
  1317. This option adds a write barrier to the cpu_idle loop so that,
  1318. on systems with an outer cache, the store buffer is drained
  1319. explicitly.
  1320. config KSAPI
  1321. tristate "KSAPI support (EXPERIMENTAL)"
  1322. depends on ARCH_MSM_SCORPION || ARCH_MSM_KRAIT
  1323. default n
  1324. help
  1325. KSAPI: Performance monitoring tool for linux.
  1326. KSAPI records performance statistics for Snapdragon linux platform.
  1327. It uses the /proc FS as a means to exchange configuration data and
  1328. counter statistics. It can monitor the counter statistics for
  1329. Scorpion processor supported hardware performance counters on a per
  1330. thread basis or AXI counters on an overall system basis.
  1331. config ARM_ERRATA_775420
  1332. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1333. depends on CPU_V7
  1334. help
  1335. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1336. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1337. operation aborts with MMU exception, it might cause the processor
  1338. to deadlock. This workaround puts DSB before executing ISB if
  1339. an abort may occur on cache maintenance.
  1340. endmenu
  1341. source "arch/arm/common/Kconfig"
  1342. menu "Bus support"
  1343. config ARM_AMBA
  1344. bool
  1345. config ISA
  1346. bool
  1347. help
  1348. Find out whether you have ISA slots on your motherboard. ISA is the
  1349. name of a bus system, i.e. the way the CPU talks to the other stuff
  1350. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1351. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1352. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1353. # Select ISA DMA controller support
  1354. config ISA_DMA
  1355. bool
  1356. select ISA_DMA_API
  1357. # Select ISA DMA interface
  1358. config ISA_DMA_API
  1359. bool
  1360. config PCI
  1361. bool "PCI support" if MIGHT_HAVE_PCI
  1362. help
  1363. Find out whether you have a PCI motherboard. PCI is the name of a
  1364. bus system, i.e. the way the CPU talks to the other stuff inside
  1365. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1366. VESA. If you have PCI, say Y, otherwise N.
  1367. config PCI_DOMAINS
  1368. bool
  1369. depends on PCI
  1370. config PCI_NANOENGINE
  1371. bool "BSE nanoEngine PCI support"
  1372. depends on SA1100_NANOENGINE
  1373. help
  1374. Enable PCI on the BSE nanoEngine board.
  1375. config PCI_SYSCALL
  1376. def_bool PCI
  1377. # Select the host bridge type
  1378. config PCI_HOST_VIA82C505
  1379. bool
  1380. depends on PCI && ARCH_SHARK
  1381. default y
  1382. config PCI_HOST_ITE8152
  1383. bool
  1384. depends on PCI && MACH_ARMCORE
  1385. default y
  1386. select DMABOUNCE
  1387. source "drivers/pci/Kconfig"
  1388. source "drivers/pcmcia/Kconfig"
  1389. endmenu
  1390. menu "Kernel Features"
  1391. config HAVE_SMP
  1392. bool
  1393. help
  1394. This option should be selected by machines which have an SMP-
  1395. capable CPU.
  1396. The only effect of this option is to make the SMP-related
  1397. options available to the user for configuration.
  1398. config SMP
  1399. bool "Symmetric Multi-Processing"
  1400. depends on CPU_V6K || CPU_V7
  1401. depends on GENERIC_CLOCKEVENTS
  1402. depends on HAVE_SMP
  1403. depends on MMU
  1404. select USE_GENERIC_SMP_HELPERS
  1405. select HAVE_ARM_SCU
  1406. help
  1407. This enables support for systems with more than one CPU. If you have
  1408. a system with only one CPU, like most personal computers, say N. If
  1409. you have a system with more than one CPU, say Y.
  1410. If you say N here, the kernel will run on single and multiprocessor
  1411. machines, but will use only one CPU of a multiprocessor machine. If
  1412. you say Y here, the kernel will run on many, but not all, single
  1413. processor machines. On a single processor machine, the kernel will
  1414. run faster if you say N here.
  1415. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1416. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1417. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1418. If you don't know what to do here, say N.
  1419. config SMP_ON_UP
  1420. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1421. depends on EXPERIMENTAL
  1422. depends on SMP && !XIP_KERNEL
  1423. default y
  1424. help
  1425. SMP kernels contain instructions which fail on non-SMP processors.
  1426. Enabling this option allows the kernel to modify itself to make
  1427. these instructions safe. Disabling it allows about 1K of space
  1428. savings.
  1429. If you don't know what to do here, say Y.
  1430. config ARM_CPU_TOPOLOGY
  1431. bool "Support cpu topology definition"
  1432. depends on SMP && CPU_V7
  1433. default y
  1434. help
  1435. Support ARM cpu topology definition. The MPIDR register defines
  1436. affinity between processors which is then used to describe the cpu
  1437. topology of an ARM System.
  1438. config SCHED_MC
  1439. bool "Multi-core scheduler support"
  1440. depends on ARM_CPU_TOPOLOGY
  1441. help
  1442. Multi-core scheduler support improves the CPU scheduler's decision
  1443. making when dealing with multi-core CPU chips at a cost of slightly
  1444. increased overhead in some places. If unsure say N here.
  1445. config SCHED_SMT
  1446. bool "SMT scheduler support"
  1447. depends on ARM_CPU_TOPOLOGY
  1448. help
  1449. Improves the CPU scheduler's decision making when dealing with
  1450. MultiThreading at a cost of slightly increased overhead in some
  1451. places. If unsure say N here.
  1452. config HAVE_ARM_SCU
  1453. bool
  1454. help
  1455. This option enables support for the ARM system coherency unit
  1456. config ARM_ARCH_TIMER
  1457. bool "Architected timer support"
  1458. depends on CPU_V7
  1459. select TICK_ONESHOT
  1460. help
  1461. This option enables support for the ARM architected timer
  1462. config ARM_ARCH_TIMER_VCT_ACCESS
  1463. bool "Support for ARM architected timer virtual counter access in userspace"
  1464. default n
  1465. depends on ARM_ARCH_TIMER
  1466. help
  1467. This option enables support for reading the ARM architected timer's
  1468. virtual counter in userspace.
  1469. config HAVE_ARM_TWD
  1470. bool
  1471. depends on SMP
  1472. select TICK_ONESHOT
  1473. help
  1474. This options enables support for the ARM timer and watchdog unit
  1475. choice
  1476. prompt "Memory split"
  1477. default VMSPLIT_3G
  1478. help
  1479. Select the desired split between kernel and user memory.
  1480. If you are not absolutely sure what you are doing, leave this
  1481. option alone!
  1482. config VMSPLIT_3G
  1483. bool "3G/1G user/kernel split"
  1484. config VMSPLIT_2G
  1485. bool "2G/2G user/kernel split"
  1486. config VMSPLIT_1G
  1487. bool "1G/3G user/kernel split"
  1488. endchoice
  1489. config PAGE_OFFSET
  1490. hex
  1491. default 0x40000000 if VMSPLIT_1G
  1492. default 0x80000000 if VMSPLIT_2G
  1493. default 0xC0000000
  1494. config NR_CPUS
  1495. int "Maximum number of CPUs (2-32)"
  1496. range 2 32
  1497. depends on SMP
  1498. default "4"
  1499. config HOTPLUG_CPU
  1500. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1501. depends on SMP && HOTPLUG && EXPERIMENTAL
  1502. help
  1503. Say Y here to experiment with turning CPUs off and on. CPUs
  1504. can be controlled through /sys/devices/system/cpu.
  1505. config LOCAL_TIMERS
  1506. bool "Use local timer interrupts"
  1507. depends on SMP
  1508. default y
  1509. select HAVE_ARM_TWD if (!MSM_SMP && !EXYNOS4_MCT)
  1510. help
  1511. Enable support for local timers on SMP platforms, rather then the
  1512. legacy IPI broadcast method. Local timers allows the system
  1513. accounting to be spread across the timer interval, preventing a
  1514. "thundering herd" at every timer tick.
  1515. config ARCH_NR_GPIO
  1516. int
  1517. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1518. default 355 if ARCH_U8500
  1519. default 264 if MACH_H4700
  1520. default 0
  1521. help
  1522. Maximum number of GPIOs in the system.
  1523. If unsure, leave the default value.
  1524. source kernel/Kconfig.preempt
  1525. source kernel/Kconfig.hz
  1526. config THUMB2_KERNEL
  1527. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1528. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1529. select AEABI
  1530. select ARM_ASM_UNIFIED
  1531. select ARM_UNWIND
  1532. help
  1533. By enabling this option, the kernel will be compiled in
  1534. Thumb-2 mode. A compiler/assembler that understand the unified
  1535. ARM-Thumb syntax is needed.
  1536. If unsure, say N.
  1537. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1538. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1539. depends on THUMB2_KERNEL && MODULES
  1540. default y
  1541. help
  1542. Various binutils versions can resolve Thumb-2 branches to
  1543. locally-defined, preemptible global symbols as short-range "b.n"
  1544. branch instructions.
  1545. This is a problem, because there's no guarantee the final
  1546. destination of the symbol, or any candidate locations for a
  1547. trampoline, are within range of the branch. For this reason, the
  1548. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1549. relocation in modules at all, and it makes little sense to add
  1550. support.
  1551. The symptom is that the kernel fails with an "unsupported
  1552. relocation" error when loading some modules.
  1553. Until fixed tools are available, passing
  1554. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1555. code which hits this problem, at the cost of a bit of extra runtime
  1556. stack usage in some cases.
  1557. The problem is described in more detail at:
  1558. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1559. Only Thumb-2 kernels are affected.
  1560. Unless you are sure your tools don't have this problem, say Y.
  1561. config ARM_ASM_UNIFIED
  1562. bool
  1563. config AEABI
  1564. bool "Use the ARM EABI to compile the kernel"
  1565. help
  1566. This option allows for the kernel to be compiled using the latest
  1567. ARM ABI (aka EABI). This is only useful if you are using a user
  1568. space environment that is also compiled with EABI.
  1569. Since there are major incompatibilities between the legacy ABI and
  1570. EABI, especially with regard to structure member alignment, this
  1571. option also changes the kernel syscall calling convention to
  1572. disambiguate both ABIs and allow for backward compatibility support
  1573. (selected with CONFIG_OABI_COMPAT).
  1574. To use this you need GCC version 4.0.0 or later.
  1575. config OABI_COMPAT
  1576. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1577. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1578. default y if !SMP
  1579. help
  1580. This option preserves the old syscall interface along with the
  1581. new (ARM EABI) one. It also provides a compatibility layer to
  1582. intercept syscalls that have structure arguments which layout
  1583. in memory differs between the legacy ABI and the new ARM EABI
  1584. (only for non "thumb" binaries). This option adds a tiny
  1585. overhead to all syscalls and produces a slightly larger kernel.
  1586. If you know you'll be using only pure EABI user space then you
  1587. can say N here. If this option is not selected and you attempt
  1588. to execute a legacy ABI binary then the result will be
  1589. UNPREDICTABLE (in fact it can be predicted that it won't work
  1590. at all). If in doubt say Y.
  1591. config ARCH_HAS_HOLES_MEMORYMODEL
  1592. bool
  1593. config ARCH_SPARSEMEM_ENABLE
  1594. bool
  1595. config ARCH_SPARSEMEM_DEFAULT
  1596. def_bool ARCH_SPARSEMEM_ENABLE
  1597. config ARCH_SELECT_MEMORY_MODEL
  1598. def_bool ARCH_SPARSEMEM_ENABLE
  1599. config HAVE_ARCH_PFN_VALID
  1600. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1601. config HIGHMEM
  1602. bool "High Memory Support"
  1603. depends on MMU
  1604. help
  1605. The address space of ARM processors is only 4 Gigabytes large
  1606. and it has to accommodate user address space, kernel address
  1607. space as well as some memory mapped IO. That means that, if you
  1608. have a large amount of physical memory and/or IO, not all of the
  1609. memory can be "permanently mapped" by the kernel. The physical
  1610. memory that is not permanently mapped is called "high memory".
  1611. Depending on the selected kernel/user memory split, minimum
  1612. vmalloc space and actual amount of RAM, you may not need this
  1613. option which should result in a slightly faster kernel.
  1614. If unsure, say n.
  1615. config HIGHPTE
  1616. bool "Allocate 2nd-level pagetables from highmem"
  1617. depends on HIGHMEM
  1618. config HW_PERF_EVENTS
  1619. bool "Enable hardware performance counter support for perf events"
  1620. depends on PERF_EVENTS && CPU_HAS_PMU
  1621. default y
  1622. help
  1623. Enable hardware performance counter support for perf events. If
  1624. disabled, perf events will use software events only.
  1625. source "mm/Kconfig"
  1626. config ARCH_MEMORY_PROBE
  1627. def_bool n
  1628. config ARCH_MEMORY_REMOVE
  1629. def_bool n
  1630. config ENABLE_DMM
  1631. def_bool n
  1632. choice
  1633. prompt "Virtual Memory Reclaim"
  1634. default NO_VM_RECLAIM
  1635. help
  1636. Select the method of reclaiming virtual memory
  1637. config DONT_MAP_HOLE_AFTER_MEMBANK0
  1638. bool "Map around the largest hole"
  1639. help
  1640. Do not map the memory belonging to the largest hole
  1641. into the virtual space. This results in more lowmem.
  1642. If multiple holes are present, only the largest hole
  1643. in the first 256MB of memory is not mapped.
  1644. config ENABLE_VMALLOC_SAVING
  1645. bool "Reclaim memory for each subsystem"
  1646. help
  1647. Enable this config to reclaim the virtual space belonging
  1648. to any subsystem which is expected to have a lifetime of
  1649. the entire system. This feature allows lowmem to be non-
  1650. contiguous.
  1651. config NO_VM_RECLAIM
  1652. bool "Do not reclaim memory"
  1653. help
  1654. Do not reclaim any memory. This might result in less lowmem
  1655. and wasting virtual memory space which could otherwise be
  1656. reclaimed by using any of the other two config options.
  1657. endchoice
  1658. config HOLES_IN_ZONE
  1659. def_bool n
  1660. depends on SPARSEMEM
  1661. config FORCE_MAX_ZONEORDER
  1662. int "Maximum zone order" if ARCH_SHMOBILE
  1663. range 11 64 if ARCH_SHMOBILE
  1664. default "9" if SA1111
  1665. default "11"
  1666. help
  1667. The kernel memory allocator divides physically contiguous memory
  1668. blocks into "zones", where each zone is a power of two number of
  1669. pages. This option selects the largest power of two that the kernel
  1670. keeps in the memory allocator. If you need to allocate very large
  1671. blocks of physically contiguous memory, then you may need to
  1672. increase this value.
  1673. This config option is actually maximum order plus one. For example,
  1674. a value of 11 means that the largest free memory block is 2^10 pages.
  1675. config LEDS
  1676. bool "Timer and CPU usage LEDs"
  1677. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1678. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1679. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1680. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1681. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1682. ARCH_AT91 || ARCH_DAVINCI || \
  1683. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1684. help
  1685. If you say Y here, the LEDs on your machine will be used
  1686. to provide useful information about your current system status.
  1687. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1688. be able to select which LEDs are active using the options below. If
  1689. you are compiling a kernel for the EBSA-110 or the LART however, the
  1690. red LED will simply flash regularly to indicate that the system is
  1691. still functional. It is safe to say Y here if you have a CATS
  1692. system, but the driver will do nothing.
  1693. config LEDS_TIMER
  1694. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1695. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1696. || MACH_OMAP_PERSEUS2
  1697. depends on LEDS
  1698. depends on !GENERIC_CLOCKEVENTS
  1699. default y if ARCH_EBSA110
  1700. help
  1701. If you say Y here, one of the system LEDs (the green one on the
  1702. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1703. will flash regularly to indicate that the system is still
  1704. operational. This is mainly useful to kernel hackers who are
  1705. debugging unstable kernels.
  1706. The LART uses the same LED for both Timer LED and CPU usage LED
  1707. functions. You may choose to use both, but the Timer LED function
  1708. will overrule the CPU usage LED.
  1709. config LEDS_CPU
  1710. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1711. !ARCH_OMAP) \
  1712. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1713. || MACH_OMAP_PERSEUS2
  1714. depends on LEDS
  1715. help
  1716. If you say Y here, the red LED will be used to give a good real
  1717. time indication of CPU usage, by lighting whenever the idle task
  1718. is not currently executing.
  1719. The LART uses the same LED for both Timer LED and CPU usage LED
  1720. functions. You may choose to use both, but the Timer LED function
  1721. will overrule the CPU usage LED.
  1722. config ALIGNMENT_TRAP
  1723. bool
  1724. depends on CPU_CP15_MMU
  1725. default y if !ARCH_EBSA110
  1726. select HAVE_PROC_CPU if PROC_FS
  1727. help
  1728. ARM processors cannot fetch/store information which is not
  1729. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1730. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1731. fetch/store instructions will be emulated in software if you say
  1732. here, which has a severe performance impact. This is necessary for
  1733. correct operation of some network protocols. With an IP-only
  1734. configuration it is safe to say N, otherwise say Y.
  1735. config UACCESS_WITH_MEMCPY
  1736. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1737. depends on MMU && EXPERIMENTAL
  1738. default y if CPU_FEROCEON
  1739. help
  1740. Implement faster copy_to_user and clear_user methods for CPU
  1741. cores where a 8-word STM instruction give significantly higher
  1742. memory write throughput than a sequence of individual 32bit stores.
  1743. A possible side effect is a slight increase in scheduling latency
  1744. between threads sharing the same address space if they invoke
  1745. such copy operations with large buffers.
  1746. However, if the CPU data cache is using a write-allocate mode,
  1747. this option is unlikely to provide any performance gain.
  1748. config SECCOMP
  1749. bool
  1750. prompt "Enable seccomp to safely compute untrusted bytecode"
  1751. ---help---
  1752. This kernel feature is useful for number crunching applications
  1753. that may need to compute untrusted bytecode during their
  1754. execution. By using pipes or other transports made available to
  1755. the process as file descriptors supporting the read/write
  1756. syscalls, it's possible to isolate those applications in
  1757. their own address space using seccomp. Once seccomp is
  1758. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1759. and the task is only allowed to execute a few safe syscalls
  1760. defined by each seccomp mode.
  1761. config DEPRECATED_PARAM_STRUCT
  1762. bool "Provide old way to pass kernel parameters"
  1763. help
  1764. This was deprecated in 2001 and announced to live on for 5 years.
  1765. Some old boot loaders still use this way.
  1766. config ARM_FLUSH_CONSOLE_ON_RESTART
  1767. bool "Force flush the console on restart"
  1768. help
  1769. If the console is locked while the system is rebooted, the messages
  1770. in the temporary logbuffer would not have propogated to all the
  1771. console drivers. This option forces the console lock to be
  1772. released if it failed to be acquired, which will cause all the
  1773. pending messages to be flushed.
  1774. config CP_ACCESS
  1775. tristate "CP register access tool"
  1776. default n
  1777. help
  1778. Provide support for Coprocessor register access using /sys
  1779. interface. Read and write to CP registers from userspace
  1780. through sysfs interface. A sys file (cp_rw) will be created under
  1781. /sys/devices/cpaccess/cpaccess0.
  1782. If unsure, say N.
  1783. endmenu
  1784. source "arch/arm/mvp/Kconfig"
  1785. menu "Boot options"
  1786. config USE_OF
  1787. bool "Flattened Device Tree support"
  1788. select OF
  1789. select OF_EARLY_FLATTREE
  1790. select IRQ_DOMAIN
  1791. help
  1792. Include support for flattened device tree machine descriptions.
  1793. config BUILD_ARM_APPENDED_DTB_IMAGE
  1794. bool "Build a concatenated zImage/dtb by default"
  1795. depends on OF
  1796. help
  1797. Enabling this option will cause a concatenated zImage and list of
  1798. DTBs to be built by default (instead of a standalone zImage.)
  1799. The image will built in arch/arm/boot/zImage-dtb
  1800. config BUILD_ARM_APPENDED_DTB_IMAGE_NAMES
  1801. string "Default dtb names"
  1802. depends on BUILD_ARM_APPENDED_DTB_IMAGE
  1803. help
  1804. Space separated list of names of dtbs to append when
  1805. building a concatenated zImage-dtb.
  1806. # Compressed boot loader in ROM. Yes, we really want to ask about
  1807. # TEXT and BSS so we preserve their values in the config files.
  1808. config ZBOOT_ROM_TEXT
  1809. hex "Compressed ROM boot loader base address"
  1810. default "0"
  1811. help
  1812. The physical address at which the ROM-able zImage is to be
  1813. placed in the target. Platforms which normally make use of
  1814. ROM-able zImage formats normally set this to a suitable
  1815. value in their defconfig file.
  1816. If ZBOOT_ROM is not enabled, this has no effect.
  1817. config ZBOOT_ROM_BSS
  1818. hex "Compressed ROM boot loader BSS address"
  1819. default "0"
  1820. help
  1821. The base address of an area of read/write memory in the target
  1822. for the ROM-able zImage which must be available while the
  1823. decompressor is running. It must be large enough to hold the
  1824. entire decompressed kernel plus an additional 128 KiB.
  1825. Platforms which normally make use of ROM-able zImage formats
  1826. normally set this to a suitable value in their defconfig file.
  1827. If ZBOOT_ROM is not enabled, this has no effect.
  1828. config ZBOOT_ROM
  1829. bool "Compressed boot loader in ROM/flash"
  1830. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1831. help
  1832. Say Y here if you intend to execute your compressed kernel image
  1833. (zImage) directly from ROM or flash. If unsure, say N.
  1834. choice
  1835. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1836. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1837. default ZBOOT_ROM_NONE
  1838. help
  1839. Include experimental SD/MMC loading code in the ROM-able zImage.
  1840. With this enabled it is possible to write the the ROM-able zImage
  1841. kernel image to an MMC or SD card and boot the kernel straight
  1842. from the reset vector. At reset the processor Mask ROM will load
  1843. the first part of the the ROM-able zImage which in turn loads the
  1844. rest the kernel image to RAM.
  1845. config ZBOOT_ROM_NONE
  1846. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1847. help
  1848. Do not load image from SD or MMC
  1849. config ZBOOT_ROM_MMCIF
  1850. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1851. help
  1852. Load image from MMCIF hardware block.
  1853. config ZBOOT_ROM_SH_MOBILE_SDHI
  1854. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1855. help
  1856. Load image from SDHI hardware block
  1857. endchoice
  1858. config ARM_APPENDED_DTB
  1859. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1860. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1861. help
  1862. With this option, the boot code will look for a device tree binary
  1863. (DTB) appended to zImage
  1864. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1865. This is meant as a backward compatibility convenience for those
  1866. systems with a bootloader that can't be upgraded to accommodate
  1867. the documented boot protocol using a device tree.
  1868. Beware that there is very little in terms of protection against
  1869. this option being confused by leftover garbage in memory that might
  1870. look like a DTB header after a reboot if no actual DTB is appended
  1871. to zImage. Do not leave this option active in a production kernel
  1872. if you don't intend to always append a DTB. Proper passing of the
  1873. location into r2 of a bootloader provided DTB is always preferable
  1874. to this option.
  1875. config ARM_ATAG_DTB_COMPAT
  1876. bool "Supplement the appended DTB with traditional ATAG information"
  1877. depends on ARM_APPENDED_DTB
  1878. help
  1879. Some old bootloaders can't be updated to a DTB capable one, yet
  1880. they provide ATAGs with memory configuration, the ramdisk address,
  1881. the kernel cmdline string, etc. Such information is dynamically
  1882. provided by the bootloader and can't always be stored in a static
  1883. DTB. To allow a device tree enabled kernel to be used with such
  1884. bootloaders, this option allows zImage to extract the information
  1885. from the ATAG list and store it at run time into the appended DTB.
  1886. config CMDLINE
  1887. string "Default kernel command string"
  1888. default ""
  1889. help
  1890. On some architectures (EBSA110 and CATS), there is currently no way
  1891. for the boot loader to pass arguments to the kernel. For these
  1892. architectures, you should supply some command-line options at build
  1893. time by entering them here. As a minimum, you should specify the
  1894. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1895. choice
  1896. prompt "Kernel command line type" if CMDLINE != ""
  1897. default CMDLINE_FROM_BOOTLOADER
  1898. config CMDLINE_FROM_BOOTLOADER
  1899. bool "Use bootloader kernel arguments if available"
  1900. help
  1901. Uses the command-line options passed by the boot loader. If
  1902. the boot loader doesn't provide any, the default kernel command
  1903. string provided in CMDLINE will be used.
  1904. config CMDLINE_EXTEND
  1905. bool "Extend bootloader kernel arguments"
  1906. help
  1907. The command-line arguments provided by the boot loader will be
  1908. appended to the default kernel command string.
  1909. config CMDLINE_FORCE
  1910. bool "Always use the default kernel command string"
  1911. help
  1912. Always use the default kernel command string, even if the boot
  1913. loader passes other arguments to the kernel.
  1914. This is useful if you cannot or don't want to change the
  1915. command-line options your boot loader passes to the kernel.
  1916. endchoice
  1917. config XIP_KERNEL
  1918. bool "Kernel Execute-In-Place from ROM"
  1919. depends on !ZBOOT_ROM && !ARM_LPAE
  1920. help
  1921. Execute-In-Place allows the kernel to run from non-volatile storage
  1922. directly addressable by the CPU, such as NOR flash. This saves RAM
  1923. space since the text section of the kernel is not loaded from flash
  1924. to RAM. Read-write sections, such as the data section and stack,
  1925. are still copied to RAM. The XIP kernel is not compressed since
  1926. it has to run directly from flash, so it will take more space to
  1927. store it. The flash address used to link the kernel object files,
  1928. and for storing it, is configuration dependent. Therefore, if you
  1929. say Y here, you must know the proper physical address where to
  1930. store the kernel image depending on your own flash memory usage.
  1931. Also note that the make target becomes "make xipImage" rather than
  1932. "make zImage" or "make Image". The final kernel binary to put in
  1933. ROM memory will be arch/arm/boot/xipImage.
  1934. If unsure, say N.
  1935. config XIP_PHYS_ADDR
  1936. hex "XIP Kernel Physical Location"
  1937. depends on XIP_KERNEL
  1938. default "0x00080000"
  1939. help
  1940. This is the physical address in your flash memory the kernel will
  1941. be linked for and stored to. This address is dependent on your
  1942. own flash usage.
  1943. config KEXEC
  1944. bool "Kexec system call (EXPERIMENTAL)"
  1945. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1946. help
  1947. kexec is a system call that implements the ability to shutdown your
  1948. current kernel, and to start another kernel. It is like a reboot
  1949. but it is independent of the system firmware. And like a reboot
  1950. you can start any kernel with it, not just Linux.
  1951. It is an ongoing process to be certain the hardware in a machine
  1952. is properly shutdown, so do not be surprised if this code does not
  1953. initially work for you. It may help to enable device hotplugging
  1954. support.
  1955. config ATAGS_PROC
  1956. bool "Export atags in procfs"
  1957. depends on KEXEC
  1958. default y
  1959. help
  1960. Should the atags used to boot the kernel be exported in an "atags"
  1961. file in procfs. Useful with kexec.
  1962. config CRASH_DUMP
  1963. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1964. depends on EXPERIMENTAL
  1965. help
  1966. Generate crash dump after being started by kexec. This should
  1967. be normally only set in special crash dump kernels which are
  1968. loaded in the main kernel with kexec-tools into a specially
  1969. reserved region and then later executed after a crash by
  1970. kdump/kexec. The crash dump kernel must be compiled to a
  1971. memory address not used by the main kernel
  1972. For more details see Documentation/kdump/kdump.txt
  1973. config AUTO_ZRELADDR
  1974. bool "Auto calculation of the decompressed kernel image address"
  1975. depends on !ZBOOT_ROM && !ARCH_U300
  1976. help
  1977. ZRELADDR is the physical address where the decompressed kernel
  1978. image will be placed. If AUTO_ZRELADDR is selected, the address
  1979. will be determined at run-time by masking the current IP with
  1980. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1981. from start of memory.
  1982. endmenu
  1983. menu "CPU Power Management"
  1984. if ARCH_HAS_CPUFREQ
  1985. source "drivers/cpufreq/Kconfig"
  1986. config CPU_FREQ_IMX
  1987. tristate "CPUfreq driver for i.MX CPUs"
  1988. depends on ARCH_MXC && CPU_FREQ
  1989. select CPU_FREQ_TABLE
  1990. help
  1991. This enables the CPUfreq driver for i.MX CPUs.
  1992. config CPU_FREQ_SA1100
  1993. bool
  1994. config CPU_FREQ_SA1110
  1995. bool
  1996. config CPU_FREQ_INTEGRATOR
  1997. tristate "CPUfreq driver for ARM Integrator CPUs"
  1998. depends on ARCH_INTEGRATOR && CPU_FREQ
  1999. default y
  2000. help
  2001. This enables the CPUfreq driver for ARM Integrator CPUs.
  2002. For details, take a look at <file:Documentation/cpu-freq>.
  2003. If in doubt, say Y.
  2004. config CPU_FREQ_PXA
  2005. bool
  2006. depends on CPU_FREQ && ARCH_PXA && PXA25x
  2007. default y
  2008. select CPU_FREQ_TABLE
  2009. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  2010. config CPU_FREQ_S3C
  2011. bool
  2012. help
  2013. Internal configuration node for common cpufreq on Samsung SoC
  2014. config CPU_FREQ_S3C24XX
  2015. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  2016. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  2017. select CPU_FREQ_S3C
  2018. help
  2019. This enables the CPUfreq driver for the Samsung S3C24XX family
  2020. of CPUs.
  2021. For details, take a look at <file:Documentation/cpu-freq>.
  2022. If in doubt, say N.
  2023. config CPU_FREQ_S3C24XX_PLL
  2024. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  2025. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  2026. help
  2027. Compile in support for changing the PLL frequency from the
  2028. S3C24XX series CPUfreq driver. The PLL takes time to settle
  2029. after a frequency change, so by default it is not enabled.
  2030. This also means that the PLL tables for the selected CPU(s) will
  2031. be built which may increase the size of the kernel image.
  2032. config CPU_FREQ_S3C24XX_DEBUG
  2033. bool "Debug CPUfreq Samsung driver core"
  2034. depends on CPU_FREQ_S3C24XX
  2035. help
  2036. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  2037. config CPU_FREQ_S3C24XX_IODEBUG
  2038. bool "Debug CPUfreq Samsung driver IO timing"
  2039. depends on CPU_FREQ_S3C24XX
  2040. help
  2041. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  2042. config CPU_FREQ_S3C24XX_DEBUGFS
  2043. bool "Export debugfs for CPUFreq"
  2044. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  2045. help
  2046. Export status information via debugfs.
  2047. endif
  2048. source "drivers/cpuidle/Kconfig"
  2049. endmenu
  2050. config CPU_FREQ_MSM
  2051. bool
  2052. depends on CPU_FREQ && ARCH_MSM
  2053. default y
  2054. help
  2055. This enables the CPUFreq driver for Qualcomm CPUs.
  2056. If in doubt, say Y.
  2057. menu "Floating point emulation"
  2058. comment "At least one emulation must be selected"
  2059. config FPE_NWFPE
  2060. bool "NWFPE math emulation"
  2061. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  2062. ---help---
  2063. Say Y to include the NWFPE floating point emulator in the kernel.
  2064. This is necessary to run most binaries. Linux does not currently
  2065. support floating point hardware so you need to say Y here even if
  2066. your machine has an FPA or floating point co-processor podule.
  2067. You may say N here if you are going to load the Acorn FPEmulator
  2068. early in the bootup.
  2069. config FPE_NWFPE_XP
  2070. bool "Support extended precision"
  2071. depends on FPE_NWFPE
  2072. help
  2073. Say Y to include 80-bit support in the kernel floating-point
  2074. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  2075. Note that gcc does not generate 80-bit operations by default,
  2076. so in most cases this option only enlarges the size of the
  2077. floating point emulator without any good reason.
  2078. You almost surely want to say N here.
  2079. config FPE_FASTFPE
  2080. bool "FastFPE math emulation (EXPERIMENTAL)"
  2081. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  2082. ---help---
  2083. Say Y here to include the FAST floating point emulator in the kernel.
  2084. This is an experimental much faster emulator which now also has full
  2085. precision for the mantissa. It does not support any exceptions.
  2086. It is very simple, and approximately 3-6 times faster than NWFPE.
  2087. It should be sufficient for most programs. It may be not suitable
  2088. for scientific calculations, but you have to check this for yourself.
  2089. If you do not feel you need a faster FP emulation you should better
  2090. choose NWFPE.
  2091. config VFP
  2092. bool "VFP-format floating point maths"
  2093. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  2094. help
  2095. Say Y to include VFP support code in the kernel. This is needed
  2096. if your hardware includes a VFP unit.
  2097. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  2098. release notes and additional status information.
  2099. Say N if your target does not have VFP hardware.
  2100. config VFPv3
  2101. bool
  2102. depends on VFP
  2103. default y if CPU_V7
  2104. config NEON
  2105. bool "Advanced SIMD (NEON) Extension support"
  2106. depends on VFPv3 && CPU_V7
  2107. help
  2108. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  2109. Extension.
  2110. config KERNEL_MODE_NEON
  2111. bool "Support for NEON in kernel mode"
  2112. default n
  2113. depends on NEON
  2114. help
  2115. Say Y to include support for NEON in kernel mode.
  2116. endmenu
  2117. menu "Userspace binary formats"
  2118. source "fs/Kconfig.binfmt"
  2119. config ARTHUR
  2120. tristate "RISC OS personality"
  2121. depends on !AEABI
  2122. help
  2123. Say Y here to include the kernel code necessary if you want to run
  2124. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  2125. experimental; if this sounds frightening, say N and sleep in peace.
  2126. You can also say M here to compile this support as a module (which
  2127. will be called arthur).
  2128. endmenu
  2129. menu "Power management options"
  2130. source "kernel/power/Kconfig"
  2131. config ARCH_SUSPEND_POSSIBLE
  2132. depends on !ARCH_S5PC100 && !ARCH_FSM9XXX
  2133. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  2134. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  2135. def_bool y
  2136. config ARM_CPU_SUSPEND
  2137. def_bool PM_SLEEP
  2138. endmenu
  2139. source "net/Kconfig"
  2140. source "drivers/Kconfig"
  2141. source "fs/Kconfig"
  2142. source "arch/arm/Kconfig.debug"
  2143. source "security/Kconfig"
  2144. source "crypto/Kconfig"
  2145. source "lib/Kconfig"