ci13xxx_udc.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890
  1. /*
  2. * ci13xxx_udc.c - MIPS USB IP core family device controller
  3. *
  4. * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
  5. *
  6. * Author: David Lopo
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. /*
  13. * Description: MIPS USB IP core family device controller
  14. * Currently it only supports IP part number CI13412
  15. *
  16. * This driver is composed of several blocks:
  17. * - HW: hardware interface
  18. * - DBG: debug facilities (optional)
  19. * - UTIL: utilities
  20. * - ISR: interrupts handling
  21. * - ENDPT: endpoint operations (Gadget API)
  22. * - GADGET: gadget operations (Gadget API)
  23. * - BUS: bus glue code, bus abstraction layer
  24. *
  25. * Compile Options
  26. * - CONFIG_USB_GADGET_DEBUG_FILES: enable debug facilities
  27. * - STALL_IN: non-empty bulk-in pipes cannot be halted
  28. * if defined mass storage compliance succeeds but with warnings
  29. * => case 4: Hi > Dn
  30. * => case 5: Hi > Di
  31. * => case 8: Hi <> Do
  32. * if undefined usbtest 13 fails
  33. * - TRACE: enable function tracing (depends on DEBUG)
  34. *
  35. * Main Features
  36. * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
  37. * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
  38. * - Normal & LPM support
  39. *
  40. * USBTEST Report
  41. * - OK: 0-12, 13 (STALL_IN defined) & 14
  42. * - Not Supported: 15 & 16 (ISO)
  43. *
  44. * TODO List
  45. * - OTG
  46. * - Isochronous & Interrupt Traffic
  47. * - Handle requests which spawns into several TDs
  48. * - GET_STATUS(device) - always reports 0
  49. * - Gadget API (majority of optional features)
  50. */
  51. #include <linux/delay.h>
  52. #include <linux/device.h>
  53. #include <linux/dmapool.h>
  54. #include <linux/dma-mapping.h>
  55. #include <linux/init.h>
  56. #include <linux/ratelimit.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/io.h>
  59. #include <linux/irq.h>
  60. #include <linux/kernel.h>
  61. #include <linux/slab.h>
  62. #include <linux/module.h>
  63. #include <linux/pm_runtime.h>
  64. #include <linux/usb/ch9.h>
  65. #include <linux/usb/gadget.h>
  66. #include <linux/usb/otg.h>
  67. #include <linux/usb/msm_hsusb.h>
  68. #include <linux/tracepoint.h>
  69. #include <mach/usb_trace.h>
  70. #include "ci13xxx_udc.h"
  71. /******************************************************************************
  72. * DEFINE
  73. *****************************************************************************/
  74. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  75. #define USB_MAX_TIMEOUT 25 /* 25msec timeout */
  76. #define EP_PRIME_CHECK_DELAY (jiffies + msecs_to_jiffies(1000))
  77. #define MAX_PRIME_CHECK_RETRY 3 /*Wait for 3sec for EP prime failure */
  78. /* ctrl register bank access */
  79. static DEFINE_SPINLOCK(udc_lock);
  80. /* control endpoint description */
  81. static const struct usb_endpoint_descriptor
  82. ctrl_endpt_out_desc = {
  83. .bLength = USB_DT_ENDPOINT_SIZE,
  84. .bDescriptorType = USB_DT_ENDPOINT,
  85. .bEndpointAddress = USB_DIR_OUT,
  86. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  87. .wMaxPacketSize = cpu_to_le16(CTRL_PAYLOAD_MAX),
  88. };
  89. static const struct usb_endpoint_descriptor
  90. ctrl_endpt_in_desc = {
  91. .bLength = USB_DT_ENDPOINT_SIZE,
  92. .bDescriptorType = USB_DT_ENDPOINT,
  93. .bEndpointAddress = USB_DIR_IN,
  94. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  95. .wMaxPacketSize = cpu_to_le16(CTRL_PAYLOAD_MAX),
  96. };
  97. /* UDC descriptor */
  98. static struct ci13xxx *_udc;
  99. /* Interrupt statistics */
  100. #define ISR_MASK 0x1F
  101. static struct {
  102. u32 test;
  103. u32 ui;
  104. u32 uei;
  105. u32 pci;
  106. u32 uri;
  107. u32 sli;
  108. u32 none;
  109. struct {
  110. u32 cnt;
  111. u32 buf[ISR_MASK+1];
  112. u32 idx;
  113. } hndl;
  114. } isr_statistics;
  115. /**
  116. * ffs_nr: find first (least significant) bit set
  117. * @x: the word to search
  118. *
  119. * This function returns bit number (instead of position)
  120. */
  121. static int ffs_nr(u32 x)
  122. {
  123. int n = ffs(x);
  124. return n ? n-1 : 32;
  125. }
  126. struct ci13xxx_ebi_err_entry {
  127. u32 *usb_req_buf;
  128. u32 usb_req_length;
  129. u32 ep_info;
  130. struct ci13xxx_ebi_err_entry *next;
  131. };
  132. struct ci13xxx_ebi_err_data {
  133. u32 ebi_err_addr;
  134. u32 apkt0;
  135. u32 apkt1;
  136. struct ci13xxx_ebi_err_entry *ebi_err_entry;
  137. };
  138. static struct ci13xxx_ebi_err_data *ebi_err_data;
  139. /******************************************************************************
  140. * HW block
  141. *****************************************************************************/
  142. /* register bank descriptor */
  143. static struct {
  144. unsigned lpm; /* is LPM? */
  145. void __iomem *abs; /* bus map offset */
  146. void __iomem *cap; /* bus map offset + CAP offset + CAP data */
  147. size_t size; /* bank size */
  148. } hw_bank;
  149. /* MSM specific */
  150. #define ABS_AHBBURST (0x0090UL)
  151. #define ABS_AHBMODE (0x0098UL)
  152. /* UDC register map */
  153. #define ABS_CAPLENGTH (0x100UL)
  154. #define ABS_HCCPARAMS (0x108UL)
  155. #define ABS_DCCPARAMS (0x124UL)
  156. #define ABS_TESTMODE (hw_bank.lpm ? 0x0FCUL : 0x138UL)
  157. /* offset to CAPLENTGH (addr + data) */
  158. #define CAP_USBCMD (0x000UL)
  159. #define CAP_USBSTS (0x004UL)
  160. #define CAP_USBINTR (0x008UL)
  161. #define CAP_DEVICEADDR (0x014UL)
  162. #define CAP_ENDPTLISTADDR (0x018UL)
  163. #define CAP_PORTSC (0x044UL)
  164. #define CAP_DEVLC (0x084UL)
  165. #define CAP_ENDPTPIPEID (0x0BCUL)
  166. #define CAP_USBMODE (hw_bank.lpm ? 0x0C8UL : 0x068UL)
  167. #define CAP_ENDPTSETUPSTAT (hw_bank.lpm ? 0x0D8UL : 0x06CUL)
  168. #define CAP_ENDPTPRIME (hw_bank.lpm ? 0x0DCUL : 0x070UL)
  169. #define CAP_ENDPTFLUSH (hw_bank.lpm ? 0x0E0UL : 0x074UL)
  170. #define CAP_ENDPTSTAT (hw_bank.lpm ? 0x0E4UL : 0x078UL)
  171. #define CAP_ENDPTCOMPLETE (hw_bank.lpm ? 0x0E8UL : 0x07CUL)
  172. #define CAP_ENDPTCTRL (hw_bank.lpm ? 0x0ECUL : 0x080UL)
  173. #define CAP_LAST (hw_bank.lpm ? 0x12CUL : 0x0C0UL)
  174. #define REMOTE_WAKEUP_DELAY msecs_to_jiffies(200)
  175. /* maximum number of enpoints: valid only after hw_device_reset() */
  176. static unsigned hw_ep_max;
  177. static void dbg_usb_op_fail(u8 addr, const char *name,
  178. const struct ci13xxx_ep *mep);
  179. /**
  180. * hw_ep_bit: calculates the bit number
  181. * @num: endpoint number
  182. * @dir: endpoint direction
  183. *
  184. * This function returns bit number
  185. */
  186. static inline int hw_ep_bit(int num, int dir)
  187. {
  188. return num + (dir ? 16 : 0);
  189. }
  190. static int ep_to_bit(int n)
  191. {
  192. int fill = 16 - hw_ep_max / 2;
  193. if (n >= hw_ep_max / 2)
  194. n += fill;
  195. return n;
  196. }
  197. /**
  198. * hw_aread: reads from register bitfield
  199. * @addr: address relative to bus map
  200. * @mask: bitfield mask
  201. *
  202. * This function returns register bitfield data
  203. */
  204. static u32 hw_aread(u32 addr, u32 mask)
  205. {
  206. return ioread32(addr + hw_bank.abs) & mask;
  207. }
  208. /**
  209. * hw_awrite: writes to register bitfield
  210. * @addr: address relative to bus map
  211. * @mask: bitfield mask
  212. * @data: new data
  213. */
  214. static void hw_awrite(u32 addr, u32 mask, u32 data)
  215. {
  216. iowrite32(hw_aread(addr, ~mask) | (data & mask),
  217. addr + hw_bank.abs);
  218. }
  219. /**
  220. * hw_cread: reads from register bitfield
  221. * @addr: address relative to CAP offset plus content
  222. * @mask: bitfield mask
  223. *
  224. * This function returns register bitfield data
  225. */
  226. static u32 hw_cread(u32 addr, u32 mask)
  227. {
  228. return ioread32(addr + hw_bank.cap) & mask;
  229. }
  230. /**
  231. * hw_cwrite: writes to register bitfield
  232. * @addr: address relative to CAP offset plus content
  233. * @mask: bitfield mask
  234. * @data: new data
  235. */
  236. static void hw_cwrite(u32 addr, u32 mask, u32 data)
  237. {
  238. iowrite32(hw_cread(addr, ~mask) | (data & mask),
  239. addr + hw_bank.cap);
  240. }
  241. /**
  242. * hw_ctest_and_clear: tests & clears register bitfield
  243. * @addr: address relative to CAP offset plus content
  244. * @mask: bitfield mask
  245. *
  246. * This function returns register bitfield data
  247. */
  248. static u32 hw_ctest_and_clear(u32 addr, u32 mask)
  249. {
  250. u32 reg = hw_cread(addr, mask);
  251. iowrite32(reg, addr + hw_bank.cap);
  252. return reg;
  253. }
  254. /**
  255. * hw_ctest_and_write: tests & writes register bitfield
  256. * @addr: address relative to CAP offset plus content
  257. * @mask: bitfield mask
  258. * @data: new data
  259. *
  260. * This function returns register bitfield data
  261. */
  262. static u32 hw_ctest_and_write(u32 addr, u32 mask, u32 data)
  263. {
  264. u32 reg = hw_cread(addr, ~0);
  265. iowrite32((reg & ~mask) | (data & mask), addr + hw_bank.cap);
  266. return (reg & mask) >> ffs_nr(mask);
  267. }
  268. static int hw_device_init(void __iomem *base)
  269. {
  270. u32 reg;
  271. /* bank is a module variable */
  272. hw_bank.abs = base;
  273. hw_bank.cap = hw_bank.abs;
  274. hw_bank.cap += ABS_CAPLENGTH;
  275. hw_bank.cap += ioread8(hw_bank.cap);
  276. reg = hw_aread(ABS_HCCPARAMS, HCCPARAMS_LEN) >> ffs_nr(HCCPARAMS_LEN);
  277. hw_bank.lpm = reg;
  278. hw_bank.size = hw_bank.cap - hw_bank.abs;
  279. hw_bank.size += CAP_LAST;
  280. hw_bank.size /= sizeof(u32);
  281. reg = hw_aread(ABS_DCCPARAMS, DCCPARAMS_DEN) >> ffs_nr(DCCPARAMS_DEN);
  282. hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
  283. if (hw_ep_max == 0 || hw_ep_max > ENDPT_MAX)
  284. return -ENODEV;
  285. /* setup lock mode ? */
  286. /* ENDPTSETUPSTAT is '0' by default */
  287. /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
  288. return 0;
  289. }
  290. /**
  291. * hw_device_reset: resets chip (execute without interruption)
  292. * @base: register base address
  293. *
  294. * This function returns an error code
  295. */
  296. static int hw_device_reset(struct ci13xxx *udc)
  297. {
  298. int delay_count = 25; /* 250 usec */
  299. /* should flush & stop before reset */
  300. hw_cwrite(CAP_ENDPTFLUSH, ~0, ~0);
  301. hw_cwrite(CAP_USBCMD, USBCMD_RS, 0);
  302. hw_cwrite(CAP_USBCMD, USBCMD_RST, USBCMD_RST);
  303. while (delay_count-- && hw_cread(CAP_USBCMD, USBCMD_RST))
  304. udelay(10);
  305. if (delay_count < 0)
  306. pr_err("USB controller reset failed\n");
  307. if (udc->udc_driver->notify_event)
  308. udc->udc_driver->notify_event(udc,
  309. CI13XXX_CONTROLLER_RESET_EVENT);
  310. /* USBMODE should be configured step by step */
  311. hw_cwrite(CAP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
  312. hw_cwrite(CAP_USBMODE, USBMODE_CM, USBMODE_CM_DEVICE);
  313. hw_cwrite(CAP_USBMODE, USBMODE_SLOM, USBMODE_SLOM); /* HW >= 2.3 */
  314. /*
  315. * ITC (Interrupt Threshold Control) field is to set the maximum
  316. * rate at which the device controller will issue interrupts.
  317. * The maximum interrupt interval measured in micro frames.
  318. * Valid values are 0, 1, 2, 4, 8, 16, 32, 64. The default value is
  319. * 8 micro frames. If CPU can handle interrupts at faster rate, ITC
  320. * can be set to lesser value to gain performance.
  321. */
  322. if (udc->udc_driver->nz_itc)
  323. hw_cwrite(CAP_USBCMD, USBCMD_ITC_MASK,
  324. USBCMD_ITC(udc->udc_driver->nz_itc));
  325. else if (udc->udc_driver->flags & CI13XXX_ZERO_ITC)
  326. hw_cwrite(CAP_USBCMD, USBCMD_ITC_MASK, USBCMD_ITC(0));
  327. if (hw_cread(CAP_USBMODE, USBMODE_CM) != USBMODE_CM_DEVICE) {
  328. pr_err("cannot enter in device mode");
  329. pr_err("lpm = %i", hw_bank.lpm);
  330. return -ENODEV;
  331. }
  332. return 0;
  333. }
  334. /**
  335. * hw_device_state: enables/disables interrupts & starts/stops device (execute
  336. * without interruption)
  337. * @dma: 0 => disable, !0 => enable and set dma engine
  338. *
  339. * This function returns an error code
  340. */
  341. static int hw_device_state(u32 dma)
  342. {
  343. struct ci13xxx *udc = _udc;
  344. struct usb_gadget *gadget = &udc->gadget;
  345. if (dma) {
  346. if (gadget->streaming_enabled || !(udc->udc_driver->flags &
  347. CI13XXX_DISABLE_STREAMING)) {
  348. hw_cwrite(CAP_USBMODE, USBMODE_SDIS, 0);
  349. pr_debug("%s(): streaming mode is enabled. USBMODE:%x\n",
  350. __func__, hw_cread(CAP_USBMODE, ~0));
  351. } else {
  352. hw_cwrite(CAP_USBMODE, USBMODE_SDIS, USBMODE_SDIS);
  353. pr_debug("%s(): streaming mode is disabled. USBMODE:%x\n",
  354. __func__, hw_cread(CAP_USBMODE, ~0));
  355. }
  356. hw_cwrite(CAP_ENDPTLISTADDR, ~0, dma);
  357. if (udc->udc_driver->notify_event)
  358. udc->udc_driver->notify_event(udc,
  359. CI13XXX_CONTROLLER_CONNECT_EVENT);
  360. /* Set BIT(31) to enable AHB2AHB Bypass functionality */
  361. if (udc->udc_driver->flags & CI13XXX_ENABLE_AHB2AHB_BYPASS) {
  362. hw_awrite(ABS_AHBMODE, AHB2AHB_BYPASS, AHB2AHB_BYPASS);
  363. pr_debug("%s(): ByPass Mode is enabled. AHBMODE:%x\n",
  364. __func__, hw_aread(ABS_AHBMODE, ~0));
  365. }
  366. /* interrupt, error, port change, reset, sleep/suspend */
  367. hw_cwrite(CAP_USBINTR, ~0,
  368. USBi_UI|USBi_UEI|USBi_PCI|USBi_URI|USBi_SLI);
  369. hw_cwrite(CAP_USBCMD, USBCMD_RS, USBCMD_RS);
  370. } else {
  371. hw_cwrite(CAP_USBCMD, USBCMD_RS, 0);
  372. hw_cwrite(CAP_USBINTR, ~0, 0);
  373. /* Clear BIT(31) to disable AHB2AHB Bypass functionality */
  374. if (udc->udc_driver->flags & CI13XXX_ENABLE_AHB2AHB_BYPASS) {
  375. hw_awrite(ABS_AHBMODE, AHB2AHB_BYPASS, 0);
  376. pr_debug("%s(): ByPass Mode is disabled. AHBMODE:%x\n",
  377. __func__, hw_aread(ABS_AHBMODE, ~0));
  378. }
  379. }
  380. return 0;
  381. }
  382. static void debug_ept_flush_info(int ep_num, int dir)
  383. {
  384. struct ci13xxx *udc = _udc;
  385. struct ci13xxx_ep *mep;
  386. if (dir)
  387. mep = &udc->ci13xxx_ep[ep_num + hw_ep_max/2];
  388. else
  389. mep = &udc->ci13xxx_ep[ep_num];
  390. pr_err_ratelimited("USB Registers\n");
  391. pr_err_ratelimited("USBCMD:%x\n", hw_cread(CAP_USBCMD, ~0));
  392. pr_err_ratelimited("USBSTS:%x\n", hw_cread(CAP_USBSTS, ~0));
  393. pr_err_ratelimited("ENDPTLISTADDR:%x\n",
  394. hw_cread(CAP_ENDPTLISTADDR, ~0));
  395. pr_err_ratelimited("PORTSC:%x\n", hw_cread(CAP_PORTSC, ~0));
  396. pr_err_ratelimited("USBMODE:%x\n", hw_cread(CAP_USBMODE, ~0));
  397. pr_err_ratelimited("ENDPTSTAT:%x\n", hw_cread(CAP_ENDPTSTAT, ~0));
  398. dbg_usb_op_fail(0xFF, "FLUSHF", mep);
  399. }
  400. /**
  401. * hw_ep_flush: flush endpoint fifo (execute without interruption)
  402. * @num: endpoint number
  403. * @dir: endpoint direction
  404. *
  405. * This function returns an error code
  406. */
  407. static int hw_ep_flush(int num, int dir)
  408. {
  409. ktime_t start, diff;
  410. int n = hw_ep_bit(num, dir);
  411. struct ci13xxx_ep *mEp = &_udc->ci13xxx_ep[n];
  412. /* Flush ep0 even when queue is empty */
  413. if (_udc->skip_flush || (num && list_empty(&mEp->qh.queue)))
  414. return 0;
  415. start = ktime_get();
  416. do {
  417. /* flush any pending transfer */
  418. hw_cwrite(CAP_ENDPTFLUSH, BIT(n), BIT(n));
  419. while (hw_cread(CAP_ENDPTFLUSH, BIT(n))) {
  420. cpu_relax();
  421. diff = ktime_sub(ktime_get(), start);
  422. if (ktime_to_ms(diff) > USB_MAX_TIMEOUT) {
  423. printk_ratelimited(KERN_ERR
  424. "%s: Failed to flush ep#%d %s\n",
  425. __func__, num,
  426. dir ? "IN" : "OUT");
  427. debug_ept_flush_info(num, dir);
  428. _udc->skip_flush = true;
  429. return 0;
  430. }
  431. }
  432. } while (hw_cread(CAP_ENDPTSTAT, BIT(n)));
  433. return 0;
  434. }
  435. /**
  436. * hw_ep_disable: disables endpoint (execute without interruption)
  437. * @num: endpoint number
  438. * @dir: endpoint direction
  439. *
  440. * This function returns an error code
  441. */
  442. static int hw_ep_disable(int num, int dir)
  443. {
  444. hw_cwrite(CAP_ENDPTCTRL + num * sizeof(u32),
  445. dir ? ENDPTCTRL_TXE : ENDPTCTRL_RXE, 0);
  446. return 0;
  447. }
  448. /**
  449. * hw_ep_enable: enables endpoint (execute without interruption)
  450. * @num: endpoint number
  451. * @dir: endpoint direction
  452. * @type: endpoint type
  453. *
  454. * This function returns an error code
  455. */
  456. static int hw_ep_enable(int num, int dir, int type)
  457. {
  458. u32 mask, data;
  459. if (dir) {
  460. mask = ENDPTCTRL_TXT; /* type */
  461. data = type << ffs_nr(mask);
  462. mask |= ENDPTCTRL_TXS; /* unstall */
  463. mask |= ENDPTCTRL_TXR; /* reset data toggle */
  464. data |= ENDPTCTRL_TXR;
  465. mask |= ENDPTCTRL_TXE; /* enable */
  466. data |= ENDPTCTRL_TXE;
  467. } else {
  468. mask = ENDPTCTRL_RXT; /* type */
  469. data = type << ffs_nr(mask);
  470. mask |= ENDPTCTRL_RXS; /* unstall */
  471. mask |= ENDPTCTRL_RXR; /* reset data toggle */
  472. data |= ENDPTCTRL_RXR;
  473. mask |= ENDPTCTRL_RXE; /* enable */
  474. data |= ENDPTCTRL_RXE;
  475. }
  476. hw_cwrite(CAP_ENDPTCTRL + num * sizeof(u32), mask, data);
  477. /* make sure endpoint is enabled before returning */
  478. mb();
  479. return 0;
  480. }
  481. /**
  482. * hw_ep_get_halt: return endpoint halt status
  483. * @num: endpoint number
  484. * @dir: endpoint direction
  485. *
  486. * This function returns 1 if endpoint halted
  487. */
  488. static int hw_ep_get_halt(int num, int dir)
  489. {
  490. u32 mask = dir ? ENDPTCTRL_TXS : ENDPTCTRL_RXS;
  491. return hw_cread(CAP_ENDPTCTRL + num * sizeof(u32), mask) ? 1 : 0;
  492. }
  493. /**
  494. * hw_test_and_clear_setup_status: test & clear setup status (execute without
  495. * interruption)
  496. * @n: endpoint number
  497. *
  498. * This function returns setup status
  499. */
  500. static int hw_test_and_clear_setup_status(int n)
  501. {
  502. n = ep_to_bit(n);
  503. return hw_ctest_and_clear(CAP_ENDPTSETUPSTAT, BIT(n));
  504. }
  505. /**
  506. * hw_ep_prime: primes endpoint (execute without interruption)
  507. * @num: endpoint number
  508. * @dir: endpoint direction
  509. * @is_ctrl: true if control endpoint
  510. *
  511. * This function returns an error code
  512. */
  513. static int hw_ep_prime(int num, int dir, int is_ctrl)
  514. {
  515. int n = hw_ep_bit(num, dir);
  516. if (is_ctrl && dir == RX && hw_cread(CAP_ENDPTSETUPSTAT, BIT(num)))
  517. return -EAGAIN;
  518. hw_cwrite(CAP_ENDPTPRIME, BIT(n), BIT(n));
  519. if (is_ctrl && dir == RX && hw_cread(CAP_ENDPTSETUPSTAT, BIT(num)))
  520. return -EAGAIN;
  521. /* status shoult be tested according with manual but it doesn't work */
  522. return 0;
  523. }
  524. /**
  525. * hw_ep_set_halt: configures ep halt & resets data toggle after clear (execute
  526. * without interruption)
  527. * @num: endpoint number
  528. * @dir: endpoint direction
  529. * @value: true => stall, false => unstall
  530. *
  531. * This function returns an error code
  532. */
  533. static int hw_ep_set_halt(int num, int dir, int value)
  534. {
  535. u32 addr, mask_xs, mask_xr;
  536. if (value != 0 && value != 1)
  537. return -EINVAL;
  538. do {
  539. if (hw_cread(CAP_ENDPTSETUPSTAT, BIT(num)))
  540. return 0;
  541. addr = CAP_ENDPTCTRL + num * sizeof(u32);
  542. mask_xs = dir ? ENDPTCTRL_TXS : ENDPTCTRL_RXS;
  543. mask_xr = dir ? ENDPTCTRL_TXR : ENDPTCTRL_RXR;
  544. /* data toggle - reserved for EP0 but it's in ESS */
  545. hw_cwrite(addr, mask_xs|mask_xr, value ? mask_xs : mask_xr);
  546. } while (value != hw_ep_get_halt(num, dir));
  547. return 0;
  548. }
  549. /**
  550. * hw_intr_clear: disables interrupt & clears interrupt status (execute without
  551. * interruption)
  552. * @n: interrupt bit
  553. *
  554. * This function returns an error code
  555. */
  556. static int hw_intr_clear(int n)
  557. {
  558. if (n >= REG_BITS)
  559. return -EINVAL;
  560. hw_cwrite(CAP_USBINTR, BIT(n), 0);
  561. hw_cwrite(CAP_USBSTS, BIT(n), BIT(n));
  562. return 0;
  563. }
  564. /**
  565. * hw_intr_force: enables interrupt & forces interrupt status (execute without
  566. * interruption)
  567. * @n: interrupt bit
  568. *
  569. * This function returns an error code
  570. */
  571. static int hw_intr_force(int n)
  572. {
  573. if (n >= REG_BITS)
  574. return -EINVAL;
  575. hw_awrite(ABS_TESTMODE, TESTMODE_FORCE, TESTMODE_FORCE);
  576. hw_cwrite(CAP_USBINTR, BIT(n), BIT(n));
  577. hw_cwrite(CAP_USBSTS, BIT(n), BIT(n));
  578. hw_awrite(ABS_TESTMODE, TESTMODE_FORCE, 0);
  579. return 0;
  580. }
  581. /**
  582. * hw_is_port_high_speed: test if port is high speed
  583. *
  584. * This function returns true if high speed port
  585. */
  586. static int hw_port_is_high_speed(void)
  587. {
  588. return hw_bank.lpm ? hw_cread(CAP_DEVLC, DEVLC_PSPD) :
  589. hw_cread(CAP_PORTSC, PORTSC_HSP);
  590. }
  591. /**
  592. * hw_port_test_get: reads port test mode value
  593. *
  594. * This function returns port test mode value
  595. */
  596. static u8 hw_port_test_get(void)
  597. {
  598. return hw_cread(CAP_PORTSC, PORTSC_PTC) >> ffs_nr(PORTSC_PTC);
  599. }
  600. /**
  601. * hw_port_test_set: writes port test mode (execute without interruption)
  602. * @mode: new value
  603. *
  604. * This function returns an error code
  605. */
  606. static int hw_port_test_set(u8 mode)
  607. {
  608. const u8 TEST_MODE_MAX = 7;
  609. if (mode > TEST_MODE_MAX)
  610. return -EINVAL;
  611. hw_cwrite(CAP_PORTSC, PORTSC_PTC, mode << ffs_nr(PORTSC_PTC));
  612. return 0;
  613. }
  614. /**
  615. * hw_read_intr_enable: returns interrupt enable register
  616. *
  617. * This function returns register data
  618. */
  619. static u32 hw_read_intr_enable(void)
  620. {
  621. return hw_cread(CAP_USBINTR, ~0);
  622. }
  623. /**
  624. * hw_read_intr_status: returns interrupt status register
  625. *
  626. * This function returns register data
  627. */
  628. static u32 hw_read_intr_status(void)
  629. {
  630. return hw_cread(CAP_USBSTS, ~0);
  631. }
  632. /**
  633. * hw_register_read: reads all device registers (execute without interruption)
  634. * @buf: destination buffer
  635. * @size: buffer size
  636. *
  637. * This function returns number of registers read
  638. */
  639. static size_t hw_register_read(u32 *buf, size_t size)
  640. {
  641. unsigned i;
  642. if (size > hw_bank.size)
  643. size = hw_bank.size;
  644. for (i = 0; i < size; i++)
  645. buf[i] = hw_aread(i * sizeof(u32), ~0);
  646. return size;
  647. }
  648. /**
  649. * hw_register_write: writes to register
  650. * @addr: register address
  651. * @data: register value
  652. *
  653. * This function returns an error code
  654. */
  655. static int hw_register_write(u16 addr, u32 data)
  656. {
  657. /* align */
  658. addr /= sizeof(u32);
  659. if (addr >= hw_bank.size)
  660. return -EINVAL;
  661. /* align */
  662. addr *= sizeof(u32);
  663. hw_awrite(addr, ~0, data);
  664. return 0;
  665. }
  666. /**
  667. * hw_test_and_clear_complete: test & clear complete status (execute without
  668. * interruption)
  669. * @n: endpoint number
  670. *
  671. * This function returns complete status
  672. */
  673. static int hw_test_and_clear_complete(int n)
  674. {
  675. n = ep_to_bit(n);
  676. return hw_ctest_and_clear(CAP_ENDPTCOMPLETE, BIT(n));
  677. }
  678. /**
  679. * hw_test_and_clear_intr_active: test & clear active interrupts (execute
  680. * without interruption)
  681. *
  682. * This function returns active interrutps
  683. */
  684. static u32 hw_test_and_clear_intr_active(void)
  685. {
  686. u32 reg = hw_read_intr_status() & hw_read_intr_enable();
  687. hw_cwrite(CAP_USBSTS, ~0, reg);
  688. return reg;
  689. }
  690. /**
  691. * hw_test_and_clear_setup_guard: test & clear setup guard (execute without
  692. * interruption)
  693. *
  694. * This function returns guard value
  695. */
  696. static int hw_test_and_clear_setup_guard(void)
  697. {
  698. return hw_ctest_and_write(CAP_USBCMD, USBCMD_SUTW, 0);
  699. }
  700. /**
  701. * hw_test_and_set_setup_guard: test & set setup guard (execute without
  702. * interruption)
  703. *
  704. * This function returns guard value
  705. */
  706. static int hw_test_and_set_setup_guard(void)
  707. {
  708. return hw_ctest_and_write(CAP_USBCMD, USBCMD_SUTW, USBCMD_SUTW);
  709. }
  710. /**
  711. * hw_usb_set_address: configures USB address (execute without interruption)
  712. * @value: new USB address
  713. *
  714. * This function returns an error code
  715. */
  716. static int hw_usb_set_address(u8 value)
  717. {
  718. /* advance */
  719. hw_cwrite(CAP_DEVICEADDR, DEVICEADDR_USBADR | DEVICEADDR_USBADRA,
  720. value << ffs_nr(DEVICEADDR_USBADR) | DEVICEADDR_USBADRA);
  721. return 0;
  722. }
  723. /**
  724. * hw_usb_reset: restart device after a bus reset (execute without
  725. * interruption)
  726. *
  727. * This function returns an error code
  728. */
  729. static int hw_usb_reset(void)
  730. {
  731. int delay_count = 10; /* 100 usec delay */
  732. hw_usb_set_address(0);
  733. /* ESS flushes only at end?!? */
  734. hw_cwrite(CAP_ENDPTFLUSH, ~0, ~0); /* flush all EPs */
  735. /* clear complete status */
  736. hw_cwrite(CAP_ENDPTCOMPLETE, 0, 0); /* writes its content */
  737. /* wait until all bits cleared */
  738. while (delay_count-- && hw_cread(CAP_ENDPTPRIME, ~0))
  739. udelay(10);
  740. if (delay_count < 0)
  741. pr_err("ENDPTPRIME is not cleared during bus reset\n");
  742. /* reset all endpoints ? */
  743. /* reset internal status and wait for further instructions
  744. no need to verify the port reset status (ESS does it) */
  745. return 0;
  746. }
  747. /******************************************************************************
  748. * DBG block
  749. *****************************************************************************/
  750. /**
  751. * show_device: prints information about device capabilities and status
  752. *
  753. * Check "device.h" for details
  754. */
  755. static ssize_t show_device(struct device *dev, struct device_attribute *attr,
  756. char *buf)
  757. {
  758. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  759. struct usb_gadget *gadget = &udc->gadget;
  760. int n = 0;
  761. dbg_trace("[%s] %pK\n", __func__, buf);
  762. if (attr == NULL || buf == NULL) {
  763. dev_err(dev, "[%s] EINVAL\n", __func__);
  764. return 0;
  765. }
  766. n += scnprintf(buf + n, PAGE_SIZE - n, "speed = %d\n",
  767. gadget->speed);
  768. n += scnprintf(buf + n, PAGE_SIZE - n, "max_speed = %d\n",
  769. gadget->max_speed);
  770. /* TODO: Scheduled for removal in 3.8. */
  771. n += scnprintf(buf + n, PAGE_SIZE - n, "is_dualspeed = %d\n",
  772. gadget_is_dualspeed(gadget));
  773. n += scnprintf(buf + n, PAGE_SIZE - n, "is_otg = %d\n",
  774. gadget->is_otg);
  775. n += scnprintf(buf + n, PAGE_SIZE - n, "is_a_peripheral = %d\n",
  776. gadget->is_a_peripheral);
  777. n += scnprintf(buf + n, PAGE_SIZE - n, "b_hnp_enable = %d\n",
  778. gadget->b_hnp_enable);
  779. n += scnprintf(buf + n, PAGE_SIZE - n, "a_hnp_support = %d\n",
  780. gadget->a_hnp_support);
  781. n += scnprintf(buf + n, PAGE_SIZE - n, "a_alt_hnp_support = %d\n",
  782. gadget->a_alt_hnp_support);
  783. n += scnprintf(buf + n, PAGE_SIZE - n, "name = %s\n",
  784. (gadget->name ? gadget->name : ""));
  785. return n;
  786. }
  787. static DEVICE_ATTR(device, S_IRUSR, show_device, NULL);
  788. /**
  789. * show_driver: prints information about attached gadget (if any)
  790. *
  791. * Check "device.h" for details
  792. */
  793. static ssize_t show_driver(struct device *dev, struct device_attribute *attr,
  794. char *buf)
  795. {
  796. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  797. struct usb_gadget_driver *driver = udc->driver;
  798. int n = 0;
  799. dbg_trace("[%s] %pK\n", __func__, buf);
  800. if (attr == NULL || buf == NULL) {
  801. dev_err(dev, "[%s] EINVAL\n", __func__);
  802. return 0;
  803. }
  804. if (driver == NULL)
  805. return scnprintf(buf, PAGE_SIZE,
  806. "There is no gadget attached!\n");
  807. n += scnprintf(buf + n, PAGE_SIZE - n, "function = %s\n",
  808. (driver->function ? driver->function : ""));
  809. n += scnprintf(buf + n, PAGE_SIZE - n, "max speed = %d\n",
  810. driver->max_speed);
  811. return n;
  812. }
  813. static DEVICE_ATTR(driver, S_IRUSR, show_driver, NULL);
  814. /* Maximum event message length */
  815. #define DBG_DATA_MSG 64UL
  816. /* Maximum event messages */
  817. #define DBG_DATA_MAX 128UL
  818. /* Event buffer descriptor */
  819. static struct {
  820. char (buf[DBG_DATA_MAX])[DBG_DATA_MSG]; /* buffer */
  821. unsigned idx; /* index */
  822. unsigned tty; /* print to console? */
  823. rwlock_t lck; /* lock */
  824. } dbg_data = {
  825. .idx = 0,
  826. .tty = 0,
  827. .lck = __RW_LOCK_UNLOCKED(lck)
  828. };
  829. /**
  830. * dbg_dec: decrements debug event index
  831. * @idx: buffer index
  832. */
  833. static void dbg_dec(unsigned *idx)
  834. {
  835. *idx = (*idx - 1) & (DBG_DATA_MAX-1);
  836. }
  837. /**
  838. * dbg_inc: increments debug event index
  839. * @idx: buffer index
  840. */
  841. static void dbg_inc(unsigned *idx)
  842. {
  843. *idx = (*idx + 1) & (DBG_DATA_MAX-1);
  844. }
  845. static unsigned int ep_addr_txdbg_mask;
  846. module_param(ep_addr_txdbg_mask, uint, S_IRUGO | S_IWUSR);
  847. static unsigned int ep_addr_rxdbg_mask;
  848. module_param(ep_addr_rxdbg_mask, uint, S_IRUGO | S_IWUSR);
  849. static int allow_dbg_print(u8 addr)
  850. {
  851. int dir, num;
  852. /* allow bus wide events */
  853. if (addr == 0xff)
  854. return 1;
  855. dir = addr & USB_ENDPOINT_DIR_MASK ? TX : RX;
  856. num = addr & ~USB_ENDPOINT_DIR_MASK;
  857. num = 1 << num;
  858. if ((dir == TX) && (num & ep_addr_txdbg_mask))
  859. return 1;
  860. if ((dir == RX) && (num & ep_addr_rxdbg_mask))
  861. return 1;
  862. return 0;
  863. }
  864. /**
  865. * dbg_print: prints the common part of the event
  866. * @addr: endpoint address
  867. * @name: event name
  868. * @status: status
  869. * @extra: extra information
  870. */
  871. static void dbg_print(u8 addr, const char *name, int status, const char *extra)
  872. {
  873. struct timeval tval;
  874. unsigned int stamp;
  875. unsigned long flags;
  876. if (!allow_dbg_print(addr))
  877. return;
  878. write_lock_irqsave(&dbg_data.lck, flags);
  879. do_gettimeofday(&tval);
  880. stamp = tval.tv_sec & 0xFFFF; /* 2^32 = 4294967296. Limit to 4096s */
  881. stamp = stamp * 1000000 + tval.tv_usec;
  882. scnprintf(dbg_data.buf[dbg_data.idx], DBG_DATA_MSG,
  883. "%04X\t? %02X %-7.7s %4i ?\t%s\n",
  884. stamp, addr, name, status, extra);
  885. dbg_inc(&dbg_data.idx);
  886. write_unlock_irqrestore(&dbg_data.lck, flags);
  887. if (dbg_data.tty != 0)
  888. pr_notice("%04X\t? %02X %-7.7s %4i ?\t%s\n",
  889. stamp, addr, name, status, extra);
  890. }
  891. /**
  892. * dbg_done: prints a DONE event
  893. * @addr: endpoint address
  894. * @td: transfer descriptor
  895. * @status: status
  896. */
  897. static void dbg_done(u8 addr, const u32 token, int status)
  898. {
  899. char msg[DBG_DATA_MSG];
  900. scnprintf(msg, sizeof(msg), "%d %02X",
  901. (int)(token & TD_TOTAL_BYTES) >> ffs_nr(TD_TOTAL_BYTES),
  902. (int)(token & TD_STATUS) >> ffs_nr(TD_STATUS));
  903. dbg_print(addr, "DONE", status, msg);
  904. }
  905. /**
  906. * dbg_event: prints a generic event
  907. * @addr: endpoint address
  908. * @name: event name
  909. * @status: status
  910. */
  911. static void dbg_event(u8 addr, const char *name, int status)
  912. {
  913. if (name != NULL)
  914. dbg_print(addr, name, status, "");
  915. }
  916. /*
  917. * dbg_queue: prints a QUEUE event
  918. * @addr: endpoint address
  919. * @req: USB request
  920. * @status: status
  921. */
  922. static void dbg_queue(u8 addr, const struct usb_request *req, int status)
  923. {
  924. char msg[DBG_DATA_MSG];
  925. if (req != NULL) {
  926. scnprintf(msg, sizeof(msg),
  927. "%d %d", !req->no_interrupt, req->length);
  928. dbg_print(addr, "QUEUE", status, msg);
  929. }
  930. }
  931. /**
  932. * dbg_setup: prints a SETUP event
  933. * @addr: endpoint address
  934. * @req: setup request
  935. */
  936. static void dbg_setup(u8 addr, const struct usb_ctrlrequest *req)
  937. {
  938. char msg[DBG_DATA_MSG];
  939. if (req != NULL) {
  940. scnprintf(msg, sizeof(msg),
  941. "%02X %02X %04X %04X %d", req->bRequestType,
  942. req->bRequest, le16_to_cpu(req->wValue),
  943. le16_to_cpu(req->wIndex), le16_to_cpu(req->wLength));
  944. dbg_print(addr, "SETUP", 0, msg);
  945. }
  946. }
  947. /**
  948. * dbg_usb_op_fail: prints USB Operation FAIL event
  949. * @addr: endpoint address
  950. * @mEp: endpoint structure
  951. */
  952. static void dbg_usb_op_fail(u8 addr, const char *name,
  953. const struct ci13xxx_ep *mep)
  954. {
  955. char msg[DBG_DATA_MSG];
  956. struct ci13xxx_req *req;
  957. struct list_head *ptr = NULL;
  958. if (mep != NULL) {
  959. scnprintf(msg, sizeof(msg),
  960. "%s Fail EP%d%s QH:%08X",
  961. name, mep->num,
  962. mep->dir ? "IN" : "OUT", mep->qh.ptr->cap);
  963. dbg_print(addr, name, 0, msg);
  964. scnprintf(msg, sizeof(msg),
  965. "cap:%08X %08X %08X\n",
  966. mep->qh.ptr->curr, mep->qh.ptr->td.next,
  967. mep->qh.ptr->td.token);
  968. dbg_print(addr, "QHEAD", 0, msg);
  969. list_for_each(ptr, &mep->qh.queue) {
  970. req = list_entry(ptr, struct ci13xxx_req, queue);
  971. scnprintf(msg, sizeof(msg),
  972. "%08X:%08X:%08X\n",
  973. req->dma, req->ptr->next,
  974. req->ptr->token);
  975. dbg_print(addr, "REQ", 0, msg);
  976. scnprintf(msg, sizeof(msg), "%08X:%d\n",
  977. req->ptr->page[0],
  978. req->req.status);
  979. dbg_print(addr, "REQPAGE", 0, msg);
  980. }
  981. }
  982. }
  983. /**
  984. * show_events: displays the event buffer
  985. *
  986. * Check "device.h" for details
  987. */
  988. static ssize_t show_events(struct device *dev, struct device_attribute *attr,
  989. char *buf)
  990. {
  991. unsigned long flags;
  992. unsigned i, j, n = 0;
  993. dbg_trace("[%s] %pK\n", __func__, buf);
  994. if (attr == NULL || buf == NULL) {
  995. dev_err(dev, "[%s] EINVAL\n", __func__);
  996. return 0;
  997. }
  998. read_lock_irqsave(&dbg_data.lck, flags);
  999. i = dbg_data.idx;
  1000. for (dbg_dec(&i); i != dbg_data.idx; dbg_dec(&i)) {
  1001. n += strlen(dbg_data.buf[i]);
  1002. if (n >= PAGE_SIZE) {
  1003. n -= strlen(dbg_data.buf[i]);
  1004. break;
  1005. }
  1006. }
  1007. for (j = 0, dbg_inc(&i); j < n; dbg_inc(&i))
  1008. j += scnprintf(buf + j, PAGE_SIZE - j,
  1009. "%s", dbg_data.buf[i]);
  1010. read_unlock_irqrestore(&dbg_data.lck, flags);
  1011. return n;
  1012. }
  1013. /**
  1014. * store_events: configure if events are going to be also printed to console
  1015. *
  1016. * Check "device.h" for details
  1017. */
  1018. static ssize_t store_events(struct device *dev, struct device_attribute *attr,
  1019. const char *buf, size_t count)
  1020. {
  1021. unsigned tty;
  1022. dbg_trace("[%s] %pK, %d\n", __func__, buf, count);
  1023. if (attr == NULL || buf == NULL) {
  1024. dev_err(dev, "[%s] EINVAL\n", __func__);
  1025. goto done;
  1026. }
  1027. if (sscanf(buf, "%u", &tty) != 1 || tty > 1) {
  1028. dev_err(dev, "<1|0>: enable|disable console log\n");
  1029. goto done;
  1030. }
  1031. dbg_data.tty = tty;
  1032. dev_info(dev, "tty = %u", dbg_data.tty);
  1033. done:
  1034. return count;
  1035. }
  1036. static DEVICE_ATTR(events, S_IRUSR | S_IWUSR, show_events, store_events);
  1037. /**
  1038. * show_inters: interrupt status, enable status and historic
  1039. *
  1040. * Check "device.h" for details
  1041. */
  1042. static ssize_t show_inters(struct device *dev, struct device_attribute *attr,
  1043. char *buf)
  1044. {
  1045. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1046. unsigned long flags;
  1047. u32 intr;
  1048. unsigned i, j, n = 0;
  1049. dbg_trace("[%s] %pK\n", __func__, buf);
  1050. if (attr == NULL || buf == NULL) {
  1051. dev_err(dev, "[%s] EINVAL\n", __func__);
  1052. return 0;
  1053. }
  1054. spin_lock_irqsave(udc->lock, flags);
  1055. n += scnprintf(buf + n, PAGE_SIZE - n,
  1056. "status = %08x\n", hw_read_intr_status());
  1057. n += scnprintf(buf + n, PAGE_SIZE - n,
  1058. "enable = %08x\n", hw_read_intr_enable());
  1059. n += scnprintf(buf + n, PAGE_SIZE - n, "*test = %d\n",
  1060. isr_statistics.test);
  1061. n += scnprintf(buf + n, PAGE_SIZE - n, "? ui = %d\n",
  1062. isr_statistics.ui);
  1063. n += scnprintf(buf + n, PAGE_SIZE - n, "? uei = %d\n",
  1064. isr_statistics.uei);
  1065. n += scnprintf(buf + n, PAGE_SIZE - n, "? pci = %d\n",
  1066. isr_statistics.pci);
  1067. n += scnprintf(buf + n, PAGE_SIZE - n, "? uri = %d\n",
  1068. isr_statistics.uri);
  1069. n += scnprintf(buf + n, PAGE_SIZE - n, "? sli = %d\n",
  1070. isr_statistics.sli);
  1071. n += scnprintf(buf + n, PAGE_SIZE - n, "*none = %d\n",
  1072. isr_statistics.none);
  1073. n += scnprintf(buf + n, PAGE_SIZE - n, "*hndl = %d\n",
  1074. isr_statistics.hndl.cnt);
  1075. for (i = isr_statistics.hndl.idx, j = 0; j <= ISR_MASK; j++, i++) {
  1076. i &= ISR_MASK;
  1077. intr = isr_statistics.hndl.buf[i];
  1078. if (USBi_UI & intr)
  1079. n += scnprintf(buf + n, PAGE_SIZE - n, "ui ");
  1080. intr &= ~USBi_UI;
  1081. if (USBi_UEI & intr)
  1082. n += scnprintf(buf + n, PAGE_SIZE - n, "uei ");
  1083. intr &= ~USBi_UEI;
  1084. if (USBi_PCI & intr)
  1085. n += scnprintf(buf + n, PAGE_SIZE - n, "pci ");
  1086. intr &= ~USBi_PCI;
  1087. if (USBi_URI & intr)
  1088. n += scnprintf(buf + n, PAGE_SIZE - n, "uri ");
  1089. intr &= ~USBi_URI;
  1090. if (USBi_SLI & intr)
  1091. n += scnprintf(buf + n, PAGE_SIZE - n, "sli ");
  1092. intr &= ~USBi_SLI;
  1093. if (intr)
  1094. n += scnprintf(buf + n, PAGE_SIZE - n, "??? ");
  1095. if (isr_statistics.hndl.buf[i])
  1096. n += scnprintf(buf + n, PAGE_SIZE - n, "\n");
  1097. }
  1098. spin_unlock_irqrestore(udc->lock, flags);
  1099. return n;
  1100. }
  1101. /**
  1102. * store_inters: enable & force or disable an individual interrutps
  1103. * (to be used for test purposes only)
  1104. *
  1105. * Check "device.h" for details
  1106. */
  1107. static ssize_t store_inters(struct device *dev, struct device_attribute *attr,
  1108. const char *buf, size_t count)
  1109. {
  1110. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1111. unsigned long flags;
  1112. unsigned en, bit;
  1113. dbg_trace("[%s] %pK, %d\n", __func__, buf, count);
  1114. if (attr == NULL || buf == NULL) {
  1115. dev_err(dev, "[%s] EINVAL\n", __func__);
  1116. goto done;
  1117. }
  1118. if (sscanf(buf, "%u %u", &en, &bit) != 2 || en > 1) {
  1119. dev_err(dev, "<1|0> <bit>: enable|disable interrupt");
  1120. goto done;
  1121. }
  1122. spin_lock_irqsave(udc->lock, flags);
  1123. if (en) {
  1124. if (hw_intr_force(bit))
  1125. dev_err(dev, "invalid bit number\n");
  1126. else
  1127. isr_statistics.test++;
  1128. } else {
  1129. if (hw_intr_clear(bit))
  1130. dev_err(dev, "invalid bit number\n");
  1131. }
  1132. spin_unlock_irqrestore(udc->lock, flags);
  1133. done:
  1134. return count;
  1135. }
  1136. static DEVICE_ATTR(inters, S_IRUSR | S_IWUSR, show_inters, store_inters);
  1137. /**
  1138. * show_port_test: reads port test mode
  1139. *
  1140. * Check "device.h" for details
  1141. */
  1142. static ssize_t show_port_test(struct device *dev,
  1143. struct device_attribute *attr, char *buf)
  1144. {
  1145. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1146. unsigned long flags;
  1147. unsigned mode;
  1148. dbg_trace("[%s] %pK\n", __func__, buf);
  1149. if (attr == NULL || buf == NULL) {
  1150. dev_err(dev, "[%s] EINVAL\n", __func__);
  1151. return 0;
  1152. }
  1153. spin_lock_irqsave(udc->lock, flags);
  1154. mode = hw_port_test_get();
  1155. spin_unlock_irqrestore(udc->lock, flags);
  1156. return scnprintf(buf, PAGE_SIZE, "mode = %u\n", mode);
  1157. }
  1158. /**
  1159. * store_port_test: writes port test mode
  1160. *
  1161. * Check "device.h" for details
  1162. */
  1163. static ssize_t store_port_test(struct device *dev,
  1164. struct device_attribute *attr,
  1165. const char *buf, size_t count)
  1166. {
  1167. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1168. unsigned long flags;
  1169. unsigned mode;
  1170. dbg_trace("[%s] %pK, %d\n", __func__, buf, count);
  1171. if (attr == NULL || buf == NULL) {
  1172. dev_err(dev, "[%s] EINVAL\n", __func__);
  1173. goto done;
  1174. }
  1175. if (sscanf(buf, "%u", &mode) != 1) {
  1176. dev_err(dev, "<mode>: set port test mode");
  1177. goto done;
  1178. }
  1179. spin_lock_irqsave(udc->lock, flags);
  1180. if (hw_port_test_set(mode))
  1181. dev_err(dev, "invalid mode\n");
  1182. spin_unlock_irqrestore(udc->lock, flags);
  1183. done:
  1184. return count;
  1185. }
  1186. static DEVICE_ATTR(port_test, S_IRUSR | S_IWUSR,
  1187. show_port_test, store_port_test);
  1188. /**
  1189. * show_qheads: DMA contents of all queue heads
  1190. *
  1191. * Check "device.h" for details
  1192. */
  1193. static ssize_t show_qheads(struct device *dev, struct device_attribute *attr,
  1194. char *buf)
  1195. {
  1196. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1197. unsigned long flags;
  1198. unsigned i, j, n = 0;
  1199. dbg_trace("[%s] %pK\n", __func__, buf);
  1200. if (attr == NULL || buf == NULL) {
  1201. dev_err(dev, "[%s] EINVAL\n", __func__);
  1202. return 0;
  1203. }
  1204. spin_lock_irqsave(udc->lock, flags);
  1205. for (i = 0; i < hw_ep_max/2; i++) {
  1206. struct ci13xxx_ep *mEpRx = &udc->ci13xxx_ep[i];
  1207. struct ci13xxx_ep *mEpTx = &udc->ci13xxx_ep[i + hw_ep_max/2];
  1208. n += scnprintf(buf + n, PAGE_SIZE - n,
  1209. "EP=%02i: RX=%08X TX=%08X\n",
  1210. i, (u32)mEpRx->qh.dma, (u32)mEpTx->qh.dma);
  1211. for (j = 0; j < (sizeof(struct ci13xxx_qh)/sizeof(u32)); j++) {
  1212. n += scnprintf(buf + n, PAGE_SIZE - n,
  1213. " %04X: %08X %08X\n", j,
  1214. *((u32 *)mEpRx->qh.ptr + j),
  1215. *((u32 *)mEpTx->qh.ptr + j));
  1216. }
  1217. }
  1218. spin_unlock_irqrestore(udc->lock, flags);
  1219. return n;
  1220. }
  1221. static DEVICE_ATTR(qheads, S_IRUSR, show_qheads, NULL);
  1222. /**
  1223. * show_registers: dumps all registers
  1224. *
  1225. * Check "device.h" for details
  1226. */
  1227. #define DUMP_ENTRIES 512
  1228. static ssize_t show_registers(struct device *dev,
  1229. struct device_attribute *attr, char *buf)
  1230. {
  1231. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1232. unsigned long flags;
  1233. u32 *dump;
  1234. unsigned i, k, n = 0;
  1235. dbg_trace("[%s] %pK\n", __func__, buf);
  1236. if (attr == NULL || buf == NULL) {
  1237. dev_err(dev, "[%s] EINVAL\n", __func__);
  1238. return 0;
  1239. }
  1240. dump = kmalloc(sizeof(u32) * DUMP_ENTRIES, GFP_KERNEL);
  1241. if (!dump) {
  1242. dev_err(dev, "%s: out of memory\n", __func__);
  1243. return 0;
  1244. }
  1245. spin_lock_irqsave(udc->lock, flags);
  1246. k = hw_register_read(dump, DUMP_ENTRIES);
  1247. spin_unlock_irqrestore(udc->lock, flags);
  1248. for (i = 0; i < k; i++) {
  1249. n += scnprintf(buf + n, PAGE_SIZE - n,
  1250. "reg[0x%04X] = 0x%08X\n",
  1251. i * (unsigned)sizeof(u32), dump[i]);
  1252. }
  1253. kfree(dump);
  1254. return n;
  1255. }
  1256. /**
  1257. * store_registers: writes value to register address
  1258. *
  1259. * Check "device.h" for details
  1260. */
  1261. static ssize_t store_registers(struct device *dev,
  1262. struct device_attribute *attr,
  1263. const char *buf, size_t count)
  1264. {
  1265. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1266. unsigned long addr, data, flags;
  1267. dbg_trace("[%s] %pK, %d\n", __func__, buf, count);
  1268. if (attr == NULL || buf == NULL) {
  1269. dev_err(dev, "[%s] EINVAL\n", __func__);
  1270. goto done;
  1271. }
  1272. if (sscanf(buf, "%li %li", &addr, &data) != 2) {
  1273. dev_err(dev, "<addr> <data>: write data to register address");
  1274. goto done;
  1275. }
  1276. spin_lock_irqsave(udc->lock, flags);
  1277. if (hw_register_write(addr, data))
  1278. dev_err(dev, "invalid address range\n");
  1279. spin_unlock_irqrestore(udc->lock, flags);
  1280. done:
  1281. return count;
  1282. }
  1283. static DEVICE_ATTR(registers, S_IRUSR | S_IWUSR,
  1284. show_registers, store_registers);
  1285. /**
  1286. * show_requests: DMA contents of all requests currently queued (all endpts)
  1287. *
  1288. * Check "device.h" for details
  1289. */
  1290. static ssize_t show_requests(struct device *dev, struct device_attribute *attr,
  1291. char *buf)
  1292. {
  1293. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1294. unsigned long flags;
  1295. struct list_head *ptr = NULL;
  1296. struct ci13xxx_req *req = NULL;
  1297. unsigned i, j, n = 0, qSize = sizeof(struct ci13xxx_td)/sizeof(u32);
  1298. dbg_trace("[%s] %pK\n", __func__, buf);
  1299. if (attr == NULL || buf == NULL) {
  1300. dev_err(dev, "[%s] EINVAL\n", __func__);
  1301. return 0;
  1302. }
  1303. spin_lock_irqsave(udc->lock, flags);
  1304. for (i = 0; i < hw_ep_max; i++)
  1305. list_for_each(ptr, &udc->ci13xxx_ep[i].qh.queue)
  1306. {
  1307. req = list_entry(ptr, struct ci13xxx_req, queue);
  1308. n += scnprintf(buf + n, PAGE_SIZE - n,
  1309. "EP=%02i: TD=%08X %s\n",
  1310. i % hw_ep_max/2, (u32)req->dma,
  1311. ((i < hw_ep_max/2) ? "RX" : "TX"));
  1312. for (j = 0; j < qSize; j++)
  1313. n += scnprintf(buf + n, PAGE_SIZE - n,
  1314. " %04X: %08X\n", j,
  1315. *((u32 *)req->ptr + j));
  1316. }
  1317. spin_unlock_irqrestore(udc->lock, flags);
  1318. return n;
  1319. }
  1320. static DEVICE_ATTR(requests, S_IRUSR, show_requests, NULL);
  1321. /* EP# and Direction */
  1322. static ssize_t prime_ept(struct device *dev,
  1323. struct device_attribute *attr,
  1324. const char *buf, size_t count)
  1325. {
  1326. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1327. struct ci13xxx_ep *mEp;
  1328. unsigned int ep_num, dir;
  1329. int n;
  1330. struct ci13xxx_req *mReq = NULL;
  1331. if (sscanf(buf, "%u %u", &ep_num, &dir) != 2) {
  1332. dev_err(dev, "<ep_num> <dir>: prime the ep");
  1333. goto done;
  1334. }
  1335. if (dir)
  1336. mEp = &udc->ci13xxx_ep[ep_num + hw_ep_max/2];
  1337. else
  1338. mEp = &udc->ci13xxx_ep[ep_num];
  1339. n = hw_ep_bit(mEp->num, mEp->dir);
  1340. mReq = list_entry(mEp->qh.queue.next, struct ci13xxx_req, queue);
  1341. mEp->qh.ptr->td.next = mReq->dma;
  1342. mEp->qh.ptr->td.token &= ~TD_STATUS;
  1343. wmb();
  1344. hw_cwrite(CAP_ENDPTPRIME, BIT(n), BIT(n));
  1345. while (hw_cread(CAP_ENDPTPRIME, BIT(n)))
  1346. cpu_relax();
  1347. pr_info("%s: prime:%08x stat:%08x ep#%d dir:%s\n", __func__,
  1348. hw_cread(CAP_ENDPTPRIME, ~0),
  1349. hw_cread(CAP_ENDPTSTAT, ~0),
  1350. mEp->num, mEp->dir ? "IN" : "OUT");
  1351. done:
  1352. return count;
  1353. }
  1354. static DEVICE_ATTR(prime, S_IWUSR, NULL, prime_ept);
  1355. /* EP# and Direction */
  1356. static ssize_t print_dtds(struct device *dev,
  1357. struct device_attribute *attr,
  1358. const char *buf, size_t count)
  1359. {
  1360. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1361. struct ci13xxx_ep *mEp;
  1362. unsigned int ep_num, dir;
  1363. int n;
  1364. struct list_head *ptr = NULL;
  1365. struct ci13xxx_req *req = NULL;
  1366. if (sscanf(buf, "%u %u", &ep_num, &dir) != 2) {
  1367. dev_err(dev, "<ep_num> <dir>: to print dtds");
  1368. goto done;
  1369. }
  1370. if (dir)
  1371. mEp = &udc->ci13xxx_ep[ep_num + hw_ep_max/2];
  1372. else
  1373. mEp = &udc->ci13xxx_ep[ep_num];
  1374. n = hw_ep_bit(mEp->num, mEp->dir);
  1375. pr_info("%s: prime:%08x stat:%08x ep#%d dir:%s"
  1376. "dTD_update_fail_count: %lu "
  1377. "mEp->dTD_update_fail_count: %lu"
  1378. "mEp->prime_fail_count: %lu\n", __func__,
  1379. hw_cread(CAP_ENDPTPRIME, ~0),
  1380. hw_cread(CAP_ENDPTSTAT, ~0),
  1381. mEp->num, mEp->dir ? "IN" : "OUT",
  1382. udc->dTD_update_fail_count,
  1383. mEp->dTD_update_fail_count,
  1384. mEp->prime_fail_count);
  1385. pr_info("QH: cap:%08x cur:%08x next:%08x token:%08x\n",
  1386. mEp->qh.ptr->cap, mEp->qh.ptr->curr,
  1387. mEp->qh.ptr->td.next, mEp->qh.ptr->td.token);
  1388. list_for_each(ptr, &mEp->qh.queue) {
  1389. req = list_entry(ptr, struct ci13xxx_req, queue);
  1390. pr_info("\treq:%08x next:%08x token:%08x page0:%08x status:%d\n",
  1391. req->dma, req->ptr->next, req->ptr->token,
  1392. req->ptr->page[0], req->req.status);
  1393. }
  1394. done:
  1395. return count;
  1396. }
  1397. static DEVICE_ATTR(dtds, S_IWUSR, NULL, print_dtds);
  1398. static int ci13xxx_wakeup(struct usb_gadget *_gadget)
  1399. {
  1400. struct ci13xxx *udc = container_of(_gadget, struct ci13xxx, gadget);
  1401. unsigned long flags;
  1402. int ret = 0;
  1403. trace();
  1404. spin_lock_irqsave(udc->lock, flags);
  1405. if (!udc->remote_wakeup) {
  1406. ret = -EOPNOTSUPP;
  1407. dbg_trace("remote wakeup feature is not enabled\n");
  1408. goto out;
  1409. }
  1410. spin_unlock_irqrestore(udc->lock, flags);
  1411. udc->udc_driver->notify_event(udc,
  1412. CI13XXX_CONTROLLER_REMOTE_WAKEUP_EVENT);
  1413. if (udc->transceiver)
  1414. usb_phy_set_suspend(udc->transceiver, 0);
  1415. spin_lock_irqsave(udc->lock, flags);
  1416. if (!hw_cread(CAP_PORTSC, PORTSC_SUSP)) {
  1417. ret = -EINVAL;
  1418. dbg_trace("port is not suspended\n");
  1419. goto out;
  1420. }
  1421. hw_cwrite(CAP_PORTSC, PORTSC_FPR, PORTSC_FPR);
  1422. out:
  1423. spin_unlock_irqrestore(udc->lock, flags);
  1424. return ret;
  1425. }
  1426. static void usb_do_remote_wakeup(struct work_struct *w)
  1427. {
  1428. struct ci13xxx *udc = _udc;
  1429. unsigned long flags;
  1430. bool do_wake;
  1431. /*
  1432. * This work can not be canceled from interrupt handler. Check
  1433. * if wakeup conditions are still met.
  1434. */
  1435. spin_lock_irqsave(udc->lock, flags);
  1436. do_wake = udc->suspended && udc->remote_wakeup;
  1437. spin_unlock_irqrestore(udc->lock, flags);
  1438. if (do_wake)
  1439. ci13xxx_wakeup(&udc->gadget);
  1440. }
  1441. static ssize_t usb_remote_wakeup(struct device *dev,
  1442. struct device_attribute *attr, const char *buf, size_t count)
  1443. {
  1444. struct ci13xxx *udc = container_of(dev, struct ci13xxx, gadget.dev);
  1445. ci13xxx_wakeup(&udc->gadget);
  1446. return count;
  1447. }
  1448. static DEVICE_ATTR(wakeup, S_IWUSR, 0, usb_remote_wakeup);
  1449. /**
  1450. * dbg_create_files: initializes the attribute interface
  1451. * @dev: device
  1452. *
  1453. * This function returns an error code
  1454. */
  1455. __maybe_unused static int dbg_create_files(struct device *dev)
  1456. {
  1457. int retval = 0;
  1458. if (dev == NULL)
  1459. return -EINVAL;
  1460. retval = device_create_file(dev, &dev_attr_device);
  1461. if (retval)
  1462. goto done;
  1463. retval = device_create_file(dev, &dev_attr_driver);
  1464. if (retval)
  1465. goto rm_device;
  1466. retval = device_create_file(dev, &dev_attr_events);
  1467. if (retval)
  1468. goto rm_driver;
  1469. retval = device_create_file(dev, &dev_attr_inters);
  1470. if (retval)
  1471. goto rm_events;
  1472. retval = device_create_file(dev, &dev_attr_port_test);
  1473. if (retval)
  1474. goto rm_inters;
  1475. retval = device_create_file(dev, &dev_attr_qheads);
  1476. if (retval)
  1477. goto rm_port_test;
  1478. retval = device_create_file(dev, &dev_attr_registers);
  1479. if (retval)
  1480. goto rm_qheads;
  1481. retval = device_create_file(dev, &dev_attr_requests);
  1482. if (retval)
  1483. goto rm_registers;
  1484. retval = device_create_file(dev, &dev_attr_wakeup);
  1485. if (retval)
  1486. goto rm_remote_wakeup;
  1487. retval = device_create_file(dev, &dev_attr_prime);
  1488. if (retval)
  1489. goto rm_prime;
  1490. retval = device_create_file(dev, &dev_attr_dtds);
  1491. if (retval)
  1492. goto rm_dtds;
  1493. return 0;
  1494. rm_dtds:
  1495. device_remove_file(dev, &dev_attr_dtds);
  1496. rm_prime:
  1497. device_remove_file(dev, &dev_attr_prime);
  1498. rm_remote_wakeup:
  1499. device_remove_file(dev, &dev_attr_wakeup);
  1500. rm_registers:
  1501. device_remove_file(dev, &dev_attr_registers);
  1502. rm_qheads:
  1503. device_remove_file(dev, &dev_attr_qheads);
  1504. rm_port_test:
  1505. device_remove_file(dev, &dev_attr_port_test);
  1506. rm_inters:
  1507. device_remove_file(dev, &dev_attr_inters);
  1508. rm_events:
  1509. device_remove_file(dev, &dev_attr_events);
  1510. rm_driver:
  1511. device_remove_file(dev, &dev_attr_driver);
  1512. rm_device:
  1513. device_remove_file(dev, &dev_attr_device);
  1514. done:
  1515. return retval;
  1516. }
  1517. /**
  1518. * dbg_remove_files: destroys the attribute interface
  1519. * @dev: device
  1520. *
  1521. * This function returns an error code
  1522. */
  1523. __maybe_unused static int dbg_remove_files(struct device *dev)
  1524. {
  1525. if (dev == NULL)
  1526. return -EINVAL;
  1527. device_remove_file(dev, &dev_attr_requests);
  1528. device_remove_file(dev, &dev_attr_registers);
  1529. device_remove_file(dev, &dev_attr_qheads);
  1530. device_remove_file(dev, &dev_attr_port_test);
  1531. device_remove_file(dev, &dev_attr_inters);
  1532. device_remove_file(dev, &dev_attr_events);
  1533. device_remove_file(dev, &dev_attr_driver);
  1534. device_remove_file(dev, &dev_attr_device);
  1535. device_remove_file(dev, &dev_attr_wakeup);
  1536. return 0;
  1537. }
  1538. static void dump_usb_info(void *ignore, unsigned int ebi_addr,
  1539. unsigned int ebi_apacket0, unsigned int ebi_apacket1)
  1540. {
  1541. struct ci13xxx *udc = _udc;
  1542. unsigned long flags;
  1543. struct list_head *ptr = NULL;
  1544. struct ci13xxx_req *req = NULL;
  1545. struct ci13xxx_ep *mEp;
  1546. unsigned i;
  1547. struct ci13xxx_ebi_err_entry *temp_dump;
  1548. static int count;
  1549. u32 epdir = 0;
  1550. if (count)
  1551. return;
  1552. count++;
  1553. pr_info("%s: USB EBI error detected\n", __func__);
  1554. ebi_err_data = kmalloc(sizeof(struct ci13xxx_ebi_err_data),
  1555. GFP_ATOMIC);
  1556. if (!ebi_err_data) {
  1557. pr_err("%s: memory alloc failed for ebi_err_data\n", __func__);
  1558. return;
  1559. }
  1560. ebi_err_data->ebi_err_entry = kmalloc(
  1561. sizeof(struct ci13xxx_ebi_err_entry),
  1562. GFP_ATOMIC);
  1563. if (!ebi_err_data->ebi_err_entry) {
  1564. kfree(ebi_err_data);
  1565. pr_err("%s: memory alloc failed for ebi_err_entry\n", __func__);
  1566. return;
  1567. }
  1568. ebi_err_data->ebi_err_addr = ebi_addr;
  1569. ebi_err_data->apkt0 = ebi_apacket0;
  1570. ebi_err_data->apkt1 = ebi_apacket1;
  1571. temp_dump = ebi_err_data->ebi_err_entry;
  1572. pr_info("\n DUMPING USB Requests Information\n");
  1573. spin_lock_irqsave(udc->lock, flags);
  1574. for (i = 0; i < hw_ep_max; i++) {
  1575. list_for_each(ptr, &udc->ci13xxx_ep[i].qh.queue) {
  1576. mEp = &udc->ci13xxx_ep[i];
  1577. req = list_entry(ptr, struct ci13xxx_req, queue);
  1578. temp_dump->usb_req_buf = req->req.buf;
  1579. temp_dump->usb_req_length = req->req.length;
  1580. epdir = mEp->dir;
  1581. temp_dump->ep_info = mEp->num | (epdir << 15);
  1582. temp_dump->next = kmalloc(
  1583. sizeof(struct ci13xxx_ebi_err_entry),
  1584. GFP_ATOMIC);
  1585. if (!temp_dump->next) {
  1586. pr_err("%s: memory alloc failed\n", __func__);
  1587. spin_unlock_irqrestore(udc->lock, flags);
  1588. return;
  1589. }
  1590. temp_dump = temp_dump->next;
  1591. }
  1592. }
  1593. spin_unlock_irqrestore(udc->lock, flags);
  1594. }
  1595. /******************************************************************************
  1596. * UTIL block
  1597. *****************************************************************************/
  1598. /**
  1599. * _usb_addr: calculates endpoint address from direction & number
  1600. * @ep: endpoint
  1601. */
  1602. static inline u8 _usb_addr(struct ci13xxx_ep *ep)
  1603. {
  1604. return ((ep->dir == TX) ? USB_ENDPOINT_DIR_MASK : 0) | ep->num;
  1605. }
  1606. static void ep_prime_timer_func(unsigned long data)
  1607. {
  1608. struct ci13xxx_ep *mep = (struct ci13xxx_ep *)data;
  1609. struct ci13xxx_req *req;
  1610. struct list_head *ptr = NULL;
  1611. int n = hw_ep_bit(mep->num, mep->dir);
  1612. unsigned long flags;
  1613. spin_lock_irqsave(mep->lock, flags);
  1614. if (_udc && (!_udc->vbus_active || _udc->suspended)) {
  1615. pr_debug("ep%d%s prime timer when vbus_active=%d,suspend=%d\n",
  1616. mep->num, mep->dir ? "IN" : "OUT",
  1617. _udc->vbus_active, _udc->suspended);
  1618. goto out;
  1619. }
  1620. if (!hw_cread(CAP_ENDPTPRIME, BIT(n)))
  1621. goto out;
  1622. if (list_empty(&mep->qh.queue))
  1623. goto out;
  1624. req = list_entry(mep->qh.queue.next, struct ci13xxx_req, queue);
  1625. mb();
  1626. if (!(TD_STATUS_ACTIVE & req->ptr->token))
  1627. goto out;
  1628. mep->prime_timer_count++;
  1629. if (mep->prime_timer_count == MAX_PRIME_CHECK_RETRY) {
  1630. mep->prime_timer_count = 0;
  1631. pr_info("ep%d dir:%s QH:cap:%08x cur:%08x next:%08x tkn:%08x\n",
  1632. mep->num, mep->dir ? "IN" : "OUT",
  1633. mep->qh.ptr->cap, mep->qh.ptr->curr,
  1634. mep->qh.ptr->td.next, mep->qh.ptr->td.token);
  1635. list_for_each(ptr, &mep->qh.queue) {
  1636. req = list_entry(ptr, struct ci13xxx_req, queue);
  1637. pr_info("\treq:%08xnext:%08xtkn:%08xpage0:%08xsts:%d\n",
  1638. req->dma, req->ptr->next,
  1639. req->ptr->token, req->ptr->page[0],
  1640. req->req.status);
  1641. }
  1642. dbg_usb_op_fail(0xFF, "PRIMEF", mep);
  1643. mep->prime_fail_count++;
  1644. } else {
  1645. mod_timer(&mep->prime_timer, EP_PRIME_CHECK_DELAY);
  1646. }
  1647. spin_unlock_irqrestore(mep->lock, flags);
  1648. return;
  1649. out:
  1650. mep->prime_timer_count = 0;
  1651. spin_unlock_irqrestore(mep->lock, flags);
  1652. }
  1653. /**
  1654. * _hardware_queue: configures a request at hardware level
  1655. * @gadget: gadget
  1656. * @mEp: endpoint
  1657. *
  1658. * This function returns an error code
  1659. */
  1660. static int _hardware_enqueue(struct ci13xxx_ep *mEp, struct ci13xxx_req *mReq)
  1661. {
  1662. unsigned i;
  1663. int ret = 0;
  1664. unsigned length = mReq->req.length;
  1665. struct ci13xxx *udc = _udc;
  1666. trace("%pK, %pK", mEp, mReq);
  1667. /* don't queue twice */
  1668. if (mReq->req.status == -EALREADY)
  1669. return -EALREADY;
  1670. mReq->req.status = -EALREADY;
  1671. if (length && mReq->req.dma == DMA_ADDR_INVALID) {
  1672. mReq->req.dma = \
  1673. dma_map_single(mEp->device, mReq->req.buf,
  1674. length, mEp->dir ? DMA_TO_DEVICE :
  1675. DMA_FROM_DEVICE);
  1676. if (mReq->req.dma == 0)
  1677. return -ENOMEM;
  1678. mReq->map = 1;
  1679. }
  1680. if (mReq->req.zero && length && (length % mEp->ep.maxpacket == 0)) {
  1681. mReq->zptr = dma_pool_alloc(mEp->td_pool, GFP_ATOMIC,
  1682. &mReq->zdma);
  1683. if (mReq->zptr == NULL) {
  1684. if (mReq->map) {
  1685. dma_unmap_single(mEp->device, mReq->req.dma,
  1686. length, mEp->dir ? DMA_TO_DEVICE :
  1687. DMA_FROM_DEVICE);
  1688. mReq->req.dma = DMA_ADDR_INVALID;
  1689. mReq->map = 0;
  1690. }
  1691. return -ENOMEM;
  1692. }
  1693. memset(mReq->zptr, 0, sizeof(*mReq->zptr));
  1694. mReq->zptr->next = TD_TERMINATE;
  1695. mReq->zptr->token = TD_STATUS_ACTIVE;
  1696. if (!mReq->req.no_interrupt)
  1697. mReq->zptr->token |= TD_IOC;
  1698. }
  1699. /*
  1700. * TD configuration
  1701. * TODO - handle requests which spawns into several TDs
  1702. */
  1703. memset(mReq->ptr, 0, sizeof(*mReq->ptr));
  1704. mReq->ptr->token = length << ffs_nr(TD_TOTAL_BYTES);
  1705. mReq->ptr->token &= TD_TOTAL_BYTES;
  1706. mReq->ptr->token |= TD_STATUS_ACTIVE;
  1707. if (mReq->zptr) {
  1708. mReq->ptr->next = mReq->zdma;
  1709. } else {
  1710. mReq->ptr->next = TD_TERMINATE;
  1711. if (!mReq->req.no_interrupt)
  1712. mReq->ptr->token |= TD_IOC;
  1713. }
  1714. /* MSM Specific: updating the request as required for
  1715. * SPS mode. Enable MSM proprietary DMA engine acording
  1716. * to the UDC private data in the request.
  1717. */
  1718. if (CI13XX_REQ_VENDOR_ID(mReq->req.udc_priv) == MSM_VENDOR_ID) {
  1719. if (mReq->req.udc_priv & MSM_SPS_MODE) {
  1720. mReq->ptr->token = TD_STATUS_ACTIVE;
  1721. if (mReq->req.udc_priv & MSM_IS_FINITE_TRANSFER)
  1722. mReq->ptr->next = TD_TERMINATE;
  1723. else
  1724. mReq->ptr->next = MSM_ETD_TYPE | mReq->dma;
  1725. if (!mReq->req.no_interrupt)
  1726. mReq->ptr->token |= MSM_ETD_IOC;
  1727. }
  1728. mReq->req.dma = 0;
  1729. }
  1730. mReq->ptr->page[0] = mReq->req.dma;
  1731. for (i = 1; i < 5; i++)
  1732. mReq->ptr->page[i] = (mReq->req.dma + i * CI13XXX_PAGE_SIZE) &
  1733. ~TD_RESERVED_MASK;
  1734. wmb();
  1735. /* Remote Wakeup */
  1736. if (udc->suspended) {
  1737. if (!udc->remote_wakeup) {
  1738. mReq->req.status = -EAGAIN;
  1739. dev_dbg(mEp->device, "%s: queue failed (suspend) ept #%d\n",
  1740. __func__, mEp->num);
  1741. return -EAGAIN;
  1742. }
  1743. usb_phy_set_suspend(udc->transceiver, 0);
  1744. schedule_delayed_work(&udc->rw_work, REMOTE_WAKEUP_DELAY);
  1745. }
  1746. if (!list_empty(&mEp->qh.queue)) {
  1747. struct ci13xxx_req *mReqPrev;
  1748. int n = hw_ep_bit(mEp->num, mEp->dir);
  1749. int tmp_stat;
  1750. ktime_t start, diff;
  1751. mReqPrev = list_entry(mEp->qh.queue.prev,
  1752. struct ci13xxx_req, queue);
  1753. if (mReqPrev->zptr)
  1754. mReqPrev->zptr->next = mReq->dma & TD_ADDR_MASK;
  1755. else
  1756. mReqPrev->ptr->next = mReq->dma & TD_ADDR_MASK;
  1757. wmb();
  1758. if (hw_cread(CAP_ENDPTPRIME, BIT(n)))
  1759. goto done;
  1760. start = ktime_get();
  1761. do {
  1762. hw_cwrite(CAP_USBCMD, USBCMD_ATDTW, USBCMD_ATDTW);
  1763. tmp_stat = hw_cread(CAP_ENDPTSTAT, BIT(n));
  1764. diff = ktime_sub(ktime_get(), start);
  1765. /* poll for max. 100ms */
  1766. if (ktime_to_ms(diff) > USB_MAX_TIMEOUT) {
  1767. if (hw_cread(CAP_USBCMD, USBCMD_ATDTW))
  1768. break;
  1769. printk_ratelimited(KERN_ERR
  1770. "%s:queue failed ep#%d %s\n",
  1771. __func__, mEp->num, mEp->dir ? "IN" : "OUT");
  1772. return -EAGAIN;
  1773. }
  1774. } while (!hw_cread(CAP_USBCMD, USBCMD_ATDTW));
  1775. hw_cwrite(CAP_USBCMD, USBCMD_ATDTW, 0);
  1776. if (tmp_stat)
  1777. goto done;
  1778. }
  1779. /* QH configuration */
  1780. if (!list_empty(&mEp->qh.queue)) {
  1781. struct ci13xxx_req *mReq = \
  1782. list_entry(mEp->qh.queue.next,
  1783. struct ci13xxx_req, queue);
  1784. if (TD_STATUS_ACTIVE & mReq->ptr->token) {
  1785. mEp->qh.ptr->td.next = mReq->dma;
  1786. mEp->qh.ptr->td.token &= ~TD_STATUS;
  1787. goto prime;
  1788. }
  1789. }
  1790. mEp->qh.ptr->td.next = mReq->dma; /* TERMINATE = 0 */
  1791. if (CI13XX_REQ_VENDOR_ID(mReq->req.udc_priv) == MSM_VENDOR_ID) {
  1792. if (mReq->req.udc_priv & MSM_SPS_MODE) {
  1793. mEp->qh.ptr->td.next |= MSM_ETD_TYPE;
  1794. i = hw_cread(CAP_ENDPTPIPEID +
  1795. mEp->num * sizeof(u32), ~0);
  1796. /* Read current value of this EPs pipe id */
  1797. i = (mEp->dir == TX) ?
  1798. ((i >> MSM_TX_PIPE_ID_OFS) & MSM_PIPE_ID_MASK) :
  1799. (i & MSM_PIPE_ID_MASK);
  1800. /* If requested pipe id is different from current,
  1801. then write it */
  1802. if (i != (mReq->req.udc_priv & MSM_PIPE_ID_MASK)) {
  1803. if (mEp->dir == TX)
  1804. hw_cwrite(
  1805. CAP_ENDPTPIPEID +
  1806. mEp->num * sizeof(u32),
  1807. MSM_PIPE_ID_MASK <<
  1808. MSM_TX_PIPE_ID_OFS,
  1809. (mReq->req.udc_priv &
  1810. MSM_PIPE_ID_MASK)
  1811. << MSM_TX_PIPE_ID_OFS);
  1812. else
  1813. hw_cwrite(
  1814. CAP_ENDPTPIPEID +
  1815. mEp->num * sizeof(u32),
  1816. MSM_PIPE_ID_MASK,
  1817. mReq->req.udc_priv &
  1818. MSM_PIPE_ID_MASK);
  1819. }
  1820. }
  1821. }
  1822. mEp->qh.ptr->td.token &= ~TD_STATUS; /* clear status */
  1823. mEp->qh.ptr->cap |= QH_ZLT;
  1824. prime:
  1825. wmb(); /* synchronize before ep prime */
  1826. ret = hw_ep_prime(mEp->num, mEp->dir,
  1827. mEp->type == USB_ENDPOINT_XFER_CONTROL);
  1828. if (!ret)
  1829. mod_timer(&mEp->prime_timer, EP_PRIME_CHECK_DELAY);
  1830. done:
  1831. return ret;
  1832. }
  1833. /**
  1834. * _hardware_dequeue: handles a request at hardware level
  1835. * @gadget: gadget
  1836. * @mEp: endpoint
  1837. *
  1838. * This function returns an error code
  1839. */
  1840. static int _hardware_dequeue(struct ci13xxx_ep *mEp, struct ci13xxx_req *mReq)
  1841. {
  1842. trace("%pK, %pK", mEp, mReq);
  1843. if (mReq->req.status != -EALREADY)
  1844. return -EINVAL;
  1845. /* clean speculative fetches on req->ptr->token */
  1846. mb();
  1847. if ((TD_STATUS_ACTIVE & mReq->ptr->token) != 0)
  1848. return -EBUSY;
  1849. if (CI13XX_REQ_VENDOR_ID(mReq->req.udc_priv) == MSM_VENDOR_ID)
  1850. if ((mReq->req.udc_priv & MSM_SPS_MODE) &&
  1851. (mReq->req.udc_priv & MSM_IS_FINITE_TRANSFER))
  1852. return -EBUSY;
  1853. if (mReq->zptr) {
  1854. if ((TD_STATUS_ACTIVE & mReq->zptr->token) != 0)
  1855. return -EBUSY;
  1856. /* The controller may access this dTD one more time.
  1857. * Defer freeing this to next zero length dTD completion.
  1858. * It is safe to assume that controller will no longer
  1859. * access the previous dTD after next dTD completion.
  1860. */
  1861. if (mEp->last_zptr)
  1862. dma_pool_free(mEp->td_pool, mEp->last_zptr,
  1863. mEp->last_zdma);
  1864. mEp->last_zptr = mReq->zptr;
  1865. mEp->last_zdma = mReq->zdma;
  1866. mReq->zptr = NULL;
  1867. }
  1868. mReq->req.status = 0;
  1869. if (mReq->map) {
  1870. dma_unmap_single(mEp->device, mReq->req.dma, mReq->req.length,
  1871. mEp->dir ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1872. mReq->req.dma = DMA_ADDR_INVALID;
  1873. mReq->map = 0;
  1874. }
  1875. mReq->req.status = mReq->ptr->token & TD_STATUS;
  1876. if ((TD_STATUS_HALTED & mReq->req.status) != 0)
  1877. mReq->req.status = -1;
  1878. else if ((TD_STATUS_DT_ERR & mReq->req.status) != 0)
  1879. mReq->req.status = -1;
  1880. else if ((TD_STATUS_TR_ERR & mReq->req.status) != 0)
  1881. mReq->req.status = -1;
  1882. mReq->req.actual = mReq->ptr->token & TD_TOTAL_BYTES;
  1883. mReq->req.actual >>= ffs_nr(TD_TOTAL_BYTES);
  1884. mReq->req.actual = mReq->req.length - mReq->req.actual;
  1885. mReq->req.actual = mReq->req.status ? 0 : mReq->req.actual;
  1886. return mReq->req.actual;
  1887. }
  1888. /**
  1889. * restore_original_req: Restore original req's attributes
  1890. * @mReq: Request
  1891. *
  1892. * This function restores original req's attributes. Call
  1893. * this function before completing the large req (>16K).
  1894. */
  1895. static void restore_original_req(struct ci13xxx_req *mReq)
  1896. {
  1897. mReq->req.buf = mReq->multi.buf;
  1898. mReq->req.length = mReq->multi.len;
  1899. if (!mReq->req.status)
  1900. mReq->req.actual = mReq->multi.actual;
  1901. mReq->multi.len = 0;
  1902. mReq->multi.actual = 0;
  1903. mReq->multi.buf = NULL;
  1904. }
  1905. /**
  1906. * _ep_nuke: dequeues all endpoint requests
  1907. * @mEp: endpoint
  1908. *
  1909. * This function returns an error code
  1910. * Caller must hold lock
  1911. */
  1912. static int _ep_nuke(struct ci13xxx_ep *mEp)
  1913. __releases(mEp->lock)
  1914. __acquires(mEp->lock)
  1915. {
  1916. struct ci13xxx_ep *mEpTemp = mEp;
  1917. unsigned val;
  1918. trace("%pK", mEp);
  1919. if (mEp == NULL)
  1920. return -EINVAL;
  1921. del_timer(&mEp->prime_timer);
  1922. mEp->prime_timer_count = 0;
  1923. hw_ep_flush(mEp->num, mEp->dir);
  1924. while (!list_empty(&mEp->qh.queue)) {
  1925. /* pop oldest request */
  1926. struct ci13xxx_req *mReq = \
  1927. list_entry(mEp->qh.queue.next,
  1928. struct ci13xxx_req, queue);
  1929. list_del_init(&mReq->queue);
  1930. /* MSM Specific: Clear end point proprietary register */
  1931. if (CI13XX_REQ_VENDOR_ID(mReq->req.udc_priv) == MSM_VENDOR_ID) {
  1932. if (mReq->req.udc_priv & MSM_SPS_MODE) {
  1933. val = hw_cread(CAP_ENDPTPIPEID +
  1934. mEp->num * sizeof(u32),
  1935. ~0);
  1936. if (val != MSM_EP_PIPE_ID_RESET_VAL)
  1937. hw_cwrite(
  1938. CAP_ENDPTPIPEID +
  1939. mEp->num * sizeof(u32),
  1940. ~0, MSM_EP_PIPE_ID_RESET_VAL);
  1941. }
  1942. }
  1943. mReq->req.status = -ESHUTDOWN;
  1944. if (mReq->map) {
  1945. dma_unmap_single(mEp->device, mReq->req.dma,
  1946. mReq->req.length,
  1947. mEp->dir ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1948. mReq->req.dma = DMA_ADDR_INVALID;
  1949. mReq->map = 0;
  1950. }
  1951. if (mEp->multi_req) {
  1952. restore_original_req(mReq);
  1953. mEp->multi_req = false;
  1954. }
  1955. if (mReq->req.complete != NULL) {
  1956. spin_unlock(mEp->lock);
  1957. if ((mEp->type == USB_ENDPOINT_XFER_CONTROL) &&
  1958. mReq->req.length)
  1959. mEpTemp = &_udc->ep0in;
  1960. mReq->req.complete(&mEpTemp->ep, &mReq->req);
  1961. if (mEp->type == USB_ENDPOINT_XFER_CONTROL)
  1962. mReq->req.complete = NULL;
  1963. spin_lock(mEp->lock);
  1964. }
  1965. }
  1966. return 0;
  1967. }
  1968. /**
  1969. * _gadget_stop_activity: stops all USB activity, flushes & disables all endpts
  1970. * @gadget: gadget
  1971. *
  1972. * This function returns an error code
  1973. */
  1974. static int _gadget_stop_activity(struct usb_gadget *gadget)
  1975. {
  1976. struct ci13xxx *udc = container_of(gadget, struct ci13xxx, gadget);
  1977. unsigned long flags;
  1978. trace("%pK", gadget);
  1979. if (gadget == NULL)
  1980. return -EINVAL;
  1981. spin_lock_irqsave(udc->lock, flags);
  1982. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1983. udc->remote_wakeup = 0;
  1984. udc->suspended = 0;
  1985. udc->configured = 0;
  1986. spin_unlock_irqrestore(udc->lock, flags);
  1987. gadget->xfer_isr_count = 0;
  1988. gadget->b_hnp_enable = 0;
  1989. gadget->a_hnp_support = 0;
  1990. gadget->host_request = 0;
  1991. gadget->otg_srp_reqd = 0;
  1992. udc->driver->disconnect(gadget);
  1993. spin_lock_irqsave(udc->lock, flags);
  1994. _ep_nuke(&udc->ep0out);
  1995. _ep_nuke(&udc->ep0in);
  1996. spin_unlock_irqrestore(udc->lock, flags);
  1997. if (udc->ep0in.last_zptr) {
  1998. dma_pool_free(udc->ep0in.td_pool, udc->ep0in.last_zptr,
  1999. udc->ep0in.last_zdma);
  2000. udc->ep0in.last_zptr = NULL;
  2001. }
  2002. return 0;
  2003. }
  2004. /******************************************************************************
  2005. * ISR block
  2006. *****************************************************************************/
  2007. /**
  2008. * isr_reset_handler: USB reset interrupt handler
  2009. * @udc: UDC device
  2010. *
  2011. * This function resets USB engine after a bus reset occurred
  2012. */
  2013. static void isr_reset_handler(struct ci13xxx *udc)
  2014. __releases(udc->lock)
  2015. __acquires(udc->lock)
  2016. {
  2017. int retval;
  2018. trace("%pK", udc);
  2019. if (udc == NULL) {
  2020. err("EINVAL");
  2021. return;
  2022. }
  2023. dbg_event(0xFF, "BUS RST", 0);
  2024. spin_unlock(udc->lock);
  2025. if (udc->suspended) {
  2026. if (udc->udc_driver->notify_event)
  2027. udc->udc_driver->notify_event(udc,
  2028. CI13XXX_CONTROLLER_RESUME_EVENT);
  2029. if (udc->transceiver)
  2030. usb_phy_set_suspend(udc->transceiver, 0);
  2031. udc->driver->resume(&udc->gadget);
  2032. udc->suspended = 0;
  2033. }
  2034. /*stop charging upon reset */
  2035. if (udc->transceiver)
  2036. usb_phy_set_power(udc->transceiver, 100);
  2037. retval = _gadget_stop_activity(&udc->gadget);
  2038. if (retval)
  2039. goto done;
  2040. _udc->skip_flush = false;
  2041. retval = hw_usb_reset();
  2042. if (retval)
  2043. goto done;
  2044. spin_lock(udc->lock);
  2045. done:
  2046. if (retval)
  2047. err("error: %i", retval);
  2048. }
  2049. /**
  2050. * isr_resume_handler: USB PCI interrupt handler
  2051. * @udc: UDC device
  2052. *
  2053. */
  2054. static void isr_resume_handler(struct ci13xxx *udc)
  2055. {
  2056. udc->gadget.speed = hw_port_is_high_speed() ?
  2057. USB_SPEED_HIGH : USB_SPEED_FULL;
  2058. if (udc->suspended) {
  2059. spin_unlock(udc->lock);
  2060. if (udc->udc_driver->notify_event)
  2061. udc->udc_driver->notify_event(udc,
  2062. CI13XXX_CONTROLLER_RESUME_EVENT);
  2063. if (udc->transceiver)
  2064. usb_phy_set_suspend(udc->transceiver, 0);
  2065. udc->driver->resume(&udc->gadget);
  2066. spin_lock(udc->lock);
  2067. udc->suspended = 0;
  2068. }
  2069. }
  2070. /**
  2071. * isr_resume_handler: USB SLI interrupt handler
  2072. * @udc: UDC device
  2073. *
  2074. */
  2075. static void isr_suspend_handler(struct ci13xxx *udc)
  2076. {
  2077. if (udc->gadget.speed != USB_SPEED_UNKNOWN &&
  2078. udc->vbus_active) {
  2079. if (udc->suspended == 0) {
  2080. spin_unlock(udc->lock);
  2081. udc->driver->suspend(&udc->gadget);
  2082. if (udc->udc_driver->notify_event)
  2083. udc->udc_driver->notify_event(udc,
  2084. CI13XXX_CONTROLLER_SUSPEND_EVENT);
  2085. if (udc->transceiver)
  2086. usb_phy_set_suspend(udc->transceiver, 1);
  2087. spin_lock(udc->lock);
  2088. udc->suspended = 1;
  2089. }
  2090. }
  2091. }
  2092. /**
  2093. * isr_get_status_complete: get_status request complete function
  2094. * @ep: endpoint
  2095. * @req: request handled
  2096. *
  2097. * Caller must release lock
  2098. */
  2099. static void isr_get_status_complete(struct usb_ep *ep, struct usb_request *req)
  2100. {
  2101. trace("%pK, %pK", ep, req);
  2102. if (ep == NULL || req == NULL) {
  2103. err("EINVAL");
  2104. return;
  2105. }
  2106. if (req->status)
  2107. err("GET_STATUS failed");
  2108. }
  2109. /**
  2110. * isr_get_status_response: get_status request response
  2111. * @udc: udc struct
  2112. * @setup: setup request packet
  2113. *
  2114. * This function returns an error code
  2115. */
  2116. static int isr_get_status_response(struct ci13xxx *udc,
  2117. struct usb_ctrlrequest *setup)
  2118. __releases(mEp->lock)
  2119. __acquires(mEp->lock)
  2120. {
  2121. struct ci13xxx_ep *mEp = &udc->ep0in;
  2122. struct usb_request *req = udc->status;
  2123. int dir, num, retval;
  2124. trace("%pK, %pK", mEp, setup);
  2125. if (mEp == NULL || setup == NULL)
  2126. return -EINVAL;
  2127. req->complete = isr_get_status_complete;
  2128. req->length = 2;
  2129. req->buf = udc->status_buf;
  2130. if ((setup->bRequestType & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  2131. if (setup->wIndex == OTG_STATUS_SELECTOR) {
  2132. *((u8 *)req->buf) = _udc->gadget.host_request <<
  2133. HOST_REQUEST_FLAG;
  2134. req->length = 1;
  2135. } else {
  2136. /* Assume that device is bus powered for now. */
  2137. *((u16 *)req->buf) = _udc->remote_wakeup << 1;
  2138. }
  2139. /* TODO: D1 - Remote Wakeup; D0 - Self Powered */
  2140. retval = 0;
  2141. } else if ((setup->bRequestType & USB_RECIP_MASK) \
  2142. == USB_RECIP_ENDPOINT) {
  2143. dir = (le16_to_cpu(setup->wIndex) & USB_ENDPOINT_DIR_MASK) ?
  2144. TX : RX;
  2145. num = le16_to_cpu(setup->wIndex) & USB_ENDPOINT_NUMBER_MASK;
  2146. *((u16 *)req->buf) = hw_ep_get_halt(num, dir);
  2147. }
  2148. /* else do nothing; reserved for future use */
  2149. spin_unlock(mEp->lock);
  2150. retval = usb_ep_queue(&mEp->ep, req, GFP_ATOMIC);
  2151. spin_lock(mEp->lock);
  2152. return retval;
  2153. }
  2154. /**
  2155. * isr_setup_status_complete: setup_status request complete function
  2156. * @ep: endpoint
  2157. * @req: request handled
  2158. *
  2159. * Caller must release lock. Put the port in test mode if test mode
  2160. * feature is selected.
  2161. */
  2162. static void
  2163. isr_setup_status_complete(struct usb_ep *ep, struct usb_request *req)
  2164. {
  2165. struct ci13xxx *udc = req->context;
  2166. unsigned long flags;
  2167. trace("%pK, %pK", ep, req);
  2168. spin_lock_irqsave(udc->lock, flags);
  2169. if (udc->test_mode)
  2170. hw_port_test_set(udc->test_mode);
  2171. spin_unlock_irqrestore(udc->lock, flags);
  2172. }
  2173. /**
  2174. * isr_setup_status_phase: queues the status phase of a setup transation
  2175. * @udc: udc struct
  2176. *
  2177. * This function returns an error code
  2178. */
  2179. static int isr_setup_status_phase(struct ci13xxx *udc)
  2180. __releases(mEp->lock)
  2181. __acquires(mEp->lock)
  2182. {
  2183. int retval;
  2184. struct ci13xxx_ep *mEp;
  2185. trace("%pK", udc);
  2186. mEp = (udc->ep0_dir == TX) ? &udc->ep0out : &udc->ep0in;
  2187. udc->status->context = udc;
  2188. udc->status->complete = isr_setup_status_complete;
  2189. udc->status->length = 0;
  2190. spin_unlock(mEp->lock);
  2191. retval = usb_ep_queue(&mEp->ep, udc->status, GFP_ATOMIC);
  2192. spin_lock(mEp->lock);
  2193. return retval;
  2194. }
  2195. /**
  2196. * isr_tr_complete_low: transaction complete low level handler
  2197. * @mEp: endpoint
  2198. *
  2199. * This function returns an error code
  2200. * Caller must hold lock
  2201. */
  2202. static int isr_tr_complete_low(struct ci13xxx_ep *mEp)
  2203. __releases(mEp->lock)
  2204. __acquires(mEp->lock)
  2205. {
  2206. struct ci13xxx_req *mReq, *mReqTemp;
  2207. struct ci13xxx_ep *mEpTemp = mEp;
  2208. int uninitialized_var(retval);
  2209. int req_dequeue = 1;
  2210. struct ci13xxx *udc = _udc;
  2211. trace("%pK", mEp);
  2212. if (list_empty(&mEp->qh.queue))
  2213. return 0;
  2214. del_timer(&mEp->prime_timer);
  2215. mEp->prime_timer_count = 0;
  2216. list_for_each_entry_safe(mReq, mReqTemp, &mEp->qh.queue,
  2217. queue) {
  2218. dequeue:
  2219. retval = _hardware_dequeue(mEp, mReq);
  2220. if (retval < 0) {
  2221. /*
  2222. * FIXME: don't know exact delay
  2223. * required for HW to update dTD status
  2224. * bits. This is a temporary workaround till
  2225. * HW designers come back on this.
  2226. */
  2227. if (retval == -EBUSY && req_dequeue &&
  2228. (mEp->dir == 0 || mEp->num == 0)) {
  2229. req_dequeue = 0;
  2230. udc->dTD_update_fail_count++;
  2231. mEp->dTD_update_fail_count++;
  2232. udelay(10);
  2233. goto dequeue;
  2234. }
  2235. break;
  2236. }
  2237. req_dequeue = 0;
  2238. if (mEp->multi_req) { /* Large request in progress */
  2239. unsigned remain_len;
  2240. mReq->multi.actual += mReq->req.actual;
  2241. remain_len = mReq->multi.len - mReq->multi.actual;
  2242. if (mReq->req.status || !remain_len ||
  2243. (mReq->req.actual != mReq->req.length)) {
  2244. restore_original_req(mReq);
  2245. mEp->multi_req = false;
  2246. } else {
  2247. mReq->req.buf = mReq->multi.buf +
  2248. mReq->multi.actual;
  2249. mReq->req.length = min_t(unsigned, remain_len,
  2250. (4 * CI13XXX_PAGE_SIZE));
  2251. mReq->req.status = -EINPROGRESS;
  2252. mReq->req.actual = 0;
  2253. list_del_init(&mReq->queue);
  2254. retval = _hardware_enqueue(mEp, mReq);
  2255. if (retval) {
  2256. err("Large req failed in middle");
  2257. mReq->req.status = retval;
  2258. restore_original_req(mReq);
  2259. mEp->multi_req = false;
  2260. goto done;
  2261. } else {
  2262. list_add_tail(&mReq->queue,
  2263. &mEp->qh.queue);
  2264. return 0;
  2265. }
  2266. }
  2267. }
  2268. list_del_init(&mReq->queue);
  2269. done:
  2270. dbg_done(_usb_addr(mEp), mReq->ptr->token, retval);
  2271. if (mReq->req.complete != NULL) {
  2272. spin_unlock(mEp->lock);
  2273. if ((mEp->type == USB_ENDPOINT_XFER_CONTROL) &&
  2274. mReq->req.length)
  2275. mEpTemp = &_udc->ep0in;
  2276. mReq->req.complete(&mEpTemp->ep, &mReq->req);
  2277. spin_lock(mEp->lock);
  2278. }
  2279. }
  2280. if (retval == -EBUSY)
  2281. retval = 0;
  2282. if (retval < 0)
  2283. dbg_event(_usb_addr(mEp), "DONE", retval);
  2284. return retval;
  2285. }
  2286. /**
  2287. * isr_tr_complete_handler: transaction complete interrupt handler
  2288. * @udc: UDC descriptor
  2289. *
  2290. * This function handles traffic events
  2291. */
  2292. static void isr_tr_complete_handler(struct ci13xxx *udc)
  2293. __releases(udc->lock)
  2294. __acquires(udc->lock)
  2295. {
  2296. unsigned i;
  2297. u8 tmode = 0;
  2298. trace("%pK", udc);
  2299. if (udc == NULL) {
  2300. err("EINVAL");
  2301. return;
  2302. }
  2303. for (i = 0; i < hw_ep_max; i++) {
  2304. struct ci13xxx_ep *mEp = &udc->ci13xxx_ep[i];
  2305. int type, num, dir, err = -EINVAL;
  2306. struct usb_ctrlrequest req;
  2307. if (mEp->desc == NULL)
  2308. continue; /* not configured */
  2309. if (hw_test_and_clear_complete(i)) {
  2310. err = isr_tr_complete_low(mEp);
  2311. if (mEp->type == USB_ENDPOINT_XFER_CONTROL) {
  2312. if (err > 0) /* needs status phase */
  2313. err = isr_setup_status_phase(udc);
  2314. if (err < 0) {
  2315. dbg_event(_usb_addr(mEp),
  2316. "ERROR", err);
  2317. spin_unlock(udc->lock);
  2318. if (usb_ep_set_halt(&mEp->ep))
  2319. err("error: ep_set_halt");
  2320. spin_lock(udc->lock);
  2321. }
  2322. }
  2323. }
  2324. if (mEp->type != USB_ENDPOINT_XFER_CONTROL ||
  2325. !hw_test_and_clear_setup_status(i))
  2326. continue;
  2327. if (i != 0) {
  2328. warn("ctrl traffic received at endpoint");
  2329. continue;
  2330. }
  2331. /*
  2332. * Flush data and handshake transactions of previous
  2333. * setup packet.
  2334. */
  2335. _ep_nuke(&udc->ep0out);
  2336. _ep_nuke(&udc->ep0in);
  2337. /* read_setup_packet */
  2338. do {
  2339. hw_test_and_set_setup_guard();
  2340. memcpy(&req, &mEp->qh.ptr->setup, sizeof(req));
  2341. /* Ensure buffer is read before acknowledging to h/w */
  2342. mb();
  2343. } while (!hw_test_and_clear_setup_guard());
  2344. type = req.bRequestType;
  2345. udc->ep0_dir = (type & USB_DIR_IN) ? TX : RX;
  2346. dbg_setup(_usb_addr(mEp), &req);
  2347. switch (req.bRequest) {
  2348. case USB_REQ_CLEAR_FEATURE:
  2349. if (type == (USB_DIR_OUT|USB_RECIP_ENDPOINT) &&
  2350. le16_to_cpu(req.wValue) ==
  2351. USB_ENDPOINT_HALT) {
  2352. if (req.wLength != 0)
  2353. break;
  2354. num = le16_to_cpu(req.wIndex);
  2355. dir = num & USB_ENDPOINT_DIR_MASK;
  2356. num &= USB_ENDPOINT_NUMBER_MASK;
  2357. if (dir) /* TX */
  2358. num += hw_ep_max/2;
  2359. if (!udc->ci13xxx_ep[num].wedge) {
  2360. spin_unlock(udc->lock);
  2361. err = usb_ep_clear_halt(
  2362. &udc->ci13xxx_ep[num].ep);
  2363. spin_lock(udc->lock);
  2364. if (err)
  2365. break;
  2366. }
  2367. err = isr_setup_status_phase(udc);
  2368. } else if (type == (USB_DIR_OUT|USB_RECIP_DEVICE) &&
  2369. le16_to_cpu(req.wValue) ==
  2370. USB_DEVICE_REMOTE_WAKEUP) {
  2371. if (req.wLength != 0)
  2372. break;
  2373. udc->remote_wakeup = 0;
  2374. err = isr_setup_status_phase(udc);
  2375. } else {
  2376. goto delegate;
  2377. }
  2378. break;
  2379. case USB_REQ_GET_STATUS:
  2380. if (type != (USB_DIR_IN|USB_RECIP_DEVICE) &&
  2381. type != (USB_DIR_IN|USB_RECIP_ENDPOINT) &&
  2382. type != (USB_DIR_IN|USB_RECIP_INTERFACE))
  2383. goto delegate;
  2384. if (le16_to_cpu(req.wValue) != 0)
  2385. break;
  2386. err = isr_get_status_response(udc, &req);
  2387. break;
  2388. case USB_REQ_SET_ADDRESS:
  2389. if (type != (USB_DIR_OUT|USB_RECIP_DEVICE))
  2390. goto delegate;
  2391. if (le16_to_cpu(req.wLength) != 0 ||
  2392. le16_to_cpu(req.wIndex) != 0)
  2393. break;
  2394. err = hw_usb_set_address((u8)le16_to_cpu(req.wValue));
  2395. if (err)
  2396. break;
  2397. err = isr_setup_status_phase(udc);
  2398. break;
  2399. case USB_REQ_SET_CONFIGURATION:
  2400. if (type == (USB_DIR_OUT|USB_TYPE_STANDARD))
  2401. udc->configured = !!req.wValue;
  2402. goto delegate;
  2403. case USB_REQ_SET_FEATURE:
  2404. if (type == (USB_DIR_OUT|USB_RECIP_ENDPOINT) &&
  2405. le16_to_cpu(req.wValue) ==
  2406. USB_ENDPOINT_HALT) {
  2407. if (req.wLength != 0)
  2408. break;
  2409. num = le16_to_cpu(req.wIndex);
  2410. dir = num & USB_ENDPOINT_DIR_MASK;
  2411. num &= USB_ENDPOINT_NUMBER_MASK;
  2412. if (dir) /* TX */
  2413. num += hw_ep_max/2;
  2414. spin_unlock(udc->lock);
  2415. err = usb_ep_set_halt(&udc->ci13xxx_ep[num].ep);
  2416. spin_lock(udc->lock);
  2417. if (!err)
  2418. isr_setup_status_phase(udc);
  2419. } else if (type == (USB_DIR_OUT|USB_RECIP_DEVICE)) {
  2420. if (req.wLength != 0)
  2421. break;
  2422. switch (le16_to_cpu(req.wValue)) {
  2423. case USB_DEVICE_REMOTE_WAKEUP:
  2424. udc->remote_wakeup = 1;
  2425. err = isr_setup_status_phase(udc);
  2426. break;
  2427. case USB_DEVICE_B_HNP_ENABLE:
  2428. udc->gadget.b_hnp_enable = 1;
  2429. err = isr_setup_status_phase(udc);
  2430. break;
  2431. case USB_DEVICE_A_HNP_SUPPORT:
  2432. udc->gadget.a_hnp_support = 1;
  2433. err = isr_setup_status_phase(udc);
  2434. break;
  2435. case USB_DEVICE_A_ALT_HNP_SUPPORT:
  2436. break;
  2437. case USB_DEVICE_TEST_MODE:
  2438. tmode = le16_to_cpu(req.wIndex) >> 8;
  2439. switch (tmode) {
  2440. case TEST_J:
  2441. case TEST_K:
  2442. case TEST_SE0_NAK:
  2443. case TEST_PACKET:
  2444. case TEST_FORCE_EN:
  2445. udc->test_mode = tmode;
  2446. err = isr_setup_status_phase(
  2447. udc);
  2448. break;
  2449. case TEST_OTG_SRP_REQD:
  2450. udc->gadget.otg_srp_reqd = 1;
  2451. err = isr_setup_status_phase(
  2452. udc);
  2453. break;
  2454. case TEST_OTG_HNP_REQD:
  2455. udc->gadget.host_request = 1;
  2456. err = isr_setup_status_phase(
  2457. udc);
  2458. break;
  2459. default:
  2460. break;
  2461. }
  2462. default:
  2463. break;
  2464. }
  2465. } else {
  2466. goto delegate;
  2467. }
  2468. break;
  2469. default:
  2470. delegate:
  2471. if (req.wLength == 0) /* no data phase */
  2472. udc->ep0_dir = TX;
  2473. spin_unlock(udc->lock);
  2474. err = udc->driver->setup(&udc->gadget, &req);
  2475. spin_lock(udc->lock);
  2476. break;
  2477. }
  2478. if (err < 0) {
  2479. dbg_event(_usb_addr(mEp), "ERROR", err);
  2480. spin_unlock(udc->lock);
  2481. if (usb_ep_set_halt(&mEp->ep))
  2482. err("error: ep_set_halt");
  2483. spin_lock(udc->lock);
  2484. }
  2485. }
  2486. }
  2487. /******************************************************************************
  2488. * ENDPT block
  2489. *****************************************************************************/
  2490. /**
  2491. * ep_enable: configure endpoint, making it usable
  2492. *
  2493. * Check usb_ep_enable() at "usb_gadget.h" for details
  2494. */
  2495. static int ep_enable(struct usb_ep *ep,
  2496. const struct usb_endpoint_descriptor *desc)
  2497. {
  2498. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2499. int retval = 0;
  2500. unsigned long flags;
  2501. unsigned mult = 0;
  2502. trace("ep = %pK, desc = %pK", ep, desc);
  2503. if (ep == NULL || desc == NULL)
  2504. return -EINVAL;
  2505. spin_lock_irqsave(mEp->lock, flags);
  2506. /* only internal SW should enable ctrl endpts */
  2507. mEp->desc = desc;
  2508. if (!list_empty(&mEp->qh.queue))
  2509. warn("enabling a non-empty endpoint!");
  2510. mEp->dir = usb_endpoint_dir_in(desc) ? TX : RX;
  2511. mEp->num = usb_endpoint_num(desc);
  2512. mEp->type = usb_endpoint_type(desc);
  2513. mEp->ep.maxpacket = usb_endpoint_maxp(desc);
  2514. dbg_event(_usb_addr(mEp), "ENABLE", 0);
  2515. mEp->qh.ptr->cap = 0;
  2516. if (mEp->type == USB_ENDPOINT_XFER_CONTROL) {
  2517. mEp->qh.ptr->cap |= QH_IOS;
  2518. } else if (mEp->type == USB_ENDPOINT_XFER_ISOC) {
  2519. mEp->qh.ptr->cap &= ~QH_MULT;
  2520. mult = ((mEp->ep.maxpacket >> QH_MULT_SHIFT) + 1) & 0x03;
  2521. mEp->qh.ptr->cap |= (mult << ffs_nr(QH_MULT));
  2522. } else {
  2523. mEp->qh.ptr->cap |= QH_ZLT;
  2524. }
  2525. mEp->qh.ptr->cap |=
  2526. (mEp->ep.maxpacket << ffs_nr(QH_MAX_PKT)) & QH_MAX_PKT;
  2527. mEp->qh.ptr->td.next |= TD_TERMINATE; /* needed? */
  2528. /* complete all the updates to ept->head before enabling endpoint*/
  2529. mb();
  2530. /*
  2531. * Enable endpoints in the HW other than ep0 as ep0
  2532. * is always enabled
  2533. */
  2534. if (mEp->num)
  2535. retval |= hw_ep_enable(mEp->num, mEp->dir, mEp->type);
  2536. spin_unlock_irqrestore(mEp->lock, flags);
  2537. return retval;
  2538. }
  2539. /**
  2540. * ep_disable: endpoint is no longer usable
  2541. *
  2542. * Check usb_ep_disable() at "usb_gadget.h" for details
  2543. */
  2544. static int ep_disable(struct usb_ep *ep)
  2545. {
  2546. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2547. int direction, retval = 0;
  2548. unsigned long flags;
  2549. trace("%pK", ep);
  2550. if (ep == NULL)
  2551. return -EINVAL;
  2552. else if (mEp->desc == NULL)
  2553. return -EBUSY;
  2554. spin_lock_irqsave(mEp->lock, flags);
  2555. /* only internal SW should disable ctrl endpts */
  2556. direction = mEp->dir;
  2557. do {
  2558. dbg_event(_usb_addr(mEp), "DISABLE", 0);
  2559. retval |= _ep_nuke(mEp);
  2560. retval |= hw_ep_disable(mEp->num, mEp->dir);
  2561. if (mEp->type == USB_ENDPOINT_XFER_CONTROL)
  2562. mEp->dir = (mEp->dir == TX) ? RX : TX;
  2563. } while (mEp->dir != direction);
  2564. if (mEp->last_zptr) {
  2565. dma_pool_free(mEp->td_pool, mEp->last_zptr,
  2566. mEp->last_zdma);
  2567. mEp->last_zptr = NULL;
  2568. }
  2569. mEp->desc = NULL;
  2570. mEp->ep.desc = NULL;
  2571. mEp->ep.maxpacket = USHRT_MAX;
  2572. spin_unlock_irqrestore(mEp->lock, flags);
  2573. return retval;
  2574. }
  2575. /**
  2576. * ep_alloc_request: allocate a request object to use with this endpoint
  2577. *
  2578. * Check usb_ep_alloc_request() at "usb_gadget.h" for details
  2579. */
  2580. static struct usb_request *ep_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  2581. {
  2582. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2583. struct ci13xxx_req *mReq = NULL;
  2584. trace("%pK, %i", ep, gfp_flags);
  2585. if (ep == NULL) {
  2586. err("EINVAL");
  2587. return NULL;
  2588. }
  2589. mReq = kzalloc(sizeof(struct ci13xxx_req), gfp_flags);
  2590. if (mReq != NULL) {
  2591. INIT_LIST_HEAD(&mReq->queue);
  2592. mReq->req.dma = DMA_ADDR_INVALID;
  2593. mReq->ptr = dma_pool_alloc(mEp->td_pool, gfp_flags,
  2594. &mReq->dma);
  2595. if (mReq->ptr == NULL) {
  2596. kfree(mReq);
  2597. mReq = NULL;
  2598. }
  2599. }
  2600. dbg_event(_usb_addr(mEp), "ALLOC", mReq == NULL);
  2601. return (mReq == NULL) ? NULL : &mReq->req;
  2602. }
  2603. /**
  2604. * ep_free_request: frees a request object
  2605. *
  2606. * Check usb_ep_free_request() at "usb_gadget.h" for details
  2607. */
  2608. static void ep_free_request(struct usb_ep *ep, struct usb_request *req)
  2609. {
  2610. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2611. struct ci13xxx_req *mReq = container_of(req, struct ci13xxx_req, req);
  2612. unsigned long flags;
  2613. trace("%pK, %pK", ep, req);
  2614. if (ep == NULL || req == NULL) {
  2615. err("EINVAL");
  2616. return;
  2617. } else if (!list_empty(&mReq->queue)) {
  2618. err("EBUSY");
  2619. return;
  2620. }
  2621. spin_lock_irqsave(mEp->lock, flags);
  2622. if (mReq->ptr)
  2623. dma_pool_free(mEp->td_pool, mReq->ptr, mReq->dma);
  2624. kfree(mReq);
  2625. dbg_event(_usb_addr(mEp), "FREE", 0);
  2626. spin_unlock_irqrestore(mEp->lock, flags);
  2627. }
  2628. /**
  2629. * ep_queue: queues (submits) an I/O request to an endpoint
  2630. *
  2631. * Check usb_ep_queue()* at usb_gadget.h" for details
  2632. */
  2633. static int ep_queue(struct usb_ep *ep, struct usb_request *req,
  2634. gfp_t __maybe_unused gfp_flags)
  2635. {
  2636. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2637. struct ci13xxx_req *mReq = container_of(req, struct ci13xxx_req, req);
  2638. int retval = 0;
  2639. unsigned long flags;
  2640. struct ci13xxx *udc = _udc;
  2641. trace("%pK, %pK, %X", ep, req, gfp_flags);
  2642. spin_lock_irqsave(mEp->lock, flags);
  2643. if (ep == NULL || req == NULL || mEp->desc == NULL) {
  2644. retval = -EINVAL;
  2645. goto done;
  2646. }
  2647. if (!udc->softconnect) {
  2648. retval = -ENODEV;
  2649. goto done;
  2650. }
  2651. if (!udc->configured && mEp->type !=
  2652. USB_ENDPOINT_XFER_CONTROL) {
  2653. trace("usb is not configured"
  2654. "ept #%d, ept name#%s\n",
  2655. mEp->num, mEp->ep.name);
  2656. retval = -ESHUTDOWN;
  2657. goto done;
  2658. }
  2659. if (mEp->type == USB_ENDPOINT_XFER_CONTROL) {
  2660. if (req->length)
  2661. mEp = (_udc->ep0_dir == RX) ?
  2662. &_udc->ep0out : &_udc->ep0in;
  2663. if (!list_empty(&mEp->qh.queue)) {
  2664. _ep_nuke(mEp);
  2665. retval = -EOVERFLOW;
  2666. warn("endpoint ctrl %X nuked", _usb_addr(mEp));
  2667. }
  2668. }
  2669. /* first nuke then test link, e.g. previous status has not sent */
  2670. if (!list_empty(&mReq->queue)) {
  2671. retval = -EBUSY;
  2672. err("request already in queue");
  2673. goto done;
  2674. }
  2675. if (mEp->multi_req) {
  2676. retval = -EAGAIN;
  2677. err("Large request is in progress. come again");
  2678. goto done;
  2679. }
  2680. if (req->length > (4 * CI13XXX_PAGE_SIZE)) {
  2681. if (!list_empty(&mEp->qh.queue)) {
  2682. retval = -EAGAIN;
  2683. err("Queue is busy. Large req is not allowed");
  2684. goto done;
  2685. }
  2686. if ((mEp->type != USB_ENDPOINT_XFER_BULK) ||
  2687. (mEp->dir != RX)) {
  2688. retval = -EINVAL;
  2689. err("Larger req is supported only for Bulk OUT");
  2690. goto done;
  2691. }
  2692. mEp->multi_req = true;
  2693. mReq->multi.len = req->length;
  2694. mReq->multi.buf = req->buf;
  2695. req->length = (4 * CI13XXX_PAGE_SIZE);
  2696. }
  2697. dbg_queue(_usb_addr(mEp), req, retval);
  2698. /* push request */
  2699. mReq->req.status = -EINPROGRESS;
  2700. mReq->req.actual = 0;
  2701. retval = _hardware_enqueue(mEp, mReq);
  2702. if (retval == -EALREADY) {
  2703. dbg_event(_usb_addr(mEp), "QUEUE", retval);
  2704. retval = 0;
  2705. }
  2706. if (!retval)
  2707. list_add_tail(&mReq->queue, &mEp->qh.queue);
  2708. else if (mEp->multi_req)
  2709. mEp->multi_req = false;
  2710. done:
  2711. spin_unlock_irqrestore(mEp->lock, flags);
  2712. return retval;
  2713. }
  2714. /**
  2715. * ep_dequeue: dequeues (cancels, unlinks) an I/O request from an endpoint
  2716. *
  2717. * Check usb_ep_dequeue() at "usb_gadget.h" for details
  2718. */
  2719. static int ep_dequeue(struct usb_ep *ep, struct usb_request *req)
  2720. {
  2721. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2722. struct ci13xxx_ep *mEpTemp = mEp;
  2723. struct ci13xxx_req *mReq = container_of(req, struct ci13xxx_req, req);
  2724. unsigned long flags;
  2725. trace("%pK, %pK", ep, req);
  2726. spin_lock_irqsave(mEp->lock, flags);
  2727. /*
  2728. * Only ep0 IN is exposed to composite. When a req is dequeued
  2729. * on ep0, check both ep0 IN and ep0 OUT queues.
  2730. */
  2731. if (ep == NULL || req == NULL || mReq->req.status != -EALREADY ||
  2732. mEp->desc == NULL || list_empty(&mReq->queue) ||
  2733. (list_empty(&mEp->qh.queue) && ((mEp->type !=
  2734. USB_ENDPOINT_XFER_CONTROL) ||
  2735. list_empty(&_udc->ep0out.qh.queue)))) {
  2736. spin_unlock_irqrestore(mEp->lock, flags);
  2737. return -EINVAL;
  2738. }
  2739. dbg_event(_usb_addr(mEp), "DEQUEUE", 0);
  2740. if ((mEp->type == USB_ENDPOINT_XFER_CONTROL)) {
  2741. hw_ep_flush(_udc->ep0out.num, RX);
  2742. hw_ep_flush(_udc->ep0in.num, TX);
  2743. } else {
  2744. hw_ep_flush(mEp->num, mEp->dir);
  2745. }
  2746. /* pop request */
  2747. list_del_init(&mReq->queue);
  2748. if (mReq->map) {
  2749. dma_unmap_single(mEp->device, mReq->req.dma, mReq->req.length,
  2750. mEp->dir ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  2751. mReq->req.dma = DMA_ADDR_INVALID;
  2752. mReq->map = 0;
  2753. }
  2754. req->status = -ECONNRESET;
  2755. if (mEp->multi_req) {
  2756. restore_original_req(mReq);
  2757. mEp->multi_req = false;
  2758. }
  2759. if (mReq->req.complete != NULL) {
  2760. spin_unlock(mEp->lock);
  2761. if ((mEp->type == USB_ENDPOINT_XFER_CONTROL) &&
  2762. mReq->req.length)
  2763. mEpTemp = &_udc->ep0in;
  2764. mReq->req.complete(&mEpTemp->ep, &mReq->req);
  2765. if (mEp->type == USB_ENDPOINT_XFER_CONTROL)
  2766. mReq->req.complete = NULL;
  2767. spin_lock(mEp->lock);
  2768. }
  2769. spin_unlock_irqrestore(mEp->lock, flags);
  2770. return 0;
  2771. }
  2772. static int is_sps_req(struct ci13xxx_req *mReq)
  2773. {
  2774. return (CI13XX_REQ_VENDOR_ID(mReq->req.udc_priv) == MSM_VENDOR_ID &&
  2775. mReq->req.udc_priv & MSM_SPS_MODE);
  2776. }
  2777. /**
  2778. * ep_set_halt: sets the endpoint halt feature
  2779. *
  2780. * Check usb_ep_set_halt() at "usb_gadget.h" for details
  2781. */
  2782. static int ep_set_halt(struct usb_ep *ep, int value)
  2783. {
  2784. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2785. int direction, retval = 0;
  2786. unsigned long flags;
  2787. trace("%pK, %i", ep, value);
  2788. if (ep == NULL || mEp->desc == NULL)
  2789. return -EINVAL;
  2790. spin_lock_irqsave(mEp->lock, flags);
  2791. #ifndef STALL_IN
  2792. /* g_file_storage MS compliant but g_zero fails chapter 9 compliance */
  2793. if (value && mEp->type == USB_ENDPOINT_XFER_BULK && mEp->dir == TX &&
  2794. !list_empty(&mEp->qh.queue) &&
  2795. !is_sps_req(list_entry(mEp->qh.queue.next, struct ci13xxx_req,
  2796. queue))){
  2797. spin_unlock_irqrestore(mEp->lock, flags);
  2798. return -EAGAIN;
  2799. }
  2800. #endif
  2801. direction = mEp->dir;
  2802. do {
  2803. dbg_event(_usb_addr(mEp), "HALT", value);
  2804. retval |= hw_ep_set_halt(mEp->num, mEp->dir, value);
  2805. if (!value)
  2806. mEp->wedge = 0;
  2807. if (mEp->type == USB_ENDPOINT_XFER_CONTROL)
  2808. mEp->dir = (mEp->dir == TX) ? RX : TX;
  2809. } while (mEp->dir != direction);
  2810. spin_unlock_irqrestore(mEp->lock, flags);
  2811. return retval;
  2812. }
  2813. /**
  2814. * ep_set_wedge: sets the halt feature and ignores clear requests
  2815. *
  2816. * Check usb_ep_set_wedge() at "usb_gadget.h" for details
  2817. */
  2818. static int ep_set_wedge(struct usb_ep *ep)
  2819. {
  2820. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2821. unsigned long flags;
  2822. trace("%pK", ep);
  2823. if (ep == NULL || mEp->desc == NULL)
  2824. return -EINVAL;
  2825. spin_lock_irqsave(mEp->lock, flags);
  2826. dbg_event(_usb_addr(mEp), "WEDGE", 0);
  2827. mEp->wedge = 1;
  2828. spin_unlock_irqrestore(mEp->lock, flags);
  2829. return usb_ep_set_halt(ep);
  2830. }
  2831. /**
  2832. * ep_fifo_flush: flushes contents of a fifo
  2833. *
  2834. * Check usb_ep_fifo_flush() at "usb_gadget.h" for details
  2835. */
  2836. static void ep_fifo_flush(struct usb_ep *ep)
  2837. {
  2838. struct ci13xxx_ep *mEp = container_of(ep, struct ci13xxx_ep, ep);
  2839. unsigned long flags;
  2840. trace("%pK", ep);
  2841. if (ep == NULL) {
  2842. err("%02X: -EINVAL", _usb_addr(mEp));
  2843. return;
  2844. }
  2845. spin_lock_irqsave(mEp->lock, flags);
  2846. dbg_event(_usb_addr(mEp), "FFLUSH", 0);
  2847. /*
  2848. * _ep_nuke() takes care of flushing the endpoint.
  2849. * some function drivers expect udc to retire all
  2850. * pending requests upon flushing an endpoint. There
  2851. * is no harm in doing it.
  2852. */
  2853. _ep_nuke(mEp);
  2854. spin_unlock_irqrestore(mEp->lock, flags);
  2855. }
  2856. /**
  2857. * Endpoint-specific part of the API to the USB controller hardware
  2858. * Check "usb_gadget.h" for details
  2859. */
  2860. static const struct usb_ep_ops usb_ep_ops = {
  2861. .enable = ep_enable,
  2862. .disable = ep_disable,
  2863. .alloc_request = ep_alloc_request,
  2864. .free_request = ep_free_request,
  2865. .queue = ep_queue,
  2866. .dequeue = ep_dequeue,
  2867. .set_halt = ep_set_halt,
  2868. .set_wedge = ep_set_wedge,
  2869. .fifo_flush = ep_fifo_flush,
  2870. };
  2871. /******************************************************************************
  2872. * GADGET block
  2873. *****************************************************************************/
  2874. static int ci13xxx_vbus_session(struct usb_gadget *_gadget, int is_active)
  2875. {
  2876. struct ci13xxx *udc = container_of(_gadget, struct ci13xxx, gadget);
  2877. unsigned long flags;
  2878. int gadget_ready = 0;
  2879. if (!(udc->udc_driver->flags & CI13XXX_PULLUP_ON_VBUS))
  2880. return -EOPNOTSUPP;
  2881. spin_lock_irqsave(udc->lock, flags);
  2882. udc->vbus_active = is_active;
  2883. if (udc->driver)
  2884. gadget_ready = 1;
  2885. spin_unlock_irqrestore(udc->lock, flags);
  2886. if (gadget_ready) {
  2887. if (is_active) {
  2888. pm_runtime_get_sync(&_gadget->dev);
  2889. hw_device_reset(udc);
  2890. if (udc->softconnect)
  2891. hw_device_state(udc->ep0out.qh.dma);
  2892. } else {
  2893. hw_device_state(0);
  2894. _gadget_stop_activity(&udc->gadget);
  2895. if (udc->udc_driver->notify_event)
  2896. udc->udc_driver->notify_event(udc,
  2897. CI13XXX_CONTROLLER_DISCONNECT_EVENT);
  2898. pm_runtime_put_sync(&_gadget->dev);
  2899. }
  2900. }
  2901. return 0;
  2902. }
  2903. static int ci13xxx_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  2904. {
  2905. struct ci13xxx *udc = container_of(_gadget, struct ci13xxx, gadget);
  2906. if (udc->transceiver)
  2907. return usb_phy_set_power(udc->transceiver, mA);
  2908. return -ENOTSUPP;
  2909. }
  2910. static int ci13xxx_pullup(struct usb_gadget *_gadget, int is_active)
  2911. {
  2912. struct ci13xxx *udc = container_of(_gadget, struct ci13xxx, gadget);
  2913. unsigned long flags;
  2914. spin_lock_irqsave(udc->lock, flags);
  2915. udc->softconnect = is_active;
  2916. if (((udc->udc_driver->flags & CI13XXX_PULLUP_ON_VBUS) &&
  2917. !udc->vbus_active) || !udc->driver) {
  2918. spin_unlock_irqrestore(udc->lock, flags);
  2919. return 0;
  2920. }
  2921. spin_unlock_irqrestore(udc->lock, flags);
  2922. if (is_active)
  2923. hw_device_state(udc->ep0out.qh.dma);
  2924. else
  2925. hw_device_state(0);
  2926. return 0;
  2927. }
  2928. static int ci13xxx_start(struct usb_gadget_driver *driver,
  2929. int (*bind)(struct usb_gadget *));
  2930. static int ci13xxx_stop(struct usb_gadget_driver *driver);
  2931. /**
  2932. * Device operations part of the API to the USB controller hardware,
  2933. * which don't involve endpoints (or i/o)
  2934. * Check "usb_gadget.h" for details
  2935. */
  2936. static const struct usb_gadget_ops usb_gadget_ops = {
  2937. .vbus_session = ci13xxx_vbus_session,
  2938. .wakeup = ci13xxx_wakeup,
  2939. .vbus_draw = ci13xxx_vbus_draw,
  2940. .pullup = ci13xxx_pullup,
  2941. .start = ci13xxx_start,
  2942. .stop = ci13xxx_stop,
  2943. };
  2944. /**
  2945. * ci13xxx_start: register a gadget driver
  2946. * @driver: the driver being registered
  2947. * @bind: the driver's bind callback
  2948. *
  2949. * Check ci13xxx_start() at <linux/usb/gadget.h> for details.
  2950. * Interrupts are enabled here.
  2951. */
  2952. static int ci13xxx_start(struct usb_gadget_driver *driver,
  2953. int (*bind)(struct usb_gadget *))
  2954. {
  2955. struct ci13xxx *udc = _udc;
  2956. unsigned long flags;
  2957. int i, j;
  2958. int retval = -ENOMEM;
  2959. bool put = false;
  2960. trace("%pK", driver);
  2961. if (driver == NULL ||
  2962. bind == NULL ||
  2963. driver->setup == NULL ||
  2964. driver->disconnect == NULL)
  2965. return -EINVAL;
  2966. else if (udc == NULL)
  2967. return -ENODEV;
  2968. else if (udc->driver != NULL)
  2969. return -EBUSY;
  2970. /* alloc resources */
  2971. udc->qh_pool = dma_pool_create("ci13xxx_qh", &udc->gadget.dev,
  2972. sizeof(struct ci13xxx_qh),
  2973. 64, CI13XXX_PAGE_SIZE);
  2974. if (udc->qh_pool == NULL)
  2975. return -ENOMEM;
  2976. udc->td_pool = dma_pool_create("ci13xxx_td", &udc->gadget.dev,
  2977. sizeof(struct ci13xxx_td),
  2978. 64, CI13XXX_PAGE_SIZE);
  2979. if (udc->td_pool == NULL) {
  2980. dma_pool_destroy(udc->qh_pool);
  2981. udc->qh_pool = NULL;
  2982. return -ENOMEM;
  2983. }
  2984. spin_lock_irqsave(udc->lock, flags);
  2985. info("hw_ep_max = %d", hw_ep_max);
  2986. udc->gadget.dev.driver = NULL;
  2987. retval = 0;
  2988. for (i = 0; i < hw_ep_max/2; i++) {
  2989. for (j = RX; j <= TX; j++) {
  2990. int k = i + j * hw_ep_max/2;
  2991. struct ci13xxx_ep *mEp = &udc->ci13xxx_ep[k];
  2992. scnprintf(mEp->name, sizeof(mEp->name), "ep%i%s", i,
  2993. (j == TX) ? "in" : "out");
  2994. mEp->lock = udc->lock;
  2995. mEp->device = &udc->gadget.dev;
  2996. mEp->td_pool = udc->td_pool;
  2997. mEp->ep.name = mEp->name;
  2998. mEp->ep.ops = &usb_ep_ops;
  2999. mEp->ep.maxpacket =
  3000. k ? USHRT_MAX : CTRL_PAYLOAD_MAX;
  3001. INIT_LIST_HEAD(&mEp->qh.queue);
  3002. spin_unlock_irqrestore(udc->lock, flags);
  3003. mEp->qh.ptr = dma_pool_alloc(udc->qh_pool, GFP_KERNEL,
  3004. &mEp->qh.dma);
  3005. spin_lock_irqsave(udc->lock, flags);
  3006. if (mEp->qh.ptr == NULL)
  3007. retval = -ENOMEM;
  3008. else
  3009. memset(mEp->qh.ptr, 0, sizeof(*mEp->qh.ptr));
  3010. /* skip ep0 out and in endpoints */
  3011. if (i == 0)
  3012. continue;
  3013. list_add_tail(&mEp->ep.ep_list, &udc->gadget.ep_list);
  3014. }
  3015. }
  3016. if (retval)
  3017. goto done;
  3018. spin_unlock_irqrestore(udc->lock, flags);
  3019. udc->ep0out.ep.desc = &ctrl_endpt_out_desc;
  3020. retval = usb_ep_enable(&udc->ep0out.ep);
  3021. if (retval)
  3022. return retval;
  3023. udc->ep0in.ep.desc = &ctrl_endpt_in_desc;
  3024. retval = usb_ep_enable(&udc->ep0in.ep);
  3025. if (retval)
  3026. return retval;
  3027. udc->status = usb_ep_alloc_request(&udc->ep0in.ep, GFP_KERNEL);
  3028. if (!udc->status)
  3029. return -ENOMEM;
  3030. udc->status_buf = kzalloc(2, GFP_KERNEL); /* for GET_STATUS */
  3031. if (!udc->status_buf) {
  3032. usb_ep_free_request(&udc->ep0in.ep, udc->status);
  3033. return -ENOMEM;
  3034. }
  3035. spin_lock_irqsave(udc->lock, flags);
  3036. udc->gadget.ep0 = &udc->ep0in.ep;
  3037. /* bind gadget */
  3038. driver->driver.bus = NULL;
  3039. udc->gadget.dev.driver = &driver->driver;
  3040. udc->softconnect = 1;
  3041. spin_unlock_irqrestore(udc->lock, flags);
  3042. pm_runtime_get_sync(&udc->gadget.dev);
  3043. retval = bind(&udc->gadget); /* MAY SLEEP */
  3044. spin_lock_irqsave(udc->lock, flags);
  3045. if (retval) {
  3046. udc->gadget.dev.driver = NULL;
  3047. goto done;
  3048. }
  3049. udc->driver = driver;
  3050. if (udc->udc_driver->flags & CI13XXX_PULLUP_ON_VBUS) {
  3051. if (udc->vbus_active) {
  3052. if (udc->udc_driver->flags & CI13XXX_REGS_SHARED)
  3053. hw_device_reset(udc);
  3054. } else {
  3055. put = true;
  3056. goto done;
  3057. }
  3058. }
  3059. if (!udc->softconnect) {
  3060. put = true;
  3061. goto done;
  3062. }
  3063. retval = hw_device_state(udc->ep0out.qh.dma);
  3064. done:
  3065. spin_unlock_irqrestore(udc->lock, flags);
  3066. if (retval || put)
  3067. pm_runtime_put_sync(&udc->gadget.dev);
  3068. if (udc->udc_driver->notify_event)
  3069. udc->udc_driver->notify_event(udc,
  3070. CI13XXX_CONTROLLER_UDC_STARTED_EVENT);
  3071. return retval;
  3072. }
  3073. /**
  3074. * ci13xxx_stop: unregister a gadget driver
  3075. *
  3076. * Check usb_gadget_unregister_driver() at "usb_gadget.h" for details
  3077. */
  3078. static int ci13xxx_stop(struct usb_gadget_driver *driver)
  3079. {
  3080. struct ci13xxx *udc = _udc;
  3081. unsigned long i, flags;
  3082. trace("%pK", driver);
  3083. if (driver == NULL ||
  3084. driver->unbind == NULL ||
  3085. driver->setup == NULL ||
  3086. driver->disconnect == NULL ||
  3087. driver != udc->driver)
  3088. return -EINVAL;
  3089. spin_lock_irqsave(udc->lock, flags);
  3090. if (!(udc->udc_driver->flags & CI13XXX_PULLUP_ON_VBUS) ||
  3091. udc->vbus_active) {
  3092. hw_device_state(0);
  3093. spin_unlock_irqrestore(udc->lock, flags);
  3094. _gadget_stop_activity(&udc->gadget);
  3095. spin_lock_irqsave(udc->lock, flags);
  3096. pm_runtime_put(&udc->gadget.dev);
  3097. }
  3098. /* unbind gadget */
  3099. spin_unlock_irqrestore(udc->lock, flags);
  3100. driver->unbind(&udc->gadget); /* MAY SLEEP */
  3101. spin_lock_irqsave(udc->lock, flags);
  3102. usb_ep_free_request(&udc->ep0in.ep, udc->status);
  3103. kfree(udc->status_buf);
  3104. udc->gadget.dev.driver = NULL;
  3105. /* free resources */
  3106. for (i = 0; i < hw_ep_max; i++) {
  3107. struct ci13xxx_ep *mEp = &udc->ci13xxx_ep[i];
  3108. if (!list_empty(&mEp->ep.ep_list))
  3109. list_del_init(&mEp->ep.ep_list);
  3110. if (mEp->qh.ptr != NULL)
  3111. dma_pool_free(udc->qh_pool, mEp->qh.ptr, mEp->qh.dma);
  3112. }
  3113. udc->gadget.ep0 = NULL;
  3114. udc->driver = NULL;
  3115. spin_unlock_irqrestore(udc->lock, flags);
  3116. if (udc->td_pool != NULL) {
  3117. dma_pool_destroy(udc->td_pool);
  3118. udc->td_pool = NULL;
  3119. }
  3120. if (udc->qh_pool != NULL) {
  3121. dma_pool_destroy(udc->qh_pool);
  3122. udc->qh_pool = NULL;
  3123. }
  3124. return 0;
  3125. }
  3126. /******************************************************************************
  3127. * BUS block
  3128. *****************************************************************************/
  3129. /**
  3130. * udc_irq: global interrupt handler
  3131. *
  3132. * This function returns IRQ_HANDLED if the IRQ has been handled
  3133. * It locks access to registers
  3134. */
  3135. static irqreturn_t udc_irq(void)
  3136. {
  3137. struct ci13xxx *udc = _udc;
  3138. irqreturn_t retval;
  3139. u32 intr;
  3140. trace();
  3141. if (udc == NULL) {
  3142. err("ENODEV");
  3143. return IRQ_HANDLED;
  3144. }
  3145. spin_lock(udc->lock);
  3146. if (udc->udc_driver->flags & CI13XXX_REGS_SHARED) {
  3147. if (hw_cread(CAP_USBMODE, USBMODE_CM) !=
  3148. USBMODE_CM_DEVICE) {
  3149. spin_unlock(udc->lock);
  3150. return IRQ_NONE;
  3151. }
  3152. }
  3153. intr = hw_test_and_clear_intr_active();
  3154. if (intr) {
  3155. isr_statistics.hndl.buf[isr_statistics.hndl.idx++] = intr;
  3156. isr_statistics.hndl.idx &= ISR_MASK;
  3157. isr_statistics.hndl.cnt++;
  3158. /* order defines priority - do NOT change it */
  3159. if (USBi_URI & intr) {
  3160. isr_statistics.uri++;
  3161. isr_reset_handler(udc);
  3162. }
  3163. if (USBi_PCI & intr) {
  3164. isr_statistics.pci++;
  3165. isr_resume_handler(udc);
  3166. }
  3167. if (USBi_UEI & intr)
  3168. isr_statistics.uei++;
  3169. if (USBi_UI & intr) {
  3170. isr_statistics.ui++;
  3171. udc->gadget.xfer_isr_count++;
  3172. isr_tr_complete_handler(udc);
  3173. }
  3174. if (USBi_SLI & intr) {
  3175. isr_suspend_handler(udc);
  3176. isr_statistics.sli++;
  3177. }
  3178. retval = IRQ_HANDLED;
  3179. } else {
  3180. isr_statistics.none++;
  3181. retval = IRQ_NONE;
  3182. }
  3183. spin_unlock(udc->lock);
  3184. return retval;
  3185. }
  3186. /**
  3187. * udc_release: driver release function
  3188. * @dev: device
  3189. *
  3190. * Currently does nothing
  3191. */
  3192. static void udc_release(struct device *dev)
  3193. {
  3194. trace("%pK", dev);
  3195. if (dev == NULL)
  3196. err("EINVAL");
  3197. }
  3198. /**
  3199. * udc_probe: parent probe must call this to initialize UDC
  3200. * @dev: parent device
  3201. * @regs: registers base address
  3202. * @name: driver name
  3203. *
  3204. * This function returns an error code
  3205. * No interrupts active, the IRQ has not been requested yet
  3206. * Kernel assumes 32-bit DMA operations by default, no need to dma_set_mask
  3207. */
  3208. static int udc_probe(struct ci13xxx_udc_driver *driver, struct device *dev,
  3209. void __iomem *regs)
  3210. {
  3211. struct ci13xxx *udc;
  3212. struct ci13xxx_platform_data *pdata;
  3213. int retval = 0, i;
  3214. trace("%pK, %pK, %pK", dev, regs, driver->name);
  3215. if (dev == NULL || regs == NULL || driver == NULL ||
  3216. driver->name == NULL)
  3217. return -EINVAL;
  3218. udc = kzalloc(sizeof(struct ci13xxx), GFP_KERNEL);
  3219. if (udc == NULL)
  3220. return -ENOMEM;
  3221. udc->lock = &udc_lock;
  3222. udc->regs = regs;
  3223. udc->udc_driver = driver;
  3224. udc->gadget.ops = &usb_gadget_ops;
  3225. udc->gadget.speed = USB_SPEED_UNKNOWN;
  3226. udc->gadget.max_speed = USB_SPEED_HIGH;
  3227. if (udc->udc_driver->flags & CI13XXX_IS_OTG)
  3228. udc->gadget.is_otg = 1;
  3229. else
  3230. udc->gadget.is_otg = 0;
  3231. udc->gadget.name = driver->name;
  3232. INIT_LIST_HEAD(&udc->gadget.ep_list);
  3233. udc->gadget.ep0 = NULL;
  3234. pdata = dev->platform_data;
  3235. if (pdata)
  3236. udc->gadget.usb_core_id = pdata->usb_core_id;
  3237. dev_set_name(&udc->gadget.dev, "gadget");
  3238. udc->gadget.dev.dma_mask = dev->dma_mask;
  3239. udc->gadget.dev.coherent_dma_mask = dev->coherent_dma_mask;
  3240. udc->gadget.dev.parent = dev;
  3241. udc->gadget.dev.release = udc_release;
  3242. if (udc->udc_driver->flags & CI13XXX_REQUIRE_TRANSCEIVER) {
  3243. udc->transceiver = usb_get_transceiver();
  3244. if (udc->transceiver == NULL) {
  3245. retval = -ENODEV;
  3246. goto free_udc;
  3247. }
  3248. }
  3249. INIT_DELAYED_WORK(&udc->rw_work, usb_do_remote_wakeup);
  3250. retval = hw_device_init(regs);
  3251. if (retval < 0)
  3252. goto put_transceiver;
  3253. for (i = 0; i < hw_ep_max; i++) {
  3254. struct ci13xxx_ep *mEp = &udc->ci13xxx_ep[i];
  3255. INIT_LIST_HEAD(&mEp->ep.ep_list);
  3256. setup_timer(&mEp->prime_timer, ep_prime_timer_func,
  3257. (unsigned long) mEp);
  3258. }
  3259. if (!(udc->udc_driver->flags & CI13XXX_REGS_SHARED)) {
  3260. retval = hw_device_reset(udc);
  3261. if (retval)
  3262. goto put_transceiver;
  3263. }
  3264. retval = device_register(&udc->gadget.dev);
  3265. if (retval) {
  3266. put_device(&udc->gadget.dev);
  3267. goto put_transceiver;
  3268. }
  3269. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  3270. retval = dbg_create_files(&udc->gadget.dev);
  3271. #endif
  3272. if (retval)
  3273. goto unreg_device;
  3274. if (udc->transceiver) {
  3275. retval = otg_set_peripheral(udc->transceiver->otg,
  3276. &udc->gadget);
  3277. if (retval)
  3278. goto remove_dbg;
  3279. }
  3280. retval = usb_add_gadget_udc(dev, &udc->gadget);
  3281. if (retval)
  3282. goto remove_trans;
  3283. pm_runtime_no_callbacks(&udc->gadget.dev);
  3284. pm_runtime_enable(&udc->gadget.dev);
  3285. if (register_trace_usb_daytona_invalid_access(dump_usb_info, NULL))
  3286. pr_err("Registering trace failed\n");
  3287. _udc = udc;
  3288. return retval;
  3289. remove_trans:
  3290. if (udc->transceiver) {
  3291. otg_set_peripheral(udc->transceiver->otg, &udc->gadget);
  3292. usb_put_transceiver(udc->transceiver);
  3293. }
  3294. err("error = %i", retval);
  3295. remove_dbg:
  3296. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  3297. dbg_remove_files(&udc->gadget.dev);
  3298. #endif
  3299. unreg_device:
  3300. device_unregister(&udc->gadget.dev);
  3301. put_transceiver:
  3302. if (udc->transceiver)
  3303. usb_put_transceiver(udc->transceiver);
  3304. free_udc:
  3305. kfree(udc);
  3306. _udc = NULL;
  3307. return retval;
  3308. }
  3309. /**
  3310. * udc_remove: parent remove must call this to remove UDC
  3311. *
  3312. * No interrupts active, the IRQ has been released
  3313. */
  3314. static void udc_remove(void)
  3315. {
  3316. struct ci13xxx *udc = _udc;
  3317. int retval;
  3318. if (udc == NULL) {
  3319. err("EINVAL");
  3320. return;
  3321. }
  3322. retval = unregister_trace_usb_daytona_invalid_access(dump_usb_info,
  3323. NULL);
  3324. if (retval)
  3325. pr_err("Unregistering trace failed\n");
  3326. usb_del_gadget_udc(&udc->gadget);
  3327. if (udc->transceiver) {
  3328. otg_set_peripheral(udc->transceiver->otg, &udc->gadget);
  3329. usb_put_transceiver(udc->transceiver);
  3330. }
  3331. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  3332. dbg_remove_files(&udc->gadget.dev);
  3333. #endif
  3334. device_unregister(&udc->gadget.dev);
  3335. kfree(udc);
  3336. _udc = NULL;
  3337. }