quirks.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/export.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/acpi.h>
  24. #include <linux/kallsyms.h>
  25. #include <linux/dmi.h>
  26. #include <linux/pci-aspm.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/ktime.h>
  30. #include <linux/mm.h>
  31. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  32. #include "pci.h"
  33. /*
  34. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  35. * conflict. But doing so may cause problems on host bridge and perhaps other
  36. * key system devices. For devices that need to have mmio decoding always-on,
  37. * we need to set the dev->mmio_always_on bit.
  38. */
  39. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  40. {
  41. dev->mmio_always_on = 1;
  42. }
  43. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  44. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  45. /* The Mellanox Tavor device gives false positive parity errors
  46. * Mark this device with a broken_parity_status, to allow
  47. * PCI scanning code to "skip" this now blacklisted device.
  48. */
  49. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  50. {
  51. dev->broken_parity_status = 1; /* This device gives false positives */
  52. }
  53. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  54. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  55. /* Deal with broken BIOS'es that neglect to enable passive release,
  56. which can cause problems in combination with the 82441FX/PPro MTRRs */
  57. static void quirk_passive_release(struct pci_dev *dev)
  58. {
  59. struct pci_dev *d = NULL;
  60. unsigned char dlc;
  61. /* We have to make sure a particular bit is set in the PIIX3
  62. ISA bridge, so we have to go out and find it. */
  63. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  64. pci_read_config_byte(d, 0x82, &dlc);
  65. if (!(dlc & 1<<1)) {
  66. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  67. dlc |= 1<<1;
  68. pci_write_config_byte(d, 0x82, dlc);
  69. }
  70. }
  71. }
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  73. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  74. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  75. but VIA don't answer queries. If you happen to have good contacts at VIA
  76. ask them for me please -- Alan
  77. This appears to be BIOS not version dependent. So presumably there is a
  78. chipset level fix */
  79. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  80. {
  81. if (!isa_dma_bridge_buggy) {
  82. isa_dma_bridge_buggy=1;
  83. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  84. }
  85. }
  86. /*
  87. * Its not totally clear which chipsets are the problematic ones
  88. * We know 82C586 and 82C596 variants are affected.
  89. */
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  97. /*
  98. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  99. * for some HT machines to use C4 w/o hanging.
  100. */
  101. static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  102. {
  103. u32 pmbase;
  104. u16 pm1a;
  105. pci_read_config_dword(dev, 0x40, &pmbase);
  106. pmbase = pmbase & 0xff80;
  107. pm1a = inw(pmbase);
  108. if (pm1a & 0x10) {
  109. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  110. outw(0x10, pmbase);
  111. }
  112. }
  113. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  114. /*
  115. * Chipsets where PCI->PCI transfers vanish or hang
  116. */
  117. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  118. {
  119. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  120. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  121. pci_pci_problems |= PCIPCI_FAIL;
  122. }
  123. }
  124. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  125. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  126. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  127. {
  128. u8 rev;
  129. pci_read_config_byte(dev, 0x08, &rev);
  130. if (rev == 0x13) {
  131. /* Erratum 24 */
  132. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  133. pci_pci_problems |= PCIAGP_FAIL;
  134. }
  135. }
  136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  137. /*
  138. * Triton requires workarounds to be used by the drivers
  139. */
  140. static void __devinit quirk_triton(struct pci_dev *dev)
  141. {
  142. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  143. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  144. pci_pci_problems |= PCIPCI_TRITON;
  145. }
  146. }
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  151. /*
  152. * VIA Apollo KT133 needs PCI latency patch
  153. * Made according to a windows driver based patch by George E. Breese
  154. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  155. * and http://www.georgebreese.com/net/software/#PCI
  156. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  157. * the info on which Mr Breese based his work.
  158. *
  159. * Updated based on further information from the site and also on
  160. * information provided by VIA
  161. */
  162. static void quirk_vialatency(struct pci_dev *dev)
  163. {
  164. struct pci_dev *p;
  165. u8 busarb;
  166. /* Ok we have a potential problem chipset here. Now see if we have
  167. a buggy southbridge */
  168. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  169. if (p!=NULL) {
  170. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  171. /* Check for buggy part revisions */
  172. if (p->revision < 0x40 || p->revision > 0x42)
  173. goto exit;
  174. } else {
  175. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  176. if (p==NULL) /* No problem parts */
  177. goto exit;
  178. /* Check for buggy part revisions */
  179. if (p->revision < 0x10 || p->revision > 0x12)
  180. goto exit;
  181. }
  182. /*
  183. * Ok we have the problem. Now set the PCI master grant to
  184. * occur every master grant. The apparent bug is that under high
  185. * PCI load (quite common in Linux of course) you can get data
  186. * loss when the CPU is held off the bus for 3 bus master requests
  187. * This happens to include the IDE controllers....
  188. *
  189. * VIA only apply this fix when an SB Live! is present but under
  190. * both Linux and Windows this isn't enough, and we have seen
  191. * corruption without SB Live! but with things like 3 UDMA IDE
  192. * controllers. So we ignore that bit of the VIA recommendation..
  193. */
  194. pci_read_config_byte(dev, 0x76, &busarb);
  195. /* Set bit 4 and bi 5 of byte 76 to 0x01
  196. "Master priority rotation on every PCI master grant */
  197. busarb &= ~(1<<5);
  198. busarb |= (1<<4);
  199. pci_write_config_byte(dev, 0x76, busarb);
  200. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  201. exit:
  202. pci_dev_put(p);
  203. }
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  207. /* Must restore this on a resume from RAM */
  208. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  209. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  210. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  211. /*
  212. * VIA Apollo VP3 needs ETBF on BT848/878
  213. */
  214. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  215. {
  216. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  217. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  218. pci_pci_problems |= PCIPCI_VIAETBF;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  222. static void __devinit quirk_vsfx(struct pci_dev *dev)
  223. {
  224. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  225. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  226. pci_pci_problems |= PCIPCI_VSFX;
  227. }
  228. }
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  230. /*
  231. * Ali Magik requires workarounds to be used by the drivers
  232. * that DMA to AGP space. Latency must be set to 0xA and triton
  233. * workaround applied too
  234. * [Info kindly provided by ALi]
  235. */
  236. static void __init quirk_alimagik(struct pci_dev *dev)
  237. {
  238. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  239. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  240. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  241. }
  242. }
  243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  244. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  245. /*
  246. * Natoma has some interesting boundary conditions with Zoran stuff
  247. * at least
  248. */
  249. static void __devinit quirk_natoma(struct pci_dev *dev)
  250. {
  251. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  252. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  253. pci_pci_problems |= PCIPCI_NATOMA;
  254. }
  255. }
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  262. /*
  263. * This chip can cause PCI parity errors if config register 0xA0 is read
  264. * while DMAs are occurring.
  265. */
  266. static void __devinit quirk_citrine(struct pci_dev *dev)
  267. {
  268. dev->cfg_size = 0xA0;
  269. }
  270. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  271. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  272. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  273. {
  274. int i;
  275. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  276. struct resource *r = &dev->resource[i];
  277. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  278. r->end = PAGE_SIZE - 1;
  279. r->start = 0;
  280. r->flags |= IORESOURCE_UNSET;
  281. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  282. i, r);
  283. }
  284. }
  285. }
  286. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  287. /*
  288. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  289. * If it's needed, re-allocate the region.
  290. */
  291. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  292. {
  293. struct resource *r = &dev->resource[0];
  294. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  295. r->start = 0;
  296. r->end = 0x3ffffff;
  297. }
  298. }
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  301. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  302. const char *name)
  303. {
  304. u32 region;
  305. struct pci_bus_region bus_region;
  306. struct resource *res = dev->resource + pos;
  307. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  308. if (!region)
  309. return;
  310. res->name = pci_name(dev);
  311. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  312. res->flags |=
  313. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  314. region &= ~(size - 1);
  315. /* Convert from PCI bus to resource space */
  316. bus_region.start = region;
  317. bus_region.end = region + size - 1;
  318. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  319. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  320. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  321. }
  322. /*
  323. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  324. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  325. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  326. * (which conflicts w/ BAR1's memory range).
  327. *
  328. * CS553x's ISA PCI BARs may also be read-only (ref:
  329. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  330. */
  331. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  332. {
  333. static char *name = "CS5536 ISA bridge";
  334. if (pci_resource_len(dev, 0) != 8) {
  335. quirk_io(dev, 0, 8, name); /* SMB */
  336. quirk_io(dev, 1, 256, name); /* GPIO */
  337. quirk_io(dev, 2, 64, name); /* MFGPT */
  338. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  339. name);
  340. }
  341. }
  342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  343. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  344. unsigned size, int nr, const char *name)
  345. {
  346. region &= ~(size-1);
  347. if (region) {
  348. struct pci_bus_region bus_region;
  349. struct resource *res = dev->resource + nr;
  350. res->name = pci_name(dev);
  351. res->start = region;
  352. res->end = region + size - 1;
  353. res->flags = IORESOURCE_IO;
  354. /* Convert from PCI bus to resource space. */
  355. bus_region.start = res->start;
  356. bus_region.end = res->end;
  357. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  358. if (pci_claim_resource(dev, nr) == 0)
  359. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  360. res, name);
  361. }
  362. }
  363. /*
  364. * ATI Northbridge setups MCE the processor if you even
  365. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  366. */
  367. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  368. {
  369. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  370. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  371. request_region(0x3b0, 0x0C, "RadeonIGP");
  372. request_region(0x3d3, 0x01, "RadeonIGP");
  373. }
  374. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  375. /*
  376. * Let's make the southbridge information explicit instead
  377. * of having to worry about people probing the ACPI areas,
  378. * for example.. (Yes, it happens, and if you read the wrong
  379. * ACPI register it will put the machine to sleep with no
  380. * way of waking it up again. Bummer).
  381. *
  382. * ALI M7101: Two IO regions pointed to by words at
  383. * 0xE0 (64 bytes of ACPI registers)
  384. * 0xE2 (32 bytes of SMB registers)
  385. */
  386. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  387. {
  388. u16 region;
  389. pci_read_config_word(dev, 0xE0, &region);
  390. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  391. pci_read_config_word(dev, 0xE2, &region);
  392. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  393. }
  394. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  395. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  396. {
  397. u32 devres;
  398. u32 mask, size, base;
  399. pci_read_config_dword(dev, port, &devres);
  400. if ((devres & enable) != enable)
  401. return;
  402. mask = (devres >> 16) & 15;
  403. base = devres & 0xffff;
  404. size = 16;
  405. for (;;) {
  406. unsigned bit = size >> 1;
  407. if ((bit & mask) == bit)
  408. break;
  409. size = bit;
  410. }
  411. /*
  412. * For now we only print it out. Eventually we'll want to
  413. * reserve it (at least if it's in the 0x1000+ range), but
  414. * let's get enough confirmation reports first.
  415. */
  416. base &= -size;
  417. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  418. }
  419. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  420. {
  421. u32 devres;
  422. u32 mask, size, base;
  423. pci_read_config_dword(dev, port, &devres);
  424. if ((devres & enable) != enable)
  425. return;
  426. base = devres & 0xffff0000;
  427. mask = (devres & 0x3f) << 16;
  428. size = 128 << 16;
  429. for (;;) {
  430. unsigned bit = size >> 1;
  431. if ((bit & mask) == bit)
  432. break;
  433. size = bit;
  434. }
  435. /*
  436. * For now we only print it out. Eventually we'll want to
  437. * reserve it, but let's get enough confirmation reports first.
  438. */
  439. base &= -size;
  440. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  441. }
  442. /*
  443. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  444. * 0x40 (64 bytes of ACPI registers)
  445. * 0x90 (16 bytes of SMB registers)
  446. * and a few strange programmable PIIX4 device resources.
  447. */
  448. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  449. {
  450. u32 region, res_a;
  451. pci_read_config_dword(dev, 0x40, &region);
  452. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  453. pci_read_config_dword(dev, 0x90, &region);
  454. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  455. /* Device resource A has enables for some of the other ones */
  456. pci_read_config_dword(dev, 0x5c, &res_a);
  457. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  458. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  459. /* Device resource D is just bitfields for static resources */
  460. /* Device 12 enabled? */
  461. if (res_a & (1 << 29)) {
  462. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  463. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  464. }
  465. /* Device 13 enabled? */
  466. if (res_a & (1 << 30)) {
  467. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  468. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  469. }
  470. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  471. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  472. }
  473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  474. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  475. #define ICH_PMBASE 0x40
  476. #define ICH_ACPI_CNTL 0x44
  477. #define ICH4_ACPI_EN 0x10
  478. #define ICH6_ACPI_EN 0x80
  479. #define ICH4_GPIOBASE 0x58
  480. #define ICH4_GPIO_CNTL 0x5c
  481. #define ICH4_GPIO_EN 0x10
  482. #define ICH6_GPIOBASE 0x48
  483. #define ICH6_GPIO_CNTL 0x4c
  484. #define ICH6_GPIO_EN 0x10
  485. /*
  486. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  487. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  488. * 0x58 (64 bytes of GPIO I/O space)
  489. */
  490. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  491. {
  492. u32 region;
  493. u8 enable;
  494. /*
  495. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  496. * with low legacy (and fixed) ports. We don't know the decoding
  497. * priority and can't tell whether the legacy device or the one created
  498. * here is really at that address. This happens on boards with broken
  499. * BIOSes.
  500. */
  501. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  502. if (enable & ICH4_ACPI_EN) {
  503. pci_read_config_dword(dev, ICH_PMBASE, &region);
  504. region &= PCI_BASE_ADDRESS_IO_MASK;
  505. if (region >= PCIBIOS_MIN_IO)
  506. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  507. "ICH4 ACPI/GPIO/TCO");
  508. }
  509. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  510. if (enable & ICH4_GPIO_EN) {
  511. pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
  512. region &= PCI_BASE_ADDRESS_IO_MASK;
  513. if (region >= PCIBIOS_MIN_IO)
  514. quirk_io_region(dev, region, 64,
  515. PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
  516. }
  517. }
  518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  528. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  529. {
  530. u32 region;
  531. u8 enable;
  532. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  533. if (enable & ICH6_ACPI_EN) {
  534. pci_read_config_dword(dev, ICH_PMBASE, &region);
  535. region &= PCI_BASE_ADDRESS_IO_MASK;
  536. if (region >= PCIBIOS_MIN_IO)
  537. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  538. "ICH6 ACPI/GPIO/TCO");
  539. }
  540. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  541. if (enable & ICH6_GPIO_EN) {
  542. pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
  543. region &= PCI_BASE_ADDRESS_IO_MASK;
  544. if (region >= PCIBIOS_MIN_IO)
  545. quirk_io_region(dev, region, 64,
  546. PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
  547. }
  548. }
  549. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  550. {
  551. u32 val;
  552. u32 size, base;
  553. pci_read_config_dword(dev, reg, &val);
  554. /* Enabled? */
  555. if (!(val & 1))
  556. return;
  557. base = val & 0xfffc;
  558. if (dynsize) {
  559. /*
  560. * This is not correct. It is 16, 32 or 64 bytes depending on
  561. * register D31:F0:ADh bits 5:4.
  562. *
  563. * But this gets us at least _part_ of it.
  564. */
  565. size = 16;
  566. } else {
  567. size = 128;
  568. }
  569. base &= ~(size-1);
  570. /* Just print it out for now. We should reserve it after more debugging */
  571. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  572. }
  573. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  574. {
  575. /* Shared ACPI/GPIO decode with all ICH6+ */
  576. ich6_lpc_acpi_gpio(dev);
  577. /* ICH6-specific generic IO decode */
  578. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  579. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  580. }
  581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  583. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  584. {
  585. u32 val;
  586. u32 mask, base;
  587. pci_read_config_dword(dev, reg, &val);
  588. /* Enabled? */
  589. if (!(val & 1))
  590. return;
  591. /*
  592. * IO base in bits 15:2, mask in bits 23:18, both
  593. * are dword-based
  594. */
  595. base = val & 0xfffc;
  596. mask = (val >> 16) & 0xfc;
  597. mask |= 3;
  598. /* Just print it out for now. We should reserve it after more debugging */
  599. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  600. }
  601. /* ICH7-10 has the same common LPC generic IO decode registers */
  602. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  603. {
  604. /* We share the common ACPI/GPIO decode with ICH6 */
  605. ich6_lpc_acpi_gpio(dev);
  606. /* And have 4 ICH7+ generic decodes */
  607. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  608. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  609. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  610. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  611. }
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  625. /*
  626. * VIA ACPI: One IO region pointed to by longword at
  627. * 0x48 or 0x20 (256 bytes of ACPI registers)
  628. */
  629. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  630. {
  631. u32 region;
  632. if (dev->revision & 0x10) {
  633. pci_read_config_dword(dev, 0x48, &region);
  634. region &= PCI_BASE_ADDRESS_IO_MASK;
  635. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  636. }
  637. }
  638. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  639. /*
  640. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  641. * 0x48 (256 bytes of ACPI registers)
  642. * 0x70 (128 bytes of hardware monitoring register)
  643. * 0x90 (16 bytes of SMB registers)
  644. */
  645. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  646. {
  647. u16 hm;
  648. u32 smb;
  649. quirk_vt82c586_acpi(dev);
  650. pci_read_config_word(dev, 0x70, &hm);
  651. hm &= PCI_BASE_ADDRESS_IO_MASK;
  652. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  653. pci_read_config_dword(dev, 0x90, &smb);
  654. smb &= PCI_BASE_ADDRESS_IO_MASK;
  655. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  656. }
  657. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  658. /*
  659. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  660. * 0x88 (128 bytes of power management registers)
  661. * 0xd0 (16 bytes of SMB registers)
  662. */
  663. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  664. {
  665. u16 pm, smb;
  666. pci_read_config_word(dev, 0x88, &pm);
  667. pm &= PCI_BASE_ADDRESS_IO_MASK;
  668. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  669. pci_read_config_word(dev, 0xd0, &smb);
  670. smb &= PCI_BASE_ADDRESS_IO_MASK;
  671. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  672. }
  673. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  674. /*
  675. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  676. * Disable fast back-to-back on the secondary bus segment
  677. */
  678. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  679. {
  680. struct pci_dev *pdev;
  681. u16 command;
  682. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  683. "secondary bus fast back-to-back transfers disabled\n");
  684. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  685. pci_read_config_word(pdev, PCI_COMMAND, &command);
  686. if (command & PCI_COMMAND_FAST_BACK)
  687. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  688. }
  689. }
  690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  691. quirk_xio2000a);
  692. #ifdef CONFIG_X86_IO_APIC
  693. #include <asm/io_apic.h>
  694. /*
  695. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  696. * devices to the external APIC.
  697. *
  698. * TODO: When we have device-specific interrupt routers,
  699. * this code will go away from quirks.
  700. */
  701. static void quirk_via_ioapic(struct pci_dev *dev)
  702. {
  703. u8 tmp;
  704. if (nr_ioapics < 1)
  705. tmp = 0; /* nothing routed to external APIC */
  706. else
  707. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  708. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  709. tmp == 0 ? "Disa" : "Ena");
  710. /* Offset 0x58: External APIC IRQ output control */
  711. pci_write_config_byte (dev, 0x58, tmp);
  712. }
  713. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  714. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  715. /*
  716. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  717. * This leads to doubled level interrupt rates.
  718. * Set this bit to get rid of cycle wastage.
  719. * Otherwise uncritical.
  720. */
  721. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  722. {
  723. u8 misc_control2;
  724. #define BYPASS_APIC_DEASSERT 8
  725. pci_read_config_byte(dev, 0x5B, &misc_control2);
  726. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  727. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  728. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  729. }
  730. }
  731. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  732. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  733. /*
  734. * The AMD io apic can hang the box when an apic irq is masked.
  735. * We check all revs >= B0 (yet not in the pre production!) as the bug
  736. * is currently marked NoFix
  737. *
  738. * We have multiple reports of hangs with this chipset that went away with
  739. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  740. * of course. However the advice is demonstrably good even if so..
  741. */
  742. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  743. {
  744. if (dev->revision >= 0x02) {
  745. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  746. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  747. }
  748. }
  749. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  750. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  751. {
  752. if (dev->devfn == 0 && dev->bus->number == 0)
  753. sis_apic_bug = 1;
  754. }
  755. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  756. #endif /* CONFIG_X86_IO_APIC */
  757. /*
  758. * Some settings of MMRBC can lead to data corruption so block changes.
  759. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  760. */
  761. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  762. {
  763. if (dev->subordinate && dev->revision <= 0x12) {
  764. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  765. "disabling PCI-X MMRBC\n", dev->revision);
  766. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  767. }
  768. }
  769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  770. /*
  771. * FIXME: it is questionable that quirk_via_acpi
  772. * is needed. It shows up as an ISA bridge, and does not
  773. * support the PCI_INTERRUPT_LINE register at all. Therefore
  774. * it seems like setting the pci_dev's 'irq' to the
  775. * value of the ACPI SCI interrupt is only done for convenience.
  776. * -jgarzik
  777. */
  778. static void __devinit quirk_via_acpi(struct pci_dev *d)
  779. {
  780. /*
  781. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  782. */
  783. u8 irq;
  784. pci_read_config_byte(d, 0x42, &irq);
  785. irq &= 0xf;
  786. if (irq && (irq != 2))
  787. d->irq = irq;
  788. }
  789. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  790. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  791. /*
  792. * VIA bridges which have VLink
  793. */
  794. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  795. static void quirk_via_bridge(struct pci_dev *dev)
  796. {
  797. /* See what bridge we have and find the device ranges */
  798. switch (dev->device) {
  799. case PCI_DEVICE_ID_VIA_82C686:
  800. /* The VT82C686 is special, it attaches to PCI and can have
  801. any device number. All its subdevices are functions of
  802. that single device. */
  803. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  804. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  805. break;
  806. case PCI_DEVICE_ID_VIA_8237:
  807. case PCI_DEVICE_ID_VIA_8237A:
  808. via_vlink_dev_lo = 15;
  809. break;
  810. case PCI_DEVICE_ID_VIA_8235:
  811. via_vlink_dev_lo = 16;
  812. break;
  813. case PCI_DEVICE_ID_VIA_8231:
  814. case PCI_DEVICE_ID_VIA_8233_0:
  815. case PCI_DEVICE_ID_VIA_8233A:
  816. case PCI_DEVICE_ID_VIA_8233C_0:
  817. via_vlink_dev_lo = 17;
  818. break;
  819. }
  820. }
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  822. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  823. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  824. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  825. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  826. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  827. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  828. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  829. /**
  830. * quirk_via_vlink - VIA VLink IRQ number update
  831. * @dev: PCI device
  832. *
  833. * If the device we are dealing with is on a PIC IRQ we need to
  834. * ensure that the IRQ line register which usually is not relevant
  835. * for PCI cards, is actually written so that interrupts get sent
  836. * to the right place.
  837. * We only do this on systems where a VIA south bridge was detected,
  838. * and only for VIA devices on the motherboard (see quirk_via_bridge
  839. * above).
  840. */
  841. static void quirk_via_vlink(struct pci_dev *dev)
  842. {
  843. u8 irq, new_irq;
  844. /* Check if we have VLink at all */
  845. if (via_vlink_dev_lo == -1)
  846. return;
  847. new_irq = dev->irq;
  848. /* Don't quirk interrupts outside the legacy IRQ range */
  849. if (!new_irq || new_irq > 15)
  850. return;
  851. /* Internal device ? */
  852. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  853. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  854. return;
  855. /* This is an internal VLink device on a PIC interrupt. The BIOS
  856. ought to have set this but may not have, so we redo it */
  857. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  858. if (new_irq != irq) {
  859. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  860. irq, new_irq);
  861. udelay(15); /* unknown if delay really needed */
  862. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  863. }
  864. }
  865. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  866. /*
  867. * VIA VT82C598 has its device ID settable and many BIOSes
  868. * set it to the ID of VT82C597 for backward compatibility.
  869. * We need to switch it off to be able to recognize the real
  870. * type of the chip.
  871. */
  872. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  873. {
  874. pci_write_config_byte(dev, 0xfc, 0);
  875. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  876. }
  877. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  878. /*
  879. * CardBus controllers have a legacy base address that enables them
  880. * to respond as i82365 pcmcia controllers. We don't want them to
  881. * do this even if the Linux CardBus driver is not loaded, because
  882. * the Linux i82365 driver does not (and should not) handle CardBus.
  883. */
  884. static void quirk_cardbus_legacy(struct pci_dev *dev)
  885. {
  886. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  887. }
  888. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  889. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  890. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  891. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  892. /*
  893. * Following the PCI ordering rules is optional on the AMD762. I'm not
  894. * sure what the designers were smoking but let's not inhale...
  895. *
  896. * To be fair to AMD, it follows the spec by default, its BIOS people
  897. * who turn it off!
  898. */
  899. static void quirk_amd_ordering(struct pci_dev *dev)
  900. {
  901. u32 pcic;
  902. pci_read_config_dword(dev, 0x4C, &pcic);
  903. if ((pcic&6)!=6) {
  904. pcic |= 6;
  905. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  906. pci_write_config_dword(dev, 0x4C, pcic);
  907. pci_read_config_dword(dev, 0x84, &pcic);
  908. pcic |= (1<<23); /* Required in this mode */
  909. pci_write_config_dword(dev, 0x84, pcic);
  910. }
  911. }
  912. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  913. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  914. /*
  915. * DreamWorks provided workaround for Dunord I-3000 problem
  916. *
  917. * This card decodes and responds to addresses not apparently
  918. * assigned to it. We force a larger allocation to ensure that
  919. * nothing gets put too close to it.
  920. */
  921. static void __devinit quirk_dunord ( struct pci_dev * dev )
  922. {
  923. struct resource *r = &dev->resource [1];
  924. r->start = 0;
  925. r->end = 0xffffff;
  926. }
  927. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  928. /*
  929. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  930. * is subtractive decoding (transparent), and does indicate this
  931. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  932. * instead of 0x01.
  933. */
  934. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  935. {
  936. dev->transparent = 1;
  937. }
  938. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  939. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  940. /*
  941. * Common misconfiguration of the MediaGX/Geode PCI master that will
  942. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  943. * datasheets found at http://www.national.com/analog for info on what
  944. * these bits do. <christer@weinigel.se>
  945. */
  946. static void quirk_mediagx_master(struct pci_dev *dev)
  947. {
  948. u8 reg;
  949. pci_read_config_byte(dev, 0x41, &reg);
  950. if (reg & 2) {
  951. reg &= ~2;
  952. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  953. pci_write_config_byte(dev, 0x41, reg);
  954. }
  955. }
  956. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  957. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  958. /*
  959. * Ensure C0 rev restreaming is off. This is normally done by
  960. * the BIOS but in the odd case it is not the results are corruption
  961. * hence the presence of a Linux check
  962. */
  963. static void quirk_disable_pxb(struct pci_dev *pdev)
  964. {
  965. u16 config;
  966. if (pdev->revision != 0x04) /* Only C0 requires this */
  967. return;
  968. pci_read_config_word(pdev, 0x40, &config);
  969. if (config & (1<<6)) {
  970. config &= ~(1<<6);
  971. pci_write_config_word(pdev, 0x40, config);
  972. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  973. }
  974. }
  975. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  976. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  977. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  978. {
  979. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  980. u8 tmp;
  981. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  982. if (tmp == 0x01) {
  983. pci_read_config_byte(pdev, 0x40, &tmp);
  984. pci_write_config_byte(pdev, 0x40, tmp|1);
  985. pci_write_config_byte(pdev, 0x9, 1);
  986. pci_write_config_byte(pdev, 0xa, 6);
  987. pci_write_config_byte(pdev, 0x40, tmp);
  988. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  989. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  990. }
  991. }
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  993. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  994. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  995. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  997. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  999. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1000. /*
  1001. * Serverworks CSB5 IDE does not fully support native mode
  1002. */
  1003. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  1004. {
  1005. u8 prog;
  1006. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1007. if (prog & 5) {
  1008. prog &= ~5;
  1009. pdev->class &= ~5;
  1010. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1011. /* PCI layer will sort out resources */
  1012. }
  1013. }
  1014. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1015. /*
  1016. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1017. */
  1018. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  1019. {
  1020. u8 prog;
  1021. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1022. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1023. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1024. prog &= ~5;
  1025. pdev->class &= ~5;
  1026. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1027. }
  1028. }
  1029. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1030. /*
  1031. * Some ATA devices break if put into D3
  1032. */
  1033. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  1034. {
  1035. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1036. }
  1037. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1038. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1039. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1040. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1041. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1042. /* ALi loses some register settings that we cannot then restore */
  1043. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1044. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1045. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1046. occur when mode detecting */
  1047. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1048. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1049. /* This was originally an Alpha specific thing, but it really fits here.
  1050. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1051. */
  1052. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  1053. {
  1054. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1055. }
  1056. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1057. /*
  1058. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1059. * is not activated. The myth is that Asus said that they do not want the
  1060. * users to be irritated by just another PCI Device in the Win98 device
  1061. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1062. * package 2.7.0 for details)
  1063. *
  1064. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1065. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1066. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1067. * is either the Host bridge (preferred) or on-board VGA controller.
  1068. *
  1069. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1070. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1071. * was done by SMM code, which could cause unsynchronized concurrent
  1072. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1073. * should be very careful when adding new entries: if SMM is accessing the
  1074. * Intel SMBus, this is a very good reason to leave it hidden.
  1075. *
  1076. * Likewise, many recent laptops use ACPI for thermal management. If the
  1077. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1078. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1079. * are about to add an entry in the table below, please first disassemble
  1080. * the DSDT and double-check that there is no code accessing the SMBus.
  1081. */
  1082. static int asus_hides_smbus;
  1083. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1084. {
  1085. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1086. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1087. switch(dev->subsystem_device) {
  1088. case 0x8025: /* P4B-LX */
  1089. case 0x8070: /* P4B */
  1090. case 0x8088: /* P4B533 */
  1091. case 0x1626: /* L3C notebook */
  1092. asus_hides_smbus = 1;
  1093. }
  1094. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1095. switch(dev->subsystem_device) {
  1096. case 0x80b1: /* P4GE-V */
  1097. case 0x80b2: /* P4PE */
  1098. case 0x8093: /* P4B533-V */
  1099. asus_hides_smbus = 1;
  1100. }
  1101. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1102. switch(dev->subsystem_device) {
  1103. case 0x8030: /* P4T533 */
  1104. asus_hides_smbus = 1;
  1105. }
  1106. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1107. switch (dev->subsystem_device) {
  1108. case 0x8070: /* P4G8X Deluxe */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1112. switch (dev->subsystem_device) {
  1113. case 0x80c9: /* PU-DLS */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1117. switch (dev->subsystem_device) {
  1118. case 0x1751: /* M2N notebook */
  1119. case 0x1821: /* M5N notebook */
  1120. case 0x1897: /* A6L notebook */
  1121. asus_hides_smbus = 1;
  1122. }
  1123. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1124. switch (dev->subsystem_device) {
  1125. case 0x184b: /* W1N notebook */
  1126. case 0x186a: /* M6Ne notebook */
  1127. asus_hides_smbus = 1;
  1128. }
  1129. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1130. switch (dev->subsystem_device) {
  1131. case 0x80f2: /* P4P800-X */
  1132. asus_hides_smbus = 1;
  1133. }
  1134. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1135. switch (dev->subsystem_device) {
  1136. case 0x1882: /* M6V notebook */
  1137. case 0x1977: /* A6VA notebook */
  1138. asus_hides_smbus = 1;
  1139. }
  1140. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1141. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1142. switch(dev->subsystem_device) {
  1143. case 0x088C: /* HP Compaq nc8000 */
  1144. case 0x0890: /* HP Compaq nc6000 */
  1145. asus_hides_smbus = 1;
  1146. }
  1147. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1148. switch (dev->subsystem_device) {
  1149. case 0x12bc: /* HP D330L */
  1150. case 0x12bd: /* HP D530 */
  1151. case 0x006a: /* HP Compaq nx9500 */
  1152. asus_hides_smbus = 1;
  1153. }
  1154. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1155. switch (dev->subsystem_device) {
  1156. case 0x12bf: /* HP xw4100 */
  1157. asus_hides_smbus = 1;
  1158. }
  1159. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1160. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1161. switch(dev->subsystem_device) {
  1162. case 0xC00C: /* Samsung P35 notebook */
  1163. asus_hides_smbus = 1;
  1164. }
  1165. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1166. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1167. switch(dev->subsystem_device) {
  1168. case 0x0058: /* Compaq Evo N620c */
  1169. asus_hides_smbus = 1;
  1170. }
  1171. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1172. switch(dev->subsystem_device) {
  1173. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1174. /* Motherboard doesn't have Host bridge
  1175. * subvendor/subdevice IDs, therefore checking
  1176. * its on-board VGA controller */
  1177. asus_hides_smbus = 1;
  1178. }
  1179. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1180. switch(dev->subsystem_device) {
  1181. case 0x00b8: /* Compaq Evo D510 CMT */
  1182. case 0x00b9: /* Compaq Evo D510 SFF */
  1183. case 0x00ba: /* Compaq Evo D510 USDT */
  1184. /* Motherboard doesn't have Host bridge
  1185. * subvendor/subdevice IDs and on-board VGA
  1186. * controller is disabled if an AGP card is
  1187. * inserted, therefore checking USB UHCI
  1188. * Controller #1 */
  1189. asus_hides_smbus = 1;
  1190. }
  1191. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1192. switch (dev->subsystem_device) {
  1193. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1194. /* Motherboard doesn't have host bridge
  1195. * subvendor/subdevice IDs, therefore checking
  1196. * its on-board VGA controller */
  1197. asus_hides_smbus = 1;
  1198. }
  1199. }
  1200. }
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1202. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1203. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1204. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1205. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1214. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1215. {
  1216. u16 val;
  1217. if (likely(!asus_hides_smbus))
  1218. return;
  1219. pci_read_config_word(dev, 0xF2, &val);
  1220. if (val & 0x8) {
  1221. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1222. pci_read_config_word(dev, 0xF2, &val);
  1223. if (val & 0x8)
  1224. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1225. else
  1226. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1227. }
  1228. }
  1229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1240. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1241. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1242. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1243. /* It appears we just have one such device. If not, we have a warning */
  1244. static void __iomem *asus_rcba_base;
  1245. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1246. {
  1247. u32 rcba;
  1248. if (likely(!asus_hides_smbus))
  1249. return;
  1250. WARN_ON(asus_rcba_base);
  1251. pci_read_config_dword(dev, 0xF0, &rcba);
  1252. /* use bits 31:14, 16 kB aligned */
  1253. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1254. if (asus_rcba_base == NULL)
  1255. return;
  1256. }
  1257. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1258. {
  1259. u32 val;
  1260. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1261. return;
  1262. /* read the Function Disable register, dword mode only */
  1263. val = readl(asus_rcba_base + 0x3418);
  1264. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1265. }
  1266. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1267. {
  1268. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1269. return;
  1270. iounmap(asus_rcba_base);
  1271. asus_rcba_base = NULL;
  1272. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1273. }
  1274. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1275. {
  1276. asus_hides_smbus_lpc_ich6_suspend(dev);
  1277. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1278. asus_hides_smbus_lpc_ich6_resume(dev);
  1279. }
  1280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1281. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1282. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1283. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1284. /*
  1285. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1286. */
  1287. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1288. {
  1289. u8 val = 0;
  1290. pci_read_config_byte(dev, 0x77, &val);
  1291. if (val & 0x10) {
  1292. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1293. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1294. }
  1295. }
  1296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1300. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1301. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1302. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1303. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1304. /*
  1305. * ... This is further complicated by the fact that some SiS96x south
  1306. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1307. * spotted a compatible north bridge to make sure.
  1308. * (pci_find_device doesn't work yet)
  1309. *
  1310. * We can also enable the sis96x bit in the discovery register..
  1311. */
  1312. #define SIS_DETECT_REGISTER 0x40
  1313. static void quirk_sis_503(struct pci_dev *dev)
  1314. {
  1315. u8 reg;
  1316. u16 devid;
  1317. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1318. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1319. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1320. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1321. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1322. return;
  1323. }
  1324. /*
  1325. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1326. * hand in case it has already been processed.
  1327. * (depends on link order, which is apparently not guaranteed)
  1328. */
  1329. dev->device = devid;
  1330. quirk_sis_96x_smbus(dev);
  1331. }
  1332. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1333. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1334. /*
  1335. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1336. * and MC97 modem controller are disabled when a second PCI soundcard is
  1337. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1338. * -- bjd
  1339. */
  1340. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1341. {
  1342. u8 val;
  1343. int asus_hides_ac97 = 0;
  1344. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1345. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1346. asus_hides_ac97 = 1;
  1347. }
  1348. if (!asus_hides_ac97)
  1349. return;
  1350. pci_read_config_byte(dev, 0x50, &val);
  1351. if (val & 0xc0) {
  1352. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1353. pci_read_config_byte(dev, 0x50, &val);
  1354. if (val & 0xc0)
  1355. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1356. else
  1357. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1358. }
  1359. }
  1360. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1361. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1362. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1363. /*
  1364. * If we are using libata we can drive this chip properly but must
  1365. * do this early on to make the additional device appear during
  1366. * the PCI scanning.
  1367. */
  1368. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1369. {
  1370. u32 conf1, conf5, class;
  1371. u8 hdr;
  1372. /* Only poke fn 0 */
  1373. if (PCI_FUNC(pdev->devfn))
  1374. return;
  1375. pci_read_config_dword(pdev, 0x40, &conf1);
  1376. pci_read_config_dword(pdev, 0x80, &conf5);
  1377. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1378. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1379. switch (pdev->device) {
  1380. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1381. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1382. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1383. /* The controller should be in single function ahci mode */
  1384. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1385. break;
  1386. case PCI_DEVICE_ID_JMICRON_JMB365:
  1387. case PCI_DEVICE_ID_JMICRON_JMB366:
  1388. /* Redirect IDE second PATA port to the right spot */
  1389. conf5 |= (1 << 24);
  1390. /* Fall through */
  1391. case PCI_DEVICE_ID_JMICRON_JMB361:
  1392. case PCI_DEVICE_ID_JMICRON_JMB363:
  1393. case PCI_DEVICE_ID_JMICRON_JMB369:
  1394. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1395. /* Set the class codes correctly and then direct IDE 0 */
  1396. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1397. break;
  1398. case PCI_DEVICE_ID_JMICRON_JMB368:
  1399. /* The controller should be in single function IDE mode */
  1400. conf1 |= 0x00C00000; /* Set 22, 23 */
  1401. break;
  1402. }
  1403. pci_write_config_dword(pdev, 0x40, conf1);
  1404. pci_write_config_dword(pdev, 0x80, conf5);
  1405. /* Update pdev accordingly */
  1406. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1407. pdev->hdr_type = hdr & 0x7f;
  1408. pdev->multifunction = !!(hdr & 0x80);
  1409. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1410. pdev->class = class >> 8;
  1411. }
  1412. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1419. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1420. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1421. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1422. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1428. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1429. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1430. #endif
  1431. #ifdef CONFIG_X86_IO_APIC
  1432. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1433. {
  1434. int i;
  1435. if ((pdev->class >> 8) != 0xff00)
  1436. return;
  1437. /* the first BAR is the location of the IO APIC...we must
  1438. * not touch this (and it's already covered by the fixmap), so
  1439. * forcibly insert it into the resource tree */
  1440. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1441. insert_resource(&iomem_resource, &pdev->resource[0]);
  1442. /* The next five BARs all seem to be rubbish, so just clean
  1443. * them out */
  1444. for (i=1; i < 6; i++) {
  1445. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1446. }
  1447. }
  1448. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1449. #endif
  1450. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1451. {
  1452. pci_msi_off(pdev);
  1453. pdev->no_msi = 1;
  1454. }
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1456. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1458. /*
  1459. * It's possible for the MSI to get corrupted if shpc and acpi
  1460. * are used together on certain PXH-based systems.
  1461. */
  1462. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1463. {
  1464. pci_msi_off(dev);
  1465. dev->no_msi = 1;
  1466. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1467. }
  1468. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1469. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1470. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1471. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1472. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1473. /*
  1474. * Some Intel PCI Express chipsets have trouble with downstream
  1475. * device power management.
  1476. */
  1477. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1478. {
  1479. pci_pm_d3_delay = 120;
  1480. dev->no_d1d2 = 1;
  1481. }
  1482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1503. #ifdef CONFIG_X86_IO_APIC
  1504. /*
  1505. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1506. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1507. * that a PCI device's interrupt handler is installed on the boot interrupt
  1508. * line instead.
  1509. */
  1510. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1511. {
  1512. if (noioapicquirk || noioapicreroute)
  1513. return;
  1514. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1515. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1516. dev->vendor, dev->device);
  1517. }
  1518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1520. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1526. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1527. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1528. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1529. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1530. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1531. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1532. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1533. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1534. /*
  1535. * On some chipsets we can disable the generation of legacy INTx boot
  1536. * interrupts.
  1537. */
  1538. /*
  1539. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1540. * 300641-004US, section 5.7.3.
  1541. */
  1542. #define INTEL_6300_IOAPIC_ABAR 0x40
  1543. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1544. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1545. {
  1546. u16 pci_config_word;
  1547. if (noioapicquirk)
  1548. return;
  1549. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1550. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1551. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1552. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1553. dev->vendor, dev->device);
  1554. }
  1555. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1556. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1557. /*
  1558. * disable boot interrupts on HT-1000
  1559. */
  1560. #define BC_HT1000_FEATURE_REG 0x64
  1561. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1562. #define BC_HT1000_MAP_IDX 0xC00
  1563. #define BC_HT1000_MAP_DATA 0xC01
  1564. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1565. {
  1566. u32 pci_config_dword;
  1567. u8 irq;
  1568. if (noioapicquirk)
  1569. return;
  1570. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1571. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1572. BC_HT1000_PIC_REGS_ENABLE);
  1573. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1574. outb(irq, BC_HT1000_MAP_IDX);
  1575. outb(0x00, BC_HT1000_MAP_DATA);
  1576. }
  1577. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1578. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1579. dev->vendor, dev->device);
  1580. }
  1581. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1582. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1583. /*
  1584. * disable boot interrupts on AMD and ATI chipsets
  1585. */
  1586. /*
  1587. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1588. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1589. * (due to an erratum).
  1590. */
  1591. #define AMD_813X_MISC 0x40
  1592. #define AMD_813X_NOIOAMODE (1<<0)
  1593. #define AMD_813X_REV_B1 0x12
  1594. #define AMD_813X_REV_B2 0x13
  1595. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1596. {
  1597. u32 pci_config_dword;
  1598. if (noioapicquirk)
  1599. return;
  1600. if ((dev->revision == AMD_813X_REV_B1) ||
  1601. (dev->revision == AMD_813X_REV_B2))
  1602. return;
  1603. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1604. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1605. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1606. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1607. dev->vendor, dev->device);
  1608. }
  1609. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1610. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1611. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1612. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1613. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1614. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1615. {
  1616. u16 pci_config_word;
  1617. if (noioapicquirk)
  1618. return;
  1619. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1620. if (!pci_config_word) {
  1621. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1622. "already disabled\n", dev->vendor, dev->device);
  1623. return;
  1624. }
  1625. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1626. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1627. dev->vendor, dev->device);
  1628. }
  1629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1630. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1631. #endif /* CONFIG_X86_IO_APIC */
  1632. /*
  1633. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1634. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1635. * Re-allocate the region if needed...
  1636. */
  1637. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1638. {
  1639. struct resource *r = &dev->resource[0];
  1640. if (r->start & 0x8) {
  1641. r->start = 0;
  1642. r->end = 0xf;
  1643. }
  1644. }
  1645. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1646. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1647. quirk_tc86c001_ide);
  1648. static void __devinit quirk_netmos(struct pci_dev *dev)
  1649. {
  1650. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1651. unsigned int num_serial = dev->subsystem_device & 0xf;
  1652. /*
  1653. * These Netmos parts are multiport serial devices with optional
  1654. * parallel ports. Even when parallel ports are present, they
  1655. * are identified as class SERIAL, which means the serial driver
  1656. * will claim them. To prevent this, mark them as class OTHER.
  1657. * These combo devices should be claimed by parport_serial.
  1658. *
  1659. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1660. * of parallel ports and <S> is the number of serial ports.
  1661. */
  1662. switch (dev->device) {
  1663. case PCI_DEVICE_ID_NETMOS_9835:
  1664. /* Well, this rule doesn't hold for the following 9835 device */
  1665. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1666. dev->subsystem_device == 0x0299)
  1667. return;
  1668. case PCI_DEVICE_ID_NETMOS_9735:
  1669. case PCI_DEVICE_ID_NETMOS_9745:
  1670. case PCI_DEVICE_ID_NETMOS_9845:
  1671. case PCI_DEVICE_ID_NETMOS_9855:
  1672. if (num_parallel) {
  1673. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1674. "%u serial); changing class SERIAL to OTHER "
  1675. "(use parport_serial)\n",
  1676. dev->device, num_parallel, num_serial);
  1677. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1678. (dev->class & 0xff);
  1679. }
  1680. }
  1681. }
  1682. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1683. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1684. static void quirk_f0_vpd_link(struct pci_dev *dev)
  1685. {
  1686. if ((dev->class >> 8) != PCI_CLASS_NETWORK_ETHERNET ||
  1687. !dev->multifunction || !PCI_FUNC(dev->devfn))
  1688. return;
  1689. dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
  1690. }
  1691. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_f0_vpd_link);
  1692. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1693. {
  1694. u16 command, pmcsr;
  1695. u8 __iomem *csr;
  1696. u8 cmd_hi;
  1697. int pm;
  1698. switch (dev->device) {
  1699. /* PCI IDs taken from drivers/net/e100.c */
  1700. case 0x1029:
  1701. case 0x1030 ... 0x1034:
  1702. case 0x1038 ... 0x103E:
  1703. case 0x1050 ... 0x1057:
  1704. case 0x1059:
  1705. case 0x1064 ... 0x106B:
  1706. case 0x1091 ... 0x1095:
  1707. case 0x1209:
  1708. case 0x1229:
  1709. case 0x2449:
  1710. case 0x2459:
  1711. case 0x245D:
  1712. case 0x27DC:
  1713. break;
  1714. default:
  1715. return;
  1716. }
  1717. /*
  1718. * Some firmware hands off the e100 with interrupts enabled,
  1719. * which can cause a flood of interrupts if packets are
  1720. * received before the driver attaches to the device. So
  1721. * disable all e100 interrupts here. The driver will
  1722. * re-enable them when it's ready.
  1723. */
  1724. pci_read_config_word(dev, PCI_COMMAND, &command);
  1725. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1726. return;
  1727. /*
  1728. * Check that the device is in the D0 power state. If it's not,
  1729. * there is no point to look any further.
  1730. */
  1731. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1732. if (pm) {
  1733. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1734. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1735. return;
  1736. }
  1737. /* Convert from PCI bus to resource space. */
  1738. csr = ioremap(pci_resource_start(dev, 0), 8);
  1739. if (!csr) {
  1740. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1741. return;
  1742. }
  1743. cmd_hi = readb(csr + 3);
  1744. if (cmd_hi == 0) {
  1745. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1746. "disabling\n");
  1747. writeb(1, csr + 3);
  1748. }
  1749. iounmap(csr);
  1750. }
  1751. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1752. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1753. /*
  1754. * The 82575 and 82598 may experience data corruption issues when transitioning
  1755. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1756. */
  1757. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1758. {
  1759. dev_info(&dev->dev, "Disabling L0s\n");
  1760. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1761. }
  1762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1765. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1766. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1768. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1771. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1772. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1774. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1775. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1776. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1777. {
  1778. /* rev 1 ncr53c810 chips don't set the class at all which means
  1779. * they don't get their resources remapped. Fix that here.
  1780. */
  1781. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1782. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1783. dev->class = PCI_CLASS_STORAGE_SCSI;
  1784. }
  1785. }
  1786. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1787. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1788. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1789. {
  1790. u16 en1k;
  1791. u8 io_base_lo, io_limit_lo;
  1792. unsigned long base, limit;
  1793. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1794. pci_read_config_word(dev, 0x40, &en1k);
  1795. if (en1k & 0x200) {
  1796. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1797. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1798. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1799. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1800. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1801. if (base <= limit) {
  1802. res->start = base;
  1803. res->end = limit + 0x3ff;
  1804. }
  1805. }
  1806. }
  1807. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1808. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1809. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1810. * in drivers/pci/setup-bus.c
  1811. */
  1812. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1813. {
  1814. u16 en1k, iobl_adr, iobl_adr_1k;
  1815. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1816. pci_read_config_word(dev, 0x40, &en1k);
  1817. if (en1k & 0x200) {
  1818. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1819. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1820. if (iobl_adr != iobl_adr_1k) {
  1821. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1822. iobl_adr,iobl_adr_1k);
  1823. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1824. }
  1825. }
  1826. }
  1827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1828. /* Under some circumstances, AER is not linked with extended capabilities.
  1829. * Force it to be linked by setting the corresponding control bit in the
  1830. * config space.
  1831. */
  1832. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1833. {
  1834. uint8_t b;
  1835. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1836. if (!(b & 0x20)) {
  1837. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1838. dev_info(&dev->dev,
  1839. "Linking AER extended capability\n");
  1840. }
  1841. }
  1842. }
  1843. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1844. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1845. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1846. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1847. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1848. {
  1849. /*
  1850. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1851. * which causes unspecified timing errors with a VT6212L on the PCI
  1852. * bus leading to USB2.0 packet loss.
  1853. *
  1854. * This quirk is only enabled if a second (on the external PCI bus)
  1855. * VT6212L is found -- the CX700 core itself also contains a USB
  1856. * host controller with the same PCI ID as the VT6212L.
  1857. */
  1858. /* Count VT6212L instances */
  1859. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1860. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1861. uint8_t b;
  1862. /* p should contain the first (internal) VT6212L -- see if we have
  1863. an external one by searching again */
  1864. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1865. if (!p)
  1866. return;
  1867. pci_dev_put(p);
  1868. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1869. if (b & 0x40) {
  1870. /* Turn off PCI Bus Parking */
  1871. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1872. dev_info(&dev->dev,
  1873. "Disabling VIA CX700 PCI parking\n");
  1874. }
  1875. }
  1876. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1877. if (b != 0) {
  1878. /* Turn off PCI Master read caching */
  1879. pci_write_config_byte(dev, 0x72, 0x0);
  1880. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1881. pci_write_config_byte(dev, 0x75, 0x1);
  1882. /* Disable "Read FIFO Timer" */
  1883. pci_write_config_byte(dev, 0x77, 0x0);
  1884. dev_info(&dev->dev,
  1885. "Disabling VIA CX700 PCI caching\n");
  1886. }
  1887. }
  1888. }
  1889. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1890. /*
  1891. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1892. * VPD end tag will hang the device. This problem was initially
  1893. * observed when a vpd entry was created in sysfs
  1894. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1895. * will dump 32k of data. Reading a full 32k will cause an access
  1896. * beyond the VPD end tag causing the device to hang. Once the device
  1897. * is hung, the bnx2 driver will not be able to reset the device.
  1898. * We believe that it is legal to read beyond the end tag and
  1899. * therefore the solution is to limit the read/write length.
  1900. */
  1901. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1902. {
  1903. /*
  1904. * Only disable the VPD capability for 5706, 5706S, 5708,
  1905. * 5708S and 5709 rev. A
  1906. */
  1907. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1908. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1909. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1910. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1911. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1912. (dev->revision & 0xf0) == 0x0)) {
  1913. if (dev->vpd)
  1914. dev->vpd->len = 0x80;
  1915. }
  1916. }
  1917. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1918. PCI_DEVICE_ID_NX2_5706,
  1919. quirk_brcm_570x_limit_vpd);
  1920. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1921. PCI_DEVICE_ID_NX2_5706S,
  1922. quirk_brcm_570x_limit_vpd);
  1923. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1924. PCI_DEVICE_ID_NX2_5708,
  1925. quirk_brcm_570x_limit_vpd);
  1926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1927. PCI_DEVICE_ID_NX2_5708S,
  1928. quirk_brcm_570x_limit_vpd);
  1929. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1930. PCI_DEVICE_ID_NX2_5709,
  1931. quirk_brcm_570x_limit_vpd);
  1932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1933. PCI_DEVICE_ID_NX2_5709S,
  1934. quirk_brcm_570x_limit_vpd);
  1935. static void __devinit quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1936. {
  1937. u32 rev;
  1938. pci_read_config_dword(dev, 0xf4, &rev);
  1939. /* Only CAP the MRRS if the device is a 5719 A0 */
  1940. if (rev == 0x05719000) {
  1941. int readrq = pcie_get_readrq(dev);
  1942. if (readrq > 2048)
  1943. pcie_set_readrq(dev, 2048);
  1944. }
  1945. }
  1946. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1947. PCI_DEVICE_ID_TIGON3_5719,
  1948. quirk_brcm_5719_limit_mrrs);
  1949. /* Originally in EDAC sources for i82875P:
  1950. * Intel tells BIOS developers to hide device 6 which
  1951. * configures the overflow device access containing
  1952. * the DRBs - this is where we expose device 6.
  1953. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1954. */
  1955. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1956. {
  1957. u8 reg;
  1958. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1959. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1960. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1961. }
  1962. }
  1963. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1964. quirk_unhide_mch_dev6);
  1965. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1966. quirk_unhide_mch_dev6);
  1967. #ifdef CONFIG_TILE
  1968. /*
  1969. * The Tilera TILEmpower platform needs to set the link speed
  1970. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1971. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1972. * capability register of the PEX8624 PCIe switch. The switch
  1973. * supports link speed auto negotiation, but falsely sets
  1974. * the link speed to 5GT/s.
  1975. */
  1976. static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
  1977. {
  1978. if (tile_plx_gen1) {
  1979. pci_write_config_dword(dev, 0x98, 0x1);
  1980. mdelay(50);
  1981. }
  1982. }
  1983. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1984. #endif /* CONFIG_TILE */
  1985. #ifdef CONFIG_PCI_MSI
  1986. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1987. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1988. * some other busses controlled by the chipset even if Linux is not
  1989. * aware of it. Instead of setting the flag on all busses in the
  1990. * machine, simply disable MSI globally.
  1991. */
  1992. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1993. {
  1994. pci_no_msi();
  1995. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1996. }
  1997. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1998. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1999. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2000. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2001. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2002. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2003. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2004. /* Disable MSI on chipsets that are known to not support it */
  2005. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  2006. {
  2007. if (dev->subordinate) {
  2008. dev_warn(&dev->dev, "MSI quirk detected; "
  2009. "subordinate MSI disabled\n");
  2010. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2011. }
  2012. }
  2013. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2014. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2015. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2016. /*
  2017. * The APC bridge device in AMD 780 family northbridges has some random
  2018. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2019. * we use the possible vendor/device IDs of the host bridge for the
  2020. * declared quirk, and search for the APC bridge by slot number.
  2021. */
  2022. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2023. {
  2024. struct pci_dev *apc_bridge;
  2025. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2026. if (apc_bridge) {
  2027. if (apc_bridge->device == 0x9602)
  2028. quirk_disable_msi(apc_bridge);
  2029. pci_dev_put(apc_bridge);
  2030. }
  2031. }
  2032. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2033. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2034. /* Go through the list of Hypertransport capabilities and
  2035. * return 1 if a HT MSI capability is found and enabled */
  2036. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  2037. {
  2038. int pos, ttl = 48;
  2039. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2040. while (pos && ttl--) {
  2041. u8 flags;
  2042. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2043. &flags) == 0)
  2044. {
  2045. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2046. flags & HT_MSI_FLAGS_ENABLE ?
  2047. "enabled" : "disabled");
  2048. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2049. }
  2050. pos = pci_find_next_ht_capability(dev, pos,
  2051. HT_CAPTYPE_MSI_MAPPING);
  2052. }
  2053. return 0;
  2054. }
  2055. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2056. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  2057. {
  2058. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2059. dev_warn(&dev->dev, "MSI quirk detected; "
  2060. "subordinate MSI disabled\n");
  2061. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2062. }
  2063. }
  2064. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2065. quirk_msi_ht_cap);
  2066. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2067. * MSI are supported if the MSI capability set in any of these mappings.
  2068. */
  2069. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2070. {
  2071. struct pci_dev *pdev;
  2072. if (!dev->subordinate)
  2073. return;
  2074. /* check HT MSI cap on this chipset and the root one.
  2075. * a single one having MSI is enough to be sure that MSI are supported.
  2076. */
  2077. pdev = pci_get_slot(dev->bus, 0);
  2078. if (!pdev)
  2079. return;
  2080. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2081. dev_warn(&dev->dev, "MSI quirk detected; "
  2082. "subordinate MSI disabled\n");
  2083. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2084. }
  2085. pci_dev_put(pdev);
  2086. }
  2087. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2088. quirk_nvidia_ck804_msi_ht_cap);
  2089. /* Force enable MSI mapping capability on HT bridges */
  2090. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  2091. {
  2092. int pos, ttl = 48;
  2093. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2094. while (pos && ttl--) {
  2095. u8 flags;
  2096. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2097. &flags) == 0) {
  2098. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2099. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2100. flags | HT_MSI_FLAGS_ENABLE);
  2101. }
  2102. pos = pci_find_next_ht_capability(dev, pos,
  2103. HT_CAPTYPE_MSI_MAPPING);
  2104. }
  2105. }
  2106. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2107. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2108. ht_enable_msi_mapping);
  2109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2110. ht_enable_msi_mapping);
  2111. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2112. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2113. * also affects other devices. As for now, turn off msi for this device.
  2114. */
  2115. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2116. {
  2117. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2118. if (board_name &&
  2119. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2120. strstr(board_name, "P5N32-E SLI"))) {
  2121. dev_info(&dev->dev,
  2122. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2123. dev->no_msi = 1;
  2124. }
  2125. }
  2126. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2127. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2128. nvenet_msi_disable);
  2129. /*
  2130. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2131. * config register. This register controls the routing of legacy interrupts
  2132. * from devices that route through the MCP55. If this register is misprogramed
  2133. * interrupts are only sent to the bsp, unlike conventional systems where the
  2134. * irq is broadxast to all online cpus. Not having this register set
  2135. * properly prevents kdump from booting up properly, so lets make sure that
  2136. * we have it set correctly.
  2137. * Note this is an undocumented register.
  2138. */
  2139. static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2140. {
  2141. u32 cfg;
  2142. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2143. return;
  2144. pci_read_config_dword(dev, 0x74, &cfg);
  2145. if (cfg & ((1 << 2) | (1 << 15))) {
  2146. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2147. cfg &= ~((1 << 2) | (1 << 15));
  2148. pci_write_config_dword(dev, 0x74, cfg);
  2149. }
  2150. }
  2151. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2152. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2153. nvbridge_check_legacy_irq_routing);
  2154. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2155. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2156. nvbridge_check_legacy_irq_routing);
  2157. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  2158. {
  2159. int pos, ttl = 48;
  2160. int found = 0;
  2161. /* check if there is HT MSI cap or enabled on this device */
  2162. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2163. while (pos && ttl--) {
  2164. u8 flags;
  2165. if (found < 1)
  2166. found = 1;
  2167. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2168. &flags) == 0) {
  2169. if (flags & HT_MSI_FLAGS_ENABLE) {
  2170. if (found < 2) {
  2171. found = 2;
  2172. break;
  2173. }
  2174. }
  2175. }
  2176. pos = pci_find_next_ht_capability(dev, pos,
  2177. HT_CAPTYPE_MSI_MAPPING);
  2178. }
  2179. return found;
  2180. }
  2181. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2182. {
  2183. struct pci_dev *dev;
  2184. int pos;
  2185. int i, dev_no;
  2186. int found = 0;
  2187. dev_no = host_bridge->devfn >> 3;
  2188. for (i = dev_no + 1; i < 0x20; i++) {
  2189. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2190. if (!dev)
  2191. continue;
  2192. /* found next host bridge ?*/
  2193. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2194. if (pos != 0) {
  2195. pci_dev_put(dev);
  2196. break;
  2197. }
  2198. if (ht_check_msi_mapping(dev)) {
  2199. found = 1;
  2200. pci_dev_put(dev);
  2201. break;
  2202. }
  2203. pci_dev_put(dev);
  2204. }
  2205. return found;
  2206. }
  2207. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2208. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2209. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2210. {
  2211. int pos, ctrl_off;
  2212. int end = 0;
  2213. u16 flags, ctrl;
  2214. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2215. if (!pos)
  2216. goto out;
  2217. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2218. ctrl_off = ((flags >> 10) & 1) ?
  2219. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2220. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2221. if (ctrl & (1 << 6))
  2222. end = 1;
  2223. out:
  2224. return end;
  2225. }
  2226. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2227. {
  2228. struct pci_dev *host_bridge;
  2229. int pos;
  2230. int i, dev_no;
  2231. int found = 0;
  2232. dev_no = dev->devfn >> 3;
  2233. for (i = dev_no; i >= 0; i--) {
  2234. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2235. if (!host_bridge)
  2236. continue;
  2237. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2238. if (pos != 0) {
  2239. found = 1;
  2240. break;
  2241. }
  2242. pci_dev_put(host_bridge);
  2243. }
  2244. if (!found)
  2245. return;
  2246. /* don't enable end_device/host_bridge with leaf directly here */
  2247. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2248. host_bridge_with_leaf(host_bridge))
  2249. goto out;
  2250. /* root did that ! */
  2251. if (msi_ht_cap_enabled(host_bridge))
  2252. goto out;
  2253. ht_enable_msi_mapping(dev);
  2254. out:
  2255. pci_dev_put(host_bridge);
  2256. }
  2257. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2258. {
  2259. int pos, ttl = 48;
  2260. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2261. while (pos && ttl--) {
  2262. u8 flags;
  2263. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2264. &flags) == 0) {
  2265. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2266. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2267. flags & ~HT_MSI_FLAGS_ENABLE);
  2268. }
  2269. pos = pci_find_next_ht_capability(dev, pos,
  2270. HT_CAPTYPE_MSI_MAPPING);
  2271. }
  2272. }
  2273. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2274. {
  2275. struct pci_dev *host_bridge;
  2276. int pos;
  2277. int found;
  2278. if (!pci_msi_enabled())
  2279. return;
  2280. /* check if there is HT MSI cap or enabled on this device */
  2281. found = ht_check_msi_mapping(dev);
  2282. /* no HT MSI CAP */
  2283. if (found == 0)
  2284. return;
  2285. /*
  2286. * HT MSI mapping should be disabled on devices that are below
  2287. * a non-Hypertransport host bridge. Locate the host bridge...
  2288. */
  2289. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2290. if (host_bridge == NULL) {
  2291. dev_warn(&dev->dev,
  2292. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2293. return;
  2294. }
  2295. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2296. if (pos != 0) {
  2297. /* Host bridge is to HT */
  2298. if (found == 1) {
  2299. /* it is not enabled, try to enable it */
  2300. if (all)
  2301. ht_enable_msi_mapping(dev);
  2302. else
  2303. nv_ht_enable_msi_mapping(dev);
  2304. }
  2305. return;
  2306. }
  2307. /* HT MSI is not enabled */
  2308. if (found == 1)
  2309. return;
  2310. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2311. ht_disable_msi_mapping(dev);
  2312. }
  2313. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2314. {
  2315. return __nv_msi_ht_cap_quirk(dev, 1);
  2316. }
  2317. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2318. {
  2319. return __nv_msi_ht_cap_quirk(dev, 0);
  2320. }
  2321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2322. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2323. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2324. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2325. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2326. {
  2327. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2328. }
  2329. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2330. {
  2331. struct pci_dev *p;
  2332. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2333. * we need check PCI REVISION ID of SMBus controller to get SB700
  2334. * revision.
  2335. */
  2336. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2337. NULL);
  2338. if (!p)
  2339. return;
  2340. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2341. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2342. pci_dev_put(p);
  2343. }
  2344. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2345. PCI_DEVICE_ID_TIGON3_5780,
  2346. quirk_msi_intx_disable_bug);
  2347. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2348. PCI_DEVICE_ID_TIGON3_5780S,
  2349. quirk_msi_intx_disable_bug);
  2350. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2351. PCI_DEVICE_ID_TIGON3_5714,
  2352. quirk_msi_intx_disable_bug);
  2353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2354. PCI_DEVICE_ID_TIGON3_5714S,
  2355. quirk_msi_intx_disable_bug);
  2356. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2357. PCI_DEVICE_ID_TIGON3_5715,
  2358. quirk_msi_intx_disable_bug);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2360. PCI_DEVICE_ID_TIGON3_5715S,
  2361. quirk_msi_intx_disable_bug);
  2362. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2363. quirk_msi_intx_disable_ati_bug);
  2364. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2365. quirk_msi_intx_disable_ati_bug);
  2366. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2367. quirk_msi_intx_disable_ati_bug);
  2368. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2369. quirk_msi_intx_disable_ati_bug);
  2370. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2371. quirk_msi_intx_disable_ati_bug);
  2372. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2373. quirk_msi_intx_disable_bug);
  2374. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2375. quirk_msi_intx_disable_bug);
  2376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2377. quirk_msi_intx_disable_bug);
  2378. #endif /* CONFIG_PCI_MSI */
  2379. /* Allow manual resource allocation for PCI hotplug bridges
  2380. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2381. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2382. * kernel fails to allocate resources when hotplug device is
  2383. * inserted and PCI bus is rescanned.
  2384. */
  2385. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2386. {
  2387. dev->is_hotplug_bridge = 1;
  2388. }
  2389. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2390. /*
  2391. * This is a quirk for the Ricoh MMC controller found as a part of
  2392. * some mulifunction chips.
  2393. * This is very similar and based on the ricoh_mmc driver written by
  2394. * Philip Langdale. Thank you for these magic sequences.
  2395. *
  2396. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2397. * and one or both of cardbus or firewire.
  2398. *
  2399. * It happens that they implement SD and MMC
  2400. * support as separate controllers (and PCI functions). The linux SDHCI
  2401. * driver supports MMC cards but the chip detects MMC cards in hardware
  2402. * and directs them to the MMC controller - so the SDHCI driver never sees
  2403. * them.
  2404. *
  2405. * To get around this, we must disable the useless MMC controller.
  2406. * At that point, the SDHCI controller will start seeing them
  2407. * It seems to be the case that the relevant PCI registers to deactivate the
  2408. * MMC controller live on PCI function 0, which might be the cardbus controller
  2409. * or the firewire controller, depending on the particular chip in question
  2410. *
  2411. * This has to be done early, because as soon as we disable the MMC controller
  2412. * other pci functions shift up one level, e.g. function #2 becomes function
  2413. * #1, and this will confuse the pci core.
  2414. */
  2415. #ifdef CONFIG_MMC_RICOH_MMC
  2416. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2417. {
  2418. /* disable via cardbus interface */
  2419. u8 write_enable;
  2420. u8 write_target;
  2421. u8 disable;
  2422. /* disable must be done via function #0 */
  2423. if (PCI_FUNC(dev->devfn))
  2424. return;
  2425. pci_read_config_byte(dev, 0xB7, &disable);
  2426. if (disable & 0x02)
  2427. return;
  2428. pci_read_config_byte(dev, 0x8E, &write_enable);
  2429. pci_write_config_byte(dev, 0x8E, 0xAA);
  2430. pci_read_config_byte(dev, 0x8D, &write_target);
  2431. pci_write_config_byte(dev, 0x8D, 0xB7);
  2432. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2433. pci_write_config_byte(dev, 0x8E, write_enable);
  2434. pci_write_config_byte(dev, 0x8D, write_target);
  2435. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2436. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2437. }
  2438. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2439. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2440. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2441. {
  2442. /* disable via firewire interface */
  2443. u8 write_enable;
  2444. u8 disable;
  2445. /* disable must be done via function #0 */
  2446. if (PCI_FUNC(dev->devfn))
  2447. return;
  2448. /*
  2449. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2450. * certain types of SD/MMC cards. Lowering the SD base
  2451. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2452. *
  2453. * 0x150 - SD2.0 mode enable for changing base clock
  2454. * frequency to 50Mhz
  2455. * 0xe1 - Base clock frequency
  2456. * 0x32 - 50Mhz new clock frequency
  2457. * 0xf9 - Key register for 0x150
  2458. * 0xfc - key register for 0xe1
  2459. */
  2460. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2461. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2462. pci_write_config_byte(dev, 0xf9, 0xfc);
  2463. pci_write_config_byte(dev, 0x150, 0x10);
  2464. pci_write_config_byte(dev, 0xf9, 0x00);
  2465. pci_write_config_byte(dev, 0xfc, 0x01);
  2466. pci_write_config_byte(dev, 0xe1, 0x32);
  2467. pci_write_config_byte(dev, 0xfc, 0x00);
  2468. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2469. }
  2470. pci_read_config_byte(dev, 0xCB, &disable);
  2471. if (disable & 0x02)
  2472. return;
  2473. pci_read_config_byte(dev, 0xCA, &write_enable);
  2474. pci_write_config_byte(dev, 0xCA, 0x57);
  2475. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2476. pci_write_config_byte(dev, 0xCA, write_enable);
  2477. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2478. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2479. }
  2480. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2481. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2482. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2483. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2484. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2485. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2486. #endif /*CONFIG_MMC_RICOH_MMC*/
  2487. #ifdef CONFIG_DMAR_TABLE
  2488. #define VTUNCERRMSK_REG 0x1ac
  2489. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2490. /*
  2491. * This is a quirk for masking vt-d spec defined errors to platform error
  2492. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2493. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2494. * on the RAS config settings of the platform) when a vt-d fault happens.
  2495. * The resulting SMI caused the system to hang.
  2496. *
  2497. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2498. * need to report the same error through other channels.
  2499. */
  2500. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2501. {
  2502. u32 word;
  2503. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2504. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2505. }
  2506. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2507. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2508. #endif
  2509. static void __devinit fixup_ti816x_class(struct pci_dev* dev)
  2510. {
  2511. u32 class = dev->class;
  2512. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2513. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2514. dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
  2515. class, dev->class);
  2516. }
  2517. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2518. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2519. /* Some PCIe devices do not work reliably with the claimed maximum
  2520. * payload size supported.
  2521. */
  2522. static void __devinit fixup_mpss_256(struct pci_dev *dev)
  2523. {
  2524. dev->pcie_mpss = 1; /* 256 bytes */
  2525. }
  2526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2527. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2529. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2531. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2532. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2533. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2534. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2535. * until all of the devices are discovered and buses walked, read completion
  2536. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2537. * it is possible to hotplug a device with MPS of 256B.
  2538. */
  2539. static void __devinit quirk_intel_mc_errata(struct pci_dev *dev)
  2540. {
  2541. int err;
  2542. u16 rcc;
  2543. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2544. return;
  2545. /* Intel errata specifies bits to change but does not say what they are.
  2546. * Keeping them magical until such time as the registers and values can
  2547. * be explained.
  2548. */
  2549. err = pci_read_config_word(dev, 0x48, &rcc);
  2550. if (err) {
  2551. dev_err(&dev->dev, "Error attempting to read the read "
  2552. "completion coalescing register.\n");
  2553. return;
  2554. }
  2555. if (!(rcc & (1 << 10)))
  2556. return;
  2557. rcc &= ~(1 << 10);
  2558. err = pci_write_config_word(dev, 0x48, rcc);
  2559. if (err) {
  2560. dev_err(&dev->dev, "Error attempting to write the read "
  2561. "completion coalescing register.\n");
  2562. return;
  2563. }
  2564. pr_info_once("Read completion coalescing disabled due to hardware "
  2565. "errata relating to 256B MPS.\n");
  2566. }
  2567. /* Intel 5000 series memory controllers and ports 2-7 */
  2568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2579. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2582. /* Intel 5100 series memory controllers and ports 2-7 */
  2583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2584. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2585. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2590. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2594. static void do_one_fixup_debug(void (*fn)(struct pci_dev *dev), struct pci_dev *dev)
  2595. {
  2596. ktime_t calltime, delta, rettime;
  2597. unsigned long long duration;
  2598. printk(KERN_DEBUG "calling %pF @ %i for %s\n",
  2599. fn, task_pid_nr(current), dev_name(&dev->dev));
  2600. calltime = ktime_get();
  2601. fn(dev);
  2602. rettime = ktime_get();
  2603. delta = ktime_sub(rettime, calltime);
  2604. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2605. printk(KERN_DEBUG "pci fixup %pF returned after %lld usecs for %s\n",
  2606. fn, duration, dev_name(&dev->dev));
  2607. }
  2608. /*
  2609. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2610. * even though no one is handling them (f.e. i915 driver is never loaded).
  2611. * Additionally the interrupt destination is not set up properly
  2612. * and the interrupt ends up -somewhere-.
  2613. *
  2614. * These spurious interrupts are "sticky" and the kernel disables
  2615. * the (shared) interrupt line after 100.000+ generated interrupts.
  2616. *
  2617. * Fix it by disabling the still enabled interrupts.
  2618. * This resolves crashes often seen on monitor unplug.
  2619. */
  2620. #define I915_DEIER_REG 0x4400c
  2621. static void __devinit disable_igfx_irq(struct pci_dev *dev)
  2622. {
  2623. void __iomem *regs = pci_iomap(dev, 0, 0);
  2624. if (regs == NULL) {
  2625. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2626. return;
  2627. }
  2628. /* Check if any interrupt line is still enabled */
  2629. if (readl(regs + I915_DEIER_REG) != 0) {
  2630. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
  2631. "disabling\n");
  2632. writel(0, regs + I915_DEIER_REG);
  2633. }
  2634. pci_iounmap(dev, regs);
  2635. }
  2636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2638. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2639. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2640. struct pci_fixup *end)
  2641. {
  2642. for (; f < end; f++)
  2643. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2644. f->class == (u32) PCI_ANY_ID) &&
  2645. (f->vendor == dev->vendor ||
  2646. f->vendor == (u16) PCI_ANY_ID) &&
  2647. (f->device == dev->device ||
  2648. f->device == (u16) PCI_ANY_ID)) {
  2649. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2650. if (initcall_debug)
  2651. do_one_fixup_debug(f->hook, dev);
  2652. else
  2653. f->hook(dev);
  2654. }
  2655. }
  2656. extern struct pci_fixup __start_pci_fixups_early[];
  2657. extern struct pci_fixup __end_pci_fixups_early[];
  2658. extern struct pci_fixup __start_pci_fixups_header[];
  2659. extern struct pci_fixup __end_pci_fixups_header[];
  2660. extern struct pci_fixup __start_pci_fixups_final[];
  2661. extern struct pci_fixup __end_pci_fixups_final[];
  2662. extern struct pci_fixup __start_pci_fixups_enable[];
  2663. extern struct pci_fixup __end_pci_fixups_enable[];
  2664. extern struct pci_fixup __start_pci_fixups_resume[];
  2665. extern struct pci_fixup __end_pci_fixups_resume[];
  2666. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2667. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2668. extern struct pci_fixup __start_pci_fixups_suspend[];
  2669. extern struct pci_fixup __end_pci_fixups_suspend[];
  2670. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2671. {
  2672. struct pci_fixup *start, *end;
  2673. switch(pass) {
  2674. case pci_fixup_early:
  2675. start = __start_pci_fixups_early;
  2676. end = __end_pci_fixups_early;
  2677. break;
  2678. case pci_fixup_header:
  2679. start = __start_pci_fixups_header;
  2680. end = __end_pci_fixups_header;
  2681. break;
  2682. case pci_fixup_final:
  2683. start = __start_pci_fixups_final;
  2684. end = __end_pci_fixups_final;
  2685. break;
  2686. case pci_fixup_enable:
  2687. start = __start_pci_fixups_enable;
  2688. end = __end_pci_fixups_enable;
  2689. break;
  2690. case pci_fixup_resume:
  2691. start = __start_pci_fixups_resume;
  2692. end = __end_pci_fixups_resume;
  2693. break;
  2694. case pci_fixup_resume_early:
  2695. start = __start_pci_fixups_resume_early;
  2696. end = __end_pci_fixups_resume_early;
  2697. break;
  2698. case pci_fixup_suspend:
  2699. start = __start_pci_fixups_suspend;
  2700. end = __end_pci_fixups_suspend;
  2701. break;
  2702. default:
  2703. /* stupid compiler warning, you would think with an enum... */
  2704. return;
  2705. }
  2706. pci_do_fixups(dev, start, end);
  2707. }
  2708. EXPORT_SYMBOL(pci_fixup_device);
  2709. static int __init pci_apply_final_quirks(void)
  2710. {
  2711. struct pci_dev *dev = NULL;
  2712. u8 cls = 0;
  2713. u8 tmp;
  2714. if (pci_cache_line_size)
  2715. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2716. pci_cache_line_size << 2);
  2717. for_each_pci_dev(dev) {
  2718. pci_fixup_device(pci_fixup_final, dev);
  2719. /*
  2720. * If arch hasn't set it explicitly yet, use the CLS
  2721. * value shared by all PCI devices. If there's a
  2722. * mismatch, fall back to the default value.
  2723. */
  2724. if (!pci_cache_line_size) {
  2725. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2726. if (!cls)
  2727. cls = tmp;
  2728. if (!tmp || cls == tmp)
  2729. continue;
  2730. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2731. "using %u bytes\n", cls << 2, tmp << 2,
  2732. pci_dfl_cache_line_size << 2);
  2733. pci_cache_line_size = pci_dfl_cache_line_size;
  2734. }
  2735. }
  2736. if (!pci_cache_line_size) {
  2737. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2738. cls << 2, pci_dfl_cache_line_size << 2);
  2739. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2740. }
  2741. return 0;
  2742. }
  2743. fs_initcall_sync(pci_apply_final_quirks);
  2744. /*
  2745. * Followings are device-specific reset methods which can be used to
  2746. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2747. * not available.
  2748. */
  2749. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2750. {
  2751. int pos;
  2752. /* only implement PCI_CLASS_SERIAL_USB at present */
  2753. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2754. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2755. if (!pos)
  2756. return -ENOTTY;
  2757. if (probe)
  2758. return 0;
  2759. pci_write_config_byte(dev, pos + 0x4, 1);
  2760. msleep(100);
  2761. return 0;
  2762. } else {
  2763. return -ENOTTY;
  2764. }
  2765. }
  2766. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2767. {
  2768. int pos;
  2769. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2770. if (!pos)
  2771. return -ENOTTY;
  2772. if (probe)
  2773. return 0;
  2774. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2775. PCI_EXP_DEVCTL_BCR_FLR);
  2776. msleep(100);
  2777. return 0;
  2778. }
  2779. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2780. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2781. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2782. reset_intel_82599_sfp_virtfn },
  2783. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2784. reset_intel_generic_dev },
  2785. { 0 }
  2786. };
  2787. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2788. {
  2789. const struct pci_dev_reset_methods *i;
  2790. for (i = pci_dev_reset_methods; i->reset; i++) {
  2791. if ((i->vendor == dev->vendor ||
  2792. i->vendor == (u16)PCI_ANY_ID) &&
  2793. (i->device == dev->device ||
  2794. i->device == (u16)PCI_ANY_ID))
  2795. return i->reset(dev, probe);
  2796. }
  2797. return -ENOTTY;
  2798. }