pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #include <linux/workqueue.h>
  4. #define PCI_CFG_SPACE_SIZE 256
  5. #define PCI_CFG_SPACE_EXP_SIZE 4096
  6. /* Functions internal to the PCI core code */
  7. extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
  8. extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  9. extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  10. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  11. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  12. { return; }
  13. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  14. { return; }
  15. #else
  16. extern void pci_create_firmware_label_files(struct pci_dev *pdev);
  17. extern void pci_remove_firmware_label_files(struct pci_dev *pdev);
  18. #endif
  19. extern void pci_cleanup_rom(struct pci_dev *dev);
  20. #ifdef HAVE_PCI_MMAP
  21. enum pci_mmap_api {
  22. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  23. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  24. };
  25. extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
  26. struct vm_area_struct *vmai,
  27. enum pci_mmap_api mmap_api);
  28. #endif
  29. int pci_probe_reset_function(struct pci_dev *dev);
  30. /**
  31. * struct pci_platform_pm_ops - Firmware PM callbacks
  32. *
  33. * @is_manageable: returns 'true' if given device is power manageable by the
  34. * platform firmware
  35. *
  36. * @set_state: invokes the platform firmware to set the device's power state
  37. *
  38. * @choose_state: returns PCI power state of given device preferred by the
  39. * platform; to be used during system-wide transitions from a
  40. * sleeping state to the working state and vice versa
  41. *
  42. * @can_wakeup: returns 'true' if given device is capable of waking up the
  43. * system from a sleeping state
  44. *
  45. * @sleep_wake: enables/disables the system wake up capability of given device
  46. *
  47. * @run_wake: enables/disables the platform to generate run-time wake-up events
  48. * for given device (the device's wake-up capability has to be
  49. * enabled by @sleep_wake for this feature to work)
  50. *
  51. * If given platform is generally capable of power managing PCI devices, all of
  52. * these callbacks are mandatory.
  53. */
  54. struct pci_platform_pm_ops {
  55. bool (*is_manageable)(struct pci_dev *dev);
  56. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  57. pci_power_t (*choose_state)(struct pci_dev *dev);
  58. bool (*can_wakeup)(struct pci_dev *dev);
  59. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  60. int (*run_wake)(struct pci_dev *dev, bool enable);
  61. };
  62. extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
  63. extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  64. extern void pci_disable_enabled_device(struct pci_dev *dev);
  65. extern int pci_finish_runtime_suspend(struct pci_dev *dev);
  66. extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  67. extern void pci_pm_init(struct pci_dev *dev);
  68. extern void platform_pci_wakeup_init(struct pci_dev *dev);
  69. extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  70. void pci_free_cap_save_buffers(struct pci_dev *dev);
  71. static inline void pci_wakeup_event(struct pci_dev *dev)
  72. {
  73. /* Wait 100 ms before the system can be put into a sleep state. */
  74. pm_wakeup_event(&dev->dev, 100);
  75. }
  76. static inline bool pci_is_bridge(struct pci_dev *pci_dev)
  77. {
  78. return !!(pci_dev->subordinate);
  79. }
  80. extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
  81. extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
  82. extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
  83. extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
  84. extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
  85. extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
  86. struct pci_vpd_ops {
  87. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  88. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  89. void (*release)(struct pci_dev *dev);
  90. };
  91. struct pci_vpd {
  92. unsigned int len;
  93. const struct pci_vpd_ops *ops;
  94. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  95. };
  96. extern int pci_vpd_pci22_init(struct pci_dev *dev);
  97. static inline void pci_vpd_release(struct pci_dev *dev)
  98. {
  99. if (dev->vpd)
  100. dev->vpd->ops->release(dev);
  101. }
  102. /* PCI /proc functions */
  103. #ifdef CONFIG_PROC_FS
  104. extern int pci_proc_attach_device(struct pci_dev *dev);
  105. extern int pci_proc_detach_device(struct pci_dev *dev);
  106. extern int pci_proc_detach_bus(struct pci_bus *bus);
  107. #else
  108. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  109. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  110. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  111. #endif
  112. /* Functions for PCI Hotplug drivers to use */
  113. extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
  114. #ifdef HAVE_PCI_LEGACY
  115. extern void pci_create_legacy_files(struct pci_bus *bus);
  116. extern void pci_remove_legacy_files(struct pci_bus *bus);
  117. #else
  118. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  119. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  120. #endif
  121. /* Lock for read/write access to pci device and bus lists */
  122. extern struct rw_semaphore pci_bus_sem;
  123. extern raw_spinlock_t pci_lock;
  124. extern unsigned int pci_pm_d3_delay;
  125. #ifdef CONFIG_PCI_MSI
  126. void pci_no_msi(void);
  127. extern void pci_msi_init_pci_dev(struct pci_dev *dev);
  128. #else
  129. static inline void pci_no_msi(void) { }
  130. static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
  131. #endif
  132. void pci_realloc_get_opt(char *);
  133. static inline int pci_no_d1d2(struct pci_dev *dev)
  134. {
  135. unsigned int parent_dstates = 0;
  136. if (dev->bus->self)
  137. parent_dstates = dev->bus->self->no_d1d2;
  138. return (dev->no_d1d2 || parent_dstates);
  139. }
  140. extern struct device_attribute pci_dev_attrs[];
  141. extern struct device_attribute pcibus_dev_attrs[];
  142. #ifdef CONFIG_HOTPLUG
  143. extern struct bus_attribute pci_bus_attrs[];
  144. #else
  145. #define pci_bus_attrs NULL
  146. #endif
  147. /**
  148. * pci_match_one_device - Tell if a PCI device structure has a matching
  149. * PCI device id structure
  150. * @id: single PCI device id structure to match
  151. * @dev: the PCI device structure to match against
  152. *
  153. * Returns the matching pci_device_id structure or %NULL if there is no match.
  154. */
  155. static inline const struct pci_device_id *
  156. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  157. {
  158. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  159. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  160. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  161. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  162. !((id->class ^ dev->class) & id->class_mask))
  163. return id;
  164. return NULL;
  165. }
  166. /* PCI slot sysfs helper code */
  167. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  168. extern struct kset *pci_slots_kset;
  169. struct pci_slot_attribute {
  170. struct attribute attr;
  171. ssize_t (*show)(struct pci_slot *, char *);
  172. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  173. };
  174. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  175. enum pci_bar_type {
  176. pci_bar_unknown, /* Standard PCI BAR probe */
  177. pci_bar_io, /* An io port BAR */
  178. pci_bar_mem32, /* A 32-bit memory BAR */
  179. pci_bar_mem64, /* A 64-bit memory BAR */
  180. };
  181. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  182. int crs_timeout);
  183. extern int pci_setup_device(struct pci_dev *dev);
  184. extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  185. struct resource *res, unsigned int reg);
  186. extern int pci_resource_bar(struct pci_dev *dev, int resno,
  187. enum pci_bar_type *type);
  188. extern int pci_bus_add_child(struct pci_bus *bus);
  189. extern void pci_enable_ari(struct pci_dev *dev);
  190. /**
  191. * pci_ari_enabled - query ARI forwarding status
  192. * @bus: the PCI bus
  193. *
  194. * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
  195. */
  196. static inline int pci_ari_enabled(struct pci_bus *bus)
  197. {
  198. return bus->self && bus->self->ari_enabled;
  199. }
  200. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  201. extern void pci_disable_bridge_window(struct pci_dev *dev);
  202. /* Single Root I/O Virtualization */
  203. struct pci_sriov {
  204. int pos; /* capability position */
  205. int nres; /* number of resources */
  206. u32 cap; /* SR-IOV Capabilities */
  207. u16 ctrl; /* SR-IOV Control */
  208. u16 total; /* total VFs associated with the PF */
  209. u16 initial; /* initial VFs associated with the PF */
  210. u16 nr_virtfn; /* number of VFs available */
  211. u16 offset; /* first VF Routing ID offset */
  212. u16 stride; /* following VF stride */
  213. u32 pgsz; /* page size for BAR alignment */
  214. u8 link; /* Function Dependency Link */
  215. struct pci_dev *dev; /* lowest numbered PF */
  216. struct pci_dev *self; /* this PF */
  217. struct mutex lock; /* lock for VF bus */
  218. struct work_struct mtask; /* VF Migration task */
  219. u8 __iomem *mstate; /* VF Migration State Array */
  220. };
  221. #ifdef CONFIG_PCI_ATS
  222. extern void pci_restore_ats_state(struct pci_dev *dev);
  223. #else
  224. static inline void pci_restore_ats_state(struct pci_dev *dev)
  225. {
  226. }
  227. #endif /* CONFIG_PCI_ATS */
  228. #ifdef CONFIG_PCI_IOV
  229. extern int pci_iov_init(struct pci_dev *dev);
  230. extern void pci_iov_release(struct pci_dev *dev);
  231. extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  232. enum pci_bar_type *type);
  233. extern resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev,
  234. int resno);
  235. extern void pci_restore_iov_state(struct pci_dev *dev);
  236. extern int pci_iov_bus_range(struct pci_bus *bus);
  237. #else
  238. static inline int pci_iov_init(struct pci_dev *dev)
  239. {
  240. return -ENODEV;
  241. }
  242. static inline void pci_iov_release(struct pci_dev *dev)
  243. {
  244. }
  245. static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  246. enum pci_bar_type *type)
  247. {
  248. return 0;
  249. }
  250. static inline void pci_restore_iov_state(struct pci_dev *dev)
  251. {
  252. }
  253. static inline int pci_iov_bus_range(struct pci_bus *bus)
  254. {
  255. return 0;
  256. }
  257. #endif /* CONFIG_PCI_IOV */
  258. extern unsigned long pci_cardbus_resource_alignment(struct resource *);
  259. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  260. struct resource *res)
  261. {
  262. #ifdef CONFIG_PCI_IOV
  263. int resno = res - dev->resource;
  264. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  265. return pci_sriov_resource_alignment(dev, resno);
  266. #endif
  267. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  268. return pci_cardbus_resource_alignment(res);
  269. return resource_alignment(res);
  270. }
  271. extern void pci_enable_acs(struct pci_dev *dev);
  272. struct pci_dev_reset_methods {
  273. u16 vendor;
  274. u16 device;
  275. int (*reset)(struct pci_dev *dev, int probe);
  276. };
  277. #ifdef CONFIG_PCI_QUIRKS
  278. extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  279. #else
  280. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  281. {
  282. return -ENOTTY;
  283. }
  284. #endif
  285. #endif /* DRIVERS_PCI_H */