suni1x10gexp_regs.h 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644
  1. /*****************************************************************************
  2. * *
  3. * File: suni1x10gexp_regs.h *
  4. * $Revision: 1.9 $ *
  5. * $Date: 2005/06/22 00:17:04 $ *
  6. * Description: *
  7. * PMC/SIERRA (pm3393) MAC-PHY functionality. *
  8. * part of the Chelsio 10Gb Ethernet Driver. *
  9. * *
  10. * This program is free software; you can redistribute it and/or modify *
  11. * it under the terms of the GNU General Public License, version 2, as *
  12. * published by the Free Software Foundation. *
  13. * *
  14. * You should have received a copy of the GNU General Public License along *
  15. * with this program; if not, write to the Free Software Foundation, Inc., *
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  17. * *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  19. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  21. * *
  22. * http://www.chelsio.com *
  23. * *
  24. * Maintainers: maintainers@chelsio.com *
  25. * *
  26. * Authors: PMC/SIERRA *
  27. * *
  28. * History: *
  29. * *
  30. ****************************************************************************/
  31. #ifndef _CXGB_SUNI1x10GEXP_REGS_H_
  32. #define _CXGB_SUNI1x10GEXP_REGS_H_
  33. /*
  34. ** Space allocated for each Exact Match Filter
  35. ** There are 8 filter configurations
  36. */
  37. #define SUNI1x10GEXP_REG_SIZEOF_MAC_FILTER 0x0003
  38. #define mSUNI1x10GEXP_MAC_FILTER_OFFSET(filterId) ( (filterId) * SUNI1x10GEXP_REG_SIZEOF_MAC_FILTER )
  39. /*
  40. ** Space allocated for VLAN-Id Filter
  41. ** There are 8 filter configurations
  42. */
  43. #define SUNI1x10GEXP_REG_SIZEOF_MAC_VID_FILTER 0x0001
  44. #define mSUNI1x10GEXP_MAC_VID_FILTER_OFFSET(filterId) ( (filterId) * SUNI1x10GEXP_REG_SIZEOF_MAC_VID_FILTER )
  45. /*
  46. ** Space allocated for each MSTAT Counter
  47. */
  48. #define SUNI1x10GEXP_REG_SIZEOF_MSTAT_COUNT 0x0004
  49. #define mSUNI1x10GEXP_MSTAT_COUNT_OFFSET(countId) ( (countId) * SUNI1x10GEXP_REG_SIZEOF_MSTAT_COUNT )
  50. /******************************************************************************/
  51. /** S/UNI-1x10GE-XP REGISTER ADDRESS MAP **/
  52. /******************************************************************************/
  53. /* Refer to the Register Bit Masks bellow for the naming of each register and */
  54. /* to the S/UNI-1x10GE-XP Data Sheet for the signification of each bit */
  55. /******************************************************************************/
  56. #define SUNI1x10GEXP_REG_IDENTIFICATION 0x0000
  57. #define SUNI1x10GEXP_REG_PRODUCT_REVISION 0x0001
  58. #define SUNI1x10GEXP_REG_CONFIG_AND_RESET_CONTROL 0x0002
  59. #define SUNI1x10GEXP_REG_LOOPBACK_MISC_CTRL 0x0003
  60. #define SUNI1x10GEXP_REG_DEVICE_STATUS 0x0004
  61. #define SUNI1x10GEXP_REG_GLOBAL_PERFORMANCE_MONITOR_UPDATE 0x0005
  62. #define SUNI1x10GEXP_REG_MDIO_COMMAND 0x0006
  63. #define SUNI1x10GEXP_REG_MDIO_INTERRUPT_ENABLE 0x0007
  64. #define SUNI1x10GEXP_REG_MDIO_INTERRUPT_STATUS 0x0008
  65. #define SUNI1x10GEXP_REG_MMD_PHY_ADDRESS 0x0009
  66. #define SUNI1x10GEXP_REG_MMD_CONTROL_ADDRESS_DATA 0x000A
  67. #define SUNI1x10GEXP_REG_MDIO_READ_STATUS_DATA 0x000B
  68. #define SUNI1x10GEXP_REG_OAM_INTF_CTRL 0x000C
  69. #define SUNI1x10GEXP_REG_MASTER_INTERRUPT_STATUS 0x000D
  70. #define SUNI1x10GEXP_REG_GLOBAL_INTERRUPT_ENABLE 0x000E
  71. #define SUNI1x10GEXP_REG_FREE 0x000F
  72. #define SUNI1x10GEXP_REG_XTEF_MISC_CTRL 0x0010
  73. #define SUNI1x10GEXP_REG_XRF_MISC_CTRL 0x0011
  74. #define SUNI1x10GEXP_REG_SERDES_3125_CONFIG_1 0x0100
  75. #define SUNI1x10GEXP_REG_SERDES_3125_CONFIG_2 0x0101
  76. #define SUNI1x10GEXP_REG_SERDES_3125_INTERRUPT_ENABLE 0x0102
  77. #define SUNI1x10GEXP_REG_SERDES_3125_INTERRUPT_VISIBLE 0x0103
  78. #define SUNI1x10GEXP_REG_SERDES_3125_INTERRUPT_STATUS 0x0104
  79. #define SUNI1x10GEXP_REG_SERDES_3125_TEST_CONFIG 0x0107
  80. #define SUNI1x10GEXP_REG_RXXG_CONFIG_1 0x2040
  81. #define SUNI1x10GEXP_REG_RXXG_CONFIG_2 0x2041
  82. #define SUNI1x10GEXP_REG_RXXG_CONFIG_3 0x2042
  83. #define SUNI1x10GEXP_REG_RXXG_INTERRUPT 0x2043
  84. #define SUNI1x10GEXP_REG_RXXG_MAX_FRAME_LENGTH 0x2045
  85. #define SUNI1x10GEXP_REG_RXXG_SA_15_0 0x2046
  86. #define SUNI1x10GEXP_REG_RXXG_SA_31_16 0x2047
  87. #define SUNI1x10GEXP_REG_RXXG_SA_47_32 0x2048
  88. #define SUNI1x10GEXP_REG_RXXG_RECEIVE_FIFO_THRESHOLD 0x2049
  89. #define mSUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_LOW(filterId) (0x204A + mSUNI1x10GEXP_MAC_FILTER_OFFSET(filterId))
  90. #define mSUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_MID(filterId) (0x204B + mSUNI1x10GEXP_MAC_FILTER_OFFSET(filterId))
  91. #define mSUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_HIGH(filterId)(0x204C + mSUNI1x10GEXP_MAC_FILTER_OFFSET(filterId))
  92. #define mSUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID(filterId) (0x2062 + mSUNI1x10GEXP_MAC_VID_FILTER_OFFSET(filterId))
  93. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_0_LOW 0x204A
  94. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_0_MID 0x204B
  95. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_0_HIGH 0x204C
  96. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_LOW 0x204D
  97. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_MID 0x204E
  98. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_HIGH 0x204F
  99. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_2_LOW 0x2050
  100. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_2_MID 0x2051
  101. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_2_HIGH 0x2052
  102. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_3_LOW 0x2053
  103. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_3_MID 0x2054
  104. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_3_HIGH 0x2055
  105. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_4_LOW 0x2056
  106. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_4_MID 0x2057
  107. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_4_HIGH 0x2058
  108. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_5_LOW 0x2059
  109. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_5_MID 0x205A
  110. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_5_HIGH 0x205B
  111. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_6_LOW 0x205C
  112. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_6_MID 0x205D
  113. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_6_HIGH 0x205E
  114. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_7_LOW 0x205F
  115. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_7_MID 0x2060
  116. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_7_HIGH 0x2061
  117. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_0 0x2062
  118. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_1 0x2063
  119. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_2 0x2064
  120. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_3 0x2065
  121. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_4 0x2066
  122. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_5 0x2067
  123. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_6 0x2068
  124. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_VID_7 0x2069
  125. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_LOW 0x206A
  126. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_MIDLOW 0x206B
  127. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_MIDHIGH 0x206C
  128. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_HIGH 0x206D
  129. #define SUNI1x10GEXP_REG_RXXG_ADDRESS_FILTER_CONTROL_0 0x206E
  130. #define SUNI1x10GEXP_REG_RXXG_ADDRESS_FILTER_CONTROL_1 0x206F
  131. #define SUNI1x10GEXP_REG_RXXG_ADDRESS_FILTER_CONTROL_2 0x2070
  132. #define SUNI1x10GEXP_REG_XRF_PATTERN_GEN_CTRL 0x2081
  133. #define SUNI1x10GEXP_REG_XRF_8BTB_ERR_COUNT_LANE_0 0x2084
  134. #define SUNI1x10GEXP_REG_XRF_8BTB_ERR_COUNT_LANE_1 0x2085
  135. #define SUNI1x10GEXP_REG_XRF_8BTB_ERR_COUNT_LANE_2 0x2086
  136. #define SUNI1x10GEXP_REG_XRF_8BTB_ERR_COUNT_LANE_3 0x2087
  137. #define SUNI1x10GEXP_REG_XRF_INTERRUPT_ENABLE 0x2088
  138. #define SUNI1x10GEXP_REG_XRF_INTERRUPT_STATUS 0x2089
  139. #define SUNI1x10GEXP_REG_XRF_ERR_STATUS 0x208A
  140. #define SUNI1x10GEXP_REG_XRF_DIAG_INTERRUPT_ENABLE 0x208B
  141. #define SUNI1x10GEXP_REG_XRF_DIAG_INTERRUPT_STATUS 0x208C
  142. #define SUNI1x10GEXP_REG_XRF_CODE_ERR_THRES 0x2092
  143. #define SUNI1x10GEXP_REG_RXOAM_CONFIG 0x20C0
  144. #define SUNI1x10GEXP_REG_RXOAM_FILTER_1_CONFIG 0x20C1
  145. #define SUNI1x10GEXP_REG_RXOAM_FILTER_2_CONFIG 0x20C2
  146. #define SUNI1x10GEXP_REG_RXOAM_CONFIG_2 0x20C3
  147. #define SUNI1x10GEXP_REG_RXOAM_HEC_CONFIG 0x20C4
  148. #define SUNI1x10GEXP_REG_RXOAM_HEC_ERR_THRES 0x20C5
  149. #define SUNI1x10GEXP_REG_RXOAM_INTERRUPT_ENABLE 0x20C7
  150. #define SUNI1x10GEXP_REG_RXOAM_INTERRUPT_STATUS 0x20C8
  151. #define SUNI1x10GEXP_REG_RXOAM_STATUS 0x20C9
  152. #define SUNI1x10GEXP_REG_RXOAM_HEC_ERR_COUNT 0x20CA
  153. #define SUNI1x10GEXP_REG_RXOAM_FIFO_OVERFLOW_COUNT 0x20CB
  154. #define SUNI1x10GEXP_REG_RXOAM_FILTER_MISMATCH_COUNT_LSB 0x20CC
  155. #define SUNI1x10GEXP_REG_RXOAM_FILTER_MISMATCH_COUNT_MSB 0x20CD
  156. #define SUNI1x10GEXP_REG_RXOAM_FILTER_1_MISMATCH_COUNT_LSB 0x20CE
  157. #define SUNI1x10GEXP_REG_RXOAM_FILTER_1_MISMATCH_COUNT_MSB 0x20CF
  158. #define SUNI1x10GEXP_REG_RXOAM_FILTER_2_MISMATCH_COUNT_LSB 0x20D0
  159. #define SUNI1x10GEXP_REG_RXOAM_FILTER_2_MISMATCH_COUNT_MSB 0x20D1
  160. #define SUNI1x10GEXP_REG_RXOAM_OAM_EXTRACT_COUNT_LSB 0x20D2
  161. #define SUNI1x10GEXP_REG_RXOAM_OAM_EXTRACT_COUNT_MSB 0x20D3
  162. #define SUNI1x10GEXP_REG_RXOAM_MINI_PACKET_COUNT_LSB 0x20D4
  163. #define SUNI1x10GEXP_REG_RXOAM_MINI_PACKET_COUNT_MSB 0x20D5
  164. #define SUNI1x10GEXP_REG_RXOAM_FILTER_MISMATCH_THRES_LSB 0x20D6
  165. #define SUNI1x10GEXP_REG_RXOAM_FILTER_MISMATCH_THRES_MSB 0x20D7
  166. #define SUNI1x10GEXP_REG_MSTAT_CONTROL 0x2100
  167. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_0 0x2101
  168. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_1 0x2102
  169. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_2 0x2103
  170. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_3 0x2104
  171. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_0 0x2105
  172. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_1 0x2106
  173. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_2 0x2107
  174. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_3 0x2108
  175. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_WRITE_ADDRESS 0x2109
  176. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_WRITE_DATA_LOW 0x210A
  177. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_WRITE_DATA_MIDDLE 0x210B
  178. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_WRITE_DATA_HIGH 0x210C
  179. #define mSUNI1x10GEXP_REG_MSTAT_COUNTER_LOW(countId) (0x2110 + mSUNI1x10GEXP_MSTAT_COUNT_OFFSET(countId))
  180. #define mSUNI1x10GEXP_REG_MSTAT_COUNTER_MID(countId) (0x2111 + mSUNI1x10GEXP_MSTAT_COUNT_OFFSET(countId))
  181. #define mSUNI1x10GEXP_REG_MSTAT_COUNTER_HIGH(countId) (0x2112 + mSUNI1x10GEXP_MSTAT_COUNT_OFFSET(countId))
  182. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_0_LOW 0x2110
  183. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_0_MID 0x2111
  184. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_0_HIGH 0x2112
  185. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_0_RESVD 0x2113
  186. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_1_LOW 0x2114
  187. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_1_MID 0x2115
  188. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_1_HIGH 0x2116
  189. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_1_RESVD 0x2117
  190. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_2_LOW 0x2118
  191. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_2_MID 0x2119
  192. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_2_HIGH 0x211A
  193. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_2_RESVD 0x211B
  194. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_3_LOW 0x211C
  195. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_3_MID 0x211D
  196. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_3_HIGH 0x211E
  197. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_3_RESVD 0x211F
  198. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_4_LOW 0x2120
  199. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_4_MID 0x2121
  200. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_4_HIGH 0x2122
  201. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_4_RESVD 0x2123
  202. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_5_LOW 0x2124
  203. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_5_MID 0x2125
  204. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_5_HIGH 0x2126
  205. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_5_RESVD 0x2127
  206. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_6_LOW 0x2128
  207. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_6_MID 0x2129
  208. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_6_HIGH 0x212A
  209. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_6_RESVD 0x212B
  210. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_7_LOW 0x212C
  211. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_7_MID 0x212D
  212. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_7_HIGH 0x212E
  213. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_7_RESVD 0x212F
  214. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_8_LOW 0x2130
  215. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_8_MID 0x2131
  216. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_8_HIGH 0x2132
  217. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_8_RESVD 0x2133
  218. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_9_LOW 0x2134
  219. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_9_MID 0x2135
  220. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_9_HIGH 0x2136
  221. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_9_RESVD 0x2137
  222. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_10_LOW 0x2138
  223. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_10_MID 0x2139
  224. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_10_HIGH 0x213A
  225. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_10_RESVD 0x213B
  226. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_11_LOW 0x213C
  227. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_11_MID 0x213D
  228. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_11_HIGH 0x213E
  229. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_11_RESVD 0x213F
  230. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_12_LOW 0x2140
  231. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_12_MID 0x2141
  232. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_12_HIGH 0x2142
  233. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_12_RESVD 0x2143
  234. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_13_LOW 0x2144
  235. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_13_MID 0x2145
  236. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_13_HIGH 0x2146
  237. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_13_RESVD 0x2147
  238. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_14_LOW 0x2148
  239. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_14_MID 0x2149
  240. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_14_HIGH 0x214A
  241. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_14_RESVD 0x214B
  242. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_15_LOW 0x214C
  243. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_15_MID 0x214D
  244. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_15_HIGH 0x214E
  245. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_15_RESVD 0x214F
  246. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_16_LOW 0x2150
  247. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_16_MID 0x2151
  248. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_16_HIGH 0x2152
  249. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_16_RESVD 0x2153
  250. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_17_LOW 0x2154
  251. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_17_MID 0x2155
  252. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_17_HIGH 0x2156
  253. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_17_RESVD 0x2157
  254. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_18_LOW 0x2158
  255. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_18_MID 0x2159
  256. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_18_HIGH 0x215A
  257. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_18_RESVD 0x215B
  258. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_19_LOW 0x215C
  259. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_19_MID 0x215D
  260. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_19_HIGH 0x215E
  261. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_19_RESVD 0x215F
  262. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_20_LOW 0x2160
  263. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_20_MID 0x2161
  264. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_20_HIGH 0x2162
  265. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_20_RESVD 0x2163
  266. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_21_LOW 0x2164
  267. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_21_MID 0x2165
  268. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_21_HIGH 0x2166
  269. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_21_RESVD 0x2167
  270. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_22_LOW 0x2168
  271. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_22_MID 0x2169
  272. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_22_HIGH 0x216A
  273. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_22_RESVD 0x216B
  274. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_23_LOW 0x216C
  275. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_23_MID 0x216D
  276. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_23_HIGH 0x216E
  277. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_23_RESVD 0x216F
  278. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_24_LOW 0x2170
  279. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_24_MID 0x2171
  280. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_24_HIGH 0x2172
  281. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_24_RESVD 0x2173
  282. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_25_LOW 0x2174
  283. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_25_MID 0x2175
  284. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_25_HIGH 0x2176
  285. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_25_RESVD 0x2177
  286. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_26_LOW 0x2178
  287. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_26_MID 0x2179
  288. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_26_HIGH 0x217a
  289. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_26_RESVD 0x217b
  290. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_27_LOW 0x217c
  291. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_27_MID 0x217d
  292. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_27_HIGH 0x217e
  293. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_27_RESVD 0x217f
  294. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_28_LOW 0x2180
  295. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_28_MID 0x2181
  296. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_28_HIGH 0x2182
  297. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_28_RESVD 0x2183
  298. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_29_LOW 0x2184
  299. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_29_MID 0x2185
  300. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_29_HIGH 0x2186
  301. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_29_RESVD 0x2187
  302. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_30_LOW 0x2188
  303. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_30_MID 0x2189
  304. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_30_HIGH 0x218A
  305. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_30_RESVD 0x218B
  306. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_31_LOW 0x218C
  307. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_31_MID 0x218D
  308. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_31_HIGH 0x218E
  309. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_31_RESVD 0x218F
  310. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_32_LOW 0x2190
  311. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_32_MID 0x2191
  312. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_32_HIGH 0x2192
  313. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_32_RESVD 0x2193
  314. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_33_LOW 0x2194
  315. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_33_MID 0x2195
  316. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_33_HIGH 0x2196
  317. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_33_RESVD 0x2197
  318. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_34_LOW 0x2198
  319. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_34_MID 0x2199
  320. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_34_HIGH 0x219A
  321. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_34_RESVD 0x219B
  322. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_35_LOW 0x219C
  323. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_35_MID 0x219D
  324. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_35_HIGH 0x219E
  325. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_35_RESVD 0x219F
  326. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_36_LOW 0x21A0
  327. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_36_MID 0x21A1
  328. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_36_HIGH 0x21A2
  329. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_36_RESVD 0x21A3
  330. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_37_LOW 0x21A4
  331. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_37_MID 0x21A5
  332. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_37_HIGH 0x21A6
  333. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_37_RESVD 0x21A7
  334. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_38_LOW 0x21A8
  335. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_38_MID 0x21A9
  336. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_38_HIGH 0x21AA
  337. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_38_RESVD 0x21AB
  338. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_39_LOW 0x21AC
  339. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_39_MID 0x21AD
  340. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_39_HIGH 0x21AE
  341. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_39_RESVD 0x21AF
  342. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_40_LOW 0x21B0
  343. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_40_MID 0x21B1
  344. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_40_HIGH 0x21B2
  345. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_40_RESVD 0x21B3
  346. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_41_LOW 0x21B4
  347. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_41_MID 0x21B5
  348. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_41_HIGH 0x21B6
  349. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_41_RESVD 0x21B7
  350. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_42_LOW 0x21B8
  351. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_42_MID 0x21B9
  352. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_42_HIGH 0x21BA
  353. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_42_RESVD 0x21BB
  354. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_43_LOW 0x21BC
  355. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_43_MID 0x21BD
  356. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_43_HIGH 0x21BE
  357. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_43_RESVD 0x21BF
  358. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_44_LOW 0x21C0
  359. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_44_MID 0x21C1
  360. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_44_HIGH 0x21C2
  361. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_44_RESVD 0x21C3
  362. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_45_LOW 0x21C4
  363. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_45_MID 0x21C5
  364. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_45_HIGH 0x21C6
  365. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_45_RESVD 0x21C7
  366. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_46_LOW 0x21C8
  367. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_46_MID 0x21C9
  368. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_46_HIGH 0x21CA
  369. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_46_RESVD 0x21CB
  370. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_47_LOW 0x21CC
  371. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_47_MID 0x21CD
  372. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_47_HIGH 0x21CE
  373. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_47_RESVD 0x21CF
  374. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_48_LOW 0x21D0
  375. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_48_MID 0x21D1
  376. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_48_HIGH 0x21D2
  377. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_48_RESVD 0x21D3
  378. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_49_LOW 0x21D4
  379. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_49_MID 0x21D5
  380. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_49_HIGH 0x21D6
  381. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_49_RESVD 0x21D7
  382. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_50_LOW 0x21D8
  383. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_50_MID 0x21D9
  384. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_50_HIGH 0x21DA
  385. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_50_RESVD 0x21DB
  386. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_51_LOW 0x21DC
  387. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_51_MID 0x21DD
  388. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_51_HIGH 0x21DE
  389. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_51_RESVD 0x21DF
  390. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_52_LOW 0x21E0
  391. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_52_MID 0x21E1
  392. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_52_HIGH 0x21E2
  393. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_52_RESVD 0x21E3
  394. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_53_LOW 0x21E4
  395. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_53_MID 0x21E5
  396. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_53_HIGH 0x21E6
  397. #define SUNI1x10GEXP_CNTR_MAC_ETHERNET_NUM 51
  398. #define SUNI1x10GEXP_REG_IFLX_GLOBAL_CONFIG 0x2200
  399. #define SUNI1x10GEXP_REG_IFLX_CHANNEL_PROVISION 0x2201
  400. #define SUNI1x10GEXP_REG_IFLX_FIFO_OVERFLOW_ENABLE 0x2209
  401. #define SUNI1x10GEXP_REG_IFLX_FIFO_OVERFLOW_INTERRUPT 0x220A
  402. #define SUNI1x10GEXP_REG_IFLX_INDIR_CHANNEL_ADDRESS 0x220D
  403. #define SUNI1x10GEXP_REG_IFLX_INDIR_LOGICAL_FIFO_LOW_LIMIT_PROVISION 0x220E
  404. #define SUNI1x10GEXP_REG_IFLX_INDIR_LOGICAL_FIFO_HIGH_LIMIT 0x220F
  405. #define SUNI1x10GEXP_REG_IFLX_INDIR_FULL_ALMOST_FULL_STATUS_LIMIT 0x2210
  406. #define SUNI1x10GEXP_REG_IFLX_INDIR_EMPTY_ALMOST_EMPTY_STATUS_LIMIT 0x2211
  407. #define SUNI1x10GEXP_REG_PL4MOS_CONFIG 0x2240
  408. #define SUNI1x10GEXP_REG_PL4MOS_MASK 0x2241
  409. #define SUNI1x10GEXP_REG_PL4MOS_FAIRNESS_MASKING 0x2242
  410. #define SUNI1x10GEXP_REG_PL4MOS_MAXBURST1 0x2243
  411. #define SUNI1x10GEXP_REG_PL4MOS_MAXBURST2 0x2244
  412. #define SUNI1x10GEXP_REG_PL4MOS_TRANSFER_SIZE 0x2245
  413. #define SUNI1x10GEXP_REG_PL4ODP_CONFIG 0x2280
  414. #define SUNI1x10GEXP_REG_PL4ODP_INTERRUPT_MASK 0x2282
  415. #define SUNI1x10GEXP_REG_PL4ODP_INTERRUPT 0x2283
  416. #define SUNI1x10GEXP_REG_PL4ODP_CONFIG_MAX_T 0x2284
  417. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_STATUS 0x2300
  418. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_CHANGE 0x2301
  419. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_MASK 0x2302
  420. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_LIMITS 0x2303
  421. #define SUNI1x10GEXP_REG_PL4IO_CALENDAR_REPETITIONS 0x2304
  422. #define SUNI1x10GEXP_REG_PL4IO_CONFIG 0x2305
  423. #define SUNI1x10GEXP_REG_TXXG_CONFIG_1 0x3040
  424. #define SUNI1x10GEXP_REG_TXXG_CONFIG_2 0x3041
  425. #define SUNI1x10GEXP_REG_TXXG_CONFIG_3 0x3042
  426. #define SUNI1x10GEXP_REG_TXXG_INTERRUPT 0x3043
  427. #define SUNI1x10GEXP_REG_TXXG_STATUS 0x3044
  428. #define SUNI1x10GEXP_REG_TXXG_MAX_FRAME_SIZE 0x3045
  429. #define SUNI1x10GEXP_REG_TXXG_MIN_FRAME_SIZE 0x3046
  430. #define SUNI1x10GEXP_REG_TXXG_SA_15_0 0x3047
  431. #define SUNI1x10GEXP_REG_TXXG_SA_31_16 0x3048
  432. #define SUNI1x10GEXP_REG_TXXG_SA_47_32 0x3049
  433. #define SUNI1x10GEXP_REG_TXXG_PAUSE_TIMER 0x304D
  434. #define SUNI1x10GEXP_REG_TXXG_PAUSE_TIMER_INTERVAL 0x304E
  435. #define SUNI1x10GEXP_REG_TXXG_FILTER_ERROR_COUNTER 0x3051
  436. #define SUNI1x10GEXP_REG_TXXG_PAUSE_QUANTUM_CONFIG 0x3052
  437. #define SUNI1x10GEXP_REG_XTEF_CTRL 0x3080
  438. #define SUNI1x10GEXP_REG_XTEF_INTERRUPT_STATUS 0x3084
  439. #define SUNI1x10GEXP_REG_XTEF_INTERRUPT_ENABLE 0x3085
  440. #define SUNI1x10GEXP_REG_XTEF_VISIBILITY 0x3086
  441. #define SUNI1x10GEXP_REG_TXOAM_OAM_CONFIG 0x30C0
  442. #define SUNI1x10GEXP_REG_TXOAM_MINI_RATE_CONFIG 0x30C1
  443. #define SUNI1x10GEXP_REG_TXOAM_MINI_GAP_FIFO_CONFIG 0x30C2
  444. #define SUNI1x10GEXP_REG_TXOAM_P1P2_STATIC_VALUES 0x30C3
  445. #define SUNI1x10GEXP_REG_TXOAM_P3P4_STATIC_VALUES 0x30C4
  446. #define SUNI1x10GEXP_REG_TXOAM_P5P6_STATIC_VALUES 0x30C5
  447. #define SUNI1x10GEXP_REG_TXOAM_INTERRUPT_ENABLE 0x30C6
  448. #define SUNI1x10GEXP_REG_TXOAM_INTERRUPT_STATUS 0x30C7
  449. #define SUNI1x10GEXP_REG_TXOAM_INSERT_COUNT_LSB 0x30C8
  450. #define SUNI1x10GEXP_REG_TXOAM_INSERT_COUNT_MSB 0x30C9
  451. #define SUNI1x10GEXP_REG_TXOAM_OAM_MINI_COUNT_LSB 0x30CA
  452. #define SUNI1x10GEXP_REG_TXOAM_OAM_MINI_COUNT_MSB 0x30CB
  453. #define SUNI1x10GEXP_REG_TXOAM_P1P2_MINI_MASK 0x30CC
  454. #define SUNI1x10GEXP_REG_TXOAM_P3P4_MINI_MASK 0x30CD
  455. #define SUNI1x10GEXP_REG_TXOAM_P5P6_MINI_MASK 0x30CE
  456. #define SUNI1x10GEXP_REG_TXOAM_COSET 0x30CF
  457. #define SUNI1x10GEXP_REG_TXOAM_EMPTY_FIFO_INS_OP_CNT_LSB 0x30D0
  458. #define SUNI1x10GEXP_REG_TXOAM_EMPTY_FIFO_INS_OP_CNT_MSB 0x30D1
  459. #define SUNI1x10GEXP_REG_TXOAM_STATIC_VALUE_MINI_COUNT_LSB 0x30D2
  460. #define SUNI1x10GEXP_REG_TXOAM_STATIC_VALUE_MINI_COUNT_MSB 0x30D3
  461. #define SUNI1x10GEXP_REG_EFLX_GLOBAL_CONFIG 0x3200
  462. #define SUNI1x10GEXP_REG_EFLX_ERCU_GLOBAL_STATUS 0x3201
  463. #define SUNI1x10GEXP_REG_EFLX_INDIR_CHANNEL_ADDRESS 0x3202
  464. #define SUNI1x10GEXP_REG_EFLX_INDIR_FIFO_LOW_LIMIT 0x3203
  465. #define SUNI1x10GEXP_REG_EFLX_INDIR_FIFO_HIGH_LIMIT 0x3204
  466. #define SUNI1x10GEXP_REG_EFLX_INDIR_FULL_ALMOST_FULL_STATUS_AND_LIMIT 0x3205
  467. #define SUNI1x10GEXP_REG_EFLX_INDIR_EMPTY_ALMOST_EMPTY_STATUS_AND_LIMIT 0x3206
  468. #define SUNI1x10GEXP_REG_EFLX_INDIR_FIFO_CUT_THROUGH_THRESHOLD 0x3207
  469. #define SUNI1x10GEXP_REG_EFLX_FIFO_OVERFLOW_ERROR_ENABLE 0x320C
  470. #define SUNI1x10GEXP_REG_EFLX_FIFO_OVERFLOW_ERROR_INDICATION 0x320D
  471. #define SUNI1x10GEXP_REG_EFLX_CHANNEL_PROVISION 0x3210
  472. #define SUNI1x10GEXP_REG_PL4IDU_CONFIG 0x3280
  473. #define SUNI1x10GEXP_REG_PL4IDU_INTERRUPT_MASK 0x3282
  474. #define SUNI1x10GEXP_REG_PL4IDU_INTERRUPT 0x3283
  475. /*----------------------------------------*/
  476. #define SUNI1x10GEXP_REG_MAX_OFFSET 0x3480
  477. /******************************************************************************/
  478. /* -- End register offset definitions -- */
  479. /******************************************************************************/
  480. /******************************************************************************/
  481. /** SUNI-1x10GE-XP REGISTER BIT MASKS **/
  482. /******************************************************************************/
  483. #define SUNI1x10GEXP_BITMSK_BITS_1 0x00001
  484. #define SUNI1x10GEXP_BITMSK_BITS_2 0x00003
  485. #define SUNI1x10GEXP_BITMSK_BITS_3 0x00007
  486. #define SUNI1x10GEXP_BITMSK_BITS_4 0x0000f
  487. #define SUNI1x10GEXP_BITMSK_BITS_5 0x0001f
  488. #define SUNI1x10GEXP_BITMSK_BITS_6 0x0003f
  489. #define SUNI1x10GEXP_BITMSK_BITS_7 0x0007f
  490. #define SUNI1x10GEXP_BITMSK_BITS_8 0x000ff
  491. #define SUNI1x10GEXP_BITMSK_BITS_9 0x001ff
  492. #define SUNI1x10GEXP_BITMSK_BITS_10 0x003ff
  493. #define SUNI1x10GEXP_BITMSK_BITS_11 0x007ff
  494. #define SUNI1x10GEXP_BITMSK_BITS_12 0x00fff
  495. #define SUNI1x10GEXP_BITMSK_BITS_13 0x01fff
  496. #define SUNI1x10GEXP_BITMSK_BITS_14 0x03fff
  497. #define SUNI1x10GEXP_BITMSK_BITS_15 0x07fff
  498. #define SUNI1x10GEXP_BITMSK_BITS_16 0x0ffff
  499. #define mSUNI1x10GEXP_CLR_MSBITS_1(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_15)
  500. #define mSUNI1x10GEXP_CLR_MSBITS_2(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_14)
  501. #define mSUNI1x10GEXP_CLR_MSBITS_3(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_13)
  502. #define mSUNI1x10GEXP_CLR_MSBITS_4(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_12)
  503. #define mSUNI1x10GEXP_CLR_MSBITS_5(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_11)
  504. #define mSUNI1x10GEXP_CLR_MSBITS_6(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_10)
  505. #define mSUNI1x10GEXP_CLR_MSBITS_7(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_9)
  506. #define mSUNI1x10GEXP_CLR_MSBITS_8(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_8)
  507. #define mSUNI1x10GEXP_CLR_MSBITS_9(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_7)
  508. #define mSUNI1x10GEXP_CLR_MSBITS_10(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_6)
  509. #define mSUNI1x10GEXP_CLR_MSBITS_11(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_5)
  510. #define mSUNI1x10GEXP_CLR_MSBITS_12(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_4)
  511. #define mSUNI1x10GEXP_CLR_MSBITS_13(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_3)
  512. #define mSUNI1x10GEXP_CLR_MSBITS_14(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_2)
  513. #define mSUNI1x10GEXP_CLR_MSBITS_15(v) ((v) & SUNI1x10GEXP_BITMSK_BITS_1)
  514. #define mSUNI1x10GEXP_GET_BIT(val, bitMsk) (((val)&(bitMsk)) ? 1:0)
  515. /*----------------------------------------------------------------------------
  516. * Register 0x0001: S/UNI-1x10GE-XP Product Revision
  517. * Bit 3-0 REVISION
  518. *----------------------------------------------------------------------------*/
  519. #define SUNI1x10GEXP_BITMSK_REVISION 0x000F
  520. /*----------------------------------------------------------------------------
  521. * Register 0x0002: S/UNI-1x10GE-XP Configuration and Reset Control
  522. * Bit 2 XAUI_ARESETB
  523. * Bit 1 PL4_ARESETB
  524. * Bit 0 DRESETB
  525. *----------------------------------------------------------------------------*/
  526. #define SUNI1x10GEXP_BITMSK_XAUI_ARESET 0x0004
  527. #define SUNI1x10GEXP_BITMSK_PL4_ARESET 0x0002
  528. #define SUNI1x10GEXP_BITMSK_DRESETB 0x0001
  529. /*----------------------------------------------------------------------------
  530. * Register 0x0003: S/UNI-1x10GE-XP Loop Back and Miscellaneous Control
  531. * Bit 11 PL4IO_OUTCLKSEL
  532. * Bit 9 SYSPCSLB
  533. * Bit 8 LINEPCSLB
  534. * Bit 7 MSTAT_BYPASS
  535. * Bit 6 RXXG_BYPASS
  536. * Bit 5 TXXG_BYPASS
  537. * Bit 4 SOP_PAD_EN
  538. * Bit 1 LOS_INV
  539. * Bit 0 OVERRIDE_LOS
  540. *----------------------------------------------------------------------------*/
  541. #define SUNI1x10GEXP_BITMSK_PL4IO_OUTCLKSEL 0x0800
  542. #define SUNI1x10GEXP_BITMSK_SYSPCSLB 0x0200
  543. #define SUNI1x10GEXP_BITMSK_LINEPCSLB 0x0100
  544. #define SUNI1x10GEXP_BITMSK_MSTAT_BYPASS 0x0080
  545. #define SUNI1x10GEXP_BITMSK_RXXG_BYPASS 0x0040
  546. #define SUNI1x10GEXP_BITMSK_TXXG_BYPASS 0x0020
  547. #define SUNI1x10GEXP_BITMSK_SOP_PAD_EN 0x0010
  548. #define SUNI1x10GEXP_BITMSK_LOS_INV 0x0002
  549. #define SUNI1x10GEXP_BITMSK_OVERRIDE_LOS 0x0001
  550. /*----------------------------------------------------------------------------
  551. * Register 0x0004: S/UNI-1x10GE-XP Device Status
  552. * Bit 9 TOP_SXRA_EXPIRED
  553. * Bit 8 TOP_MDIO_BUSY
  554. * Bit 7 TOP_DTRB
  555. * Bit 6 TOP_EXPIRED
  556. * Bit 5 TOP_PAUSED
  557. * Bit 4 TOP_PL4_ID_DOOL
  558. * Bit 3 TOP_PL4_IS_DOOL
  559. * Bit 2 TOP_PL4_ID_ROOL
  560. * Bit 1 TOP_PL4_IS_ROOL
  561. * Bit 0 TOP_PL4_OUT_ROOL
  562. *----------------------------------------------------------------------------*/
  563. #define SUNI1x10GEXP_BITMSK_TOP_SXRA_EXPIRED 0x0200
  564. #define SUNI1x10GEXP_BITMSK_TOP_MDIO_BUSY 0x0100
  565. #define SUNI1x10GEXP_BITMSK_TOP_DTRB 0x0080
  566. #define SUNI1x10GEXP_BITMSK_TOP_EXPIRED 0x0040
  567. #define SUNI1x10GEXP_BITMSK_TOP_PAUSED 0x0020
  568. #define SUNI1x10GEXP_BITMSK_TOP_PL4_ID_DOOL 0x0010
  569. #define SUNI1x10GEXP_BITMSK_TOP_PL4_IS_DOOL 0x0008
  570. #define SUNI1x10GEXP_BITMSK_TOP_PL4_ID_ROOL 0x0004
  571. #define SUNI1x10GEXP_BITMSK_TOP_PL4_IS_ROOL 0x0002
  572. #define SUNI1x10GEXP_BITMSK_TOP_PL4_OUT_ROOL 0x0001
  573. /*----------------------------------------------------------------------------
  574. * Register 0x0005: Global Performance Update and Clock Monitors
  575. * Bit 15 TIP
  576. * Bit 8 XAUI_REF_CLKA
  577. * Bit 7 RXLANE3CLKA
  578. * Bit 6 RXLANE2CLKA
  579. * Bit 5 RXLANE1CLKA
  580. * Bit 4 RXLANE0CLKA
  581. * Bit 3 CSUCLKA
  582. * Bit 2 TDCLKA
  583. * Bit 1 RSCLKA
  584. * Bit 0 RDCLKA
  585. *----------------------------------------------------------------------------*/
  586. #define SUNI1x10GEXP_BITMSK_TIP 0x8000
  587. #define SUNI1x10GEXP_BITMSK_XAUI_REF_CLKA 0x0100
  588. #define SUNI1x10GEXP_BITMSK_RXLANE3CLKA 0x0080
  589. #define SUNI1x10GEXP_BITMSK_RXLANE2CLKA 0x0040
  590. #define SUNI1x10GEXP_BITMSK_RXLANE1CLKA 0x0020
  591. #define SUNI1x10GEXP_BITMSK_RXLANE0CLKA 0x0010
  592. #define SUNI1x10GEXP_BITMSK_CSUCLKA 0x0008
  593. #define SUNI1x10GEXP_BITMSK_TDCLKA 0x0004
  594. #define SUNI1x10GEXP_BITMSK_RSCLKA 0x0002
  595. #define SUNI1x10GEXP_BITMSK_RDCLKA 0x0001
  596. /*----------------------------------------------------------------------------
  597. * Register 0x0006: MDIO Command
  598. * Bit 4 MDIO_RDINC
  599. * Bit 3 MDIO_RSTAT
  600. * Bit 2 MDIO_LCTLD
  601. * Bit 1 MDIO_LCTLA
  602. * Bit 0 MDIO_SPRE
  603. *----------------------------------------------------------------------------*/
  604. #define SUNI1x10GEXP_BITMSK_MDIO_RDINC 0x0010
  605. #define SUNI1x10GEXP_BITMSK_MDIO_RSTAT 0x0008
  606. #define SUNI1x10GEXP_BITMSK_MDIO_LCTLD 0x0004
  607. #define SUNI1x10GEXP_BITMSK_MDIO_LCTLA 0x0002
  608. #define SUNI1x10GEXP_BITMSK_MDIO_SPRE 0x0001
  609. /*----------------------------------------------------------------------------
  610. * Register 0x0007: MDIO Interrupt Enable
  611. * Bit 0 MDIO_BUSY_EN
  612. *----------------------------------------------------------------------------*/
  613. #define SUNI1x10GEXP_BITMSK_MDIO_BUSY_EN 0x0001
  614. /*----------------------------------------------------------------------------
  615. * Register 0x0008: MDIO Interrupt Status
  616. * Bit 0 MDIO_BUSYI
  617. *----------------------------------------------------------------------------*/
  618. #define SUNI1x10GEXP_BITMSK_MDIO_BUSYI 0x0001
  619. /*----------------------------------------------------------------------------
  620. * Register 0x0009: MMD PHY Address
  621. * Bit 12-8 MDIO_DEVADR
  622. * Bit 4-0 MDIO_PRTADR
  623. *----------------------------------------------------------------------------*/
  624. #define SUNI1x10GEXP_BITMSK_MDIO_DEVADR 0x1F00
  625. #define SUNI1x10GEXP_BITOFF_MDIO_DEVADR 8
  626. #define SUNI1x10GEXP_BITMSK_MDIO_PRTADR 0x001F
  627. #define SUNI1x10GEXP_BITOFF_MDIO_PRTADR 0
  628. /*----------------------------------------------------------------------------
  629. * Register 0x000C: OAM Interface Control
  630. * Bit 6 MDO_OD_ENB
  631. * Bit 5 MDI_INV
  632. * Bit 4 MDI_SEL
  633. * Bit 3 RXOAMEN
  634. * Bit 2 RXOAMCLKEN
  635. * Bit 1 TXOAMEN
  636. * Bit 0 TXOAMCLKEN
  637. *----------------------------------------------------------------------------*/
  638. #define SUNI1x10GEXP_BITMSK_MDO_OD_ENB 0x0040
  639. #define SUNI1x10GEXP_BITMSK_MDI_INV 0x0020
  640. #define SUNI1x10GEXP_BITMSK_MDI_SEL 0x0010
  641. #define SUNI1x10GEXP_BITMSK_RXOAMEN 0x0008
  642. #define SUNI1x10GEXP_BITMSK_RXOAMCLKEN 0x0004
  643. #define SUNI1x10GEXP_BITMSK_TXOAMEN 0x0002
  644. #define SUNI1x10GEXP_BITMSK_TXOAMCLKEN 0x0001
  645. /*----------------------------------------------------------------------------
  646. * Register 0x000D: S/UNI-1x10GE-XP Master Interrupt Status
  647. * Bit 15 TOP_PL4IO_INT
  648. * Bit 14 TOP_IRAM_INT
  649. * Bit 13 TOP_ERAM_INT
  650. * Bit 12 TOP_XAUI_INT
  651. * Bit 11 TOP_MSTAT_INT
  652. * Bit 10 TOP_RXXG_INT
  653. * Bit 9 TOP_TXXG_INT
  654. * Bit 8 TOP_XRF_INT
  655. * Bit 7 TOP_XTEF_INT
  656. * Bit 6 TOP_MDIO_BUSY_INT
  657. * Bit 5 TOP_RXOAM_INT
  658. * Bit 4 TOP_TXOAM_INT
  659. * Bit 3 TOP_IFLX_INT
  660. * Bit 2 TOP_EFLX_INT
  661. * Bit 1 TOP_PL4ODP_INT
  662. * Bit 0 TOP_PL4IDU_INT
  663. *----------------------------------------------------------------------------*/
  664. #define SUNI1x10GEXP_BITMSK_TOP_PL4IO_INT 0x8000
  665. #define SUNI1x10GEXP_BITMSK_TOP_IRAM_INT 0x4000
  666. #define SUNI1x10GEXP_BITMSK_TOP_ERAM_INT 0x2000
  667. #define SUNI1x10GEXP_BITMSK_TOP_XAUI_INT 0x1000
  668. #define SUNI1x10GEXP_BITMSK_TOP_MSTAT_INT 0x0800
  669. #define SUNI1x10GEXP_BITMSK_TOP_RXXG_INT 0x0400
  670. #define SUNI1x10GEXP_BITMSK_TOP_TXXG_INT 0x0200
  671. #define SUNI1x10GEXP_BITMSK_TOP_XRF_INT 0x0100
  672. #define SUNI1x10GEXP_BITMSK_TOP_XTEF_INT 0x0080
  673. #define SUNI1x10GEXP_BITMSK_TOP_MDIO_BUSY_INT 0x0040
  674. #define SUNI1x10GEXP_BITMSK_TOP_RXOAM_INT 0x0020
  675. #define SUNI1x10GEXP_BITMSK_TOP_TXOAM_INT 0x0010
  676. #define SUNI1x10GEXP_BITMSK_TOP_IFLX_INT 0x0008
  677. #define SUNI1x10GEXP_BITMSK_TOP_EFLX_INT 0x0004
  678. #define SUNI1x10GEXP_BITMSK_TOP_PL4ODP_INT 0x0002
  679. #define SUNI1x10GEXP_BITMSK_TOP_PL4IDU_INT 0x0001
  680. /*----------------------------------------------------------------------------
  681. * Register 0x000E:PM3393 Global interrupt enable
  682. * Bit 15 TOP_INTE
  683. *----------------------------------------------------------------------------*/
  684. #define SUNI1x10GEXP_BITMSK_TOP_INTE 0x8000
  685. /*----------------------------------------------------------------------------
  686. * Register 0x0010: XTEF Miscellaneous Control
  687. * Bit 7 RF_VAL
  688. * Bit 6 RF_OVERRIDE
  689. * Bit 5 LF_VAL
  690. * Bit 4 LF_OVERRIDE
  691. *----------------------------------------------------------------------------*/
  692. #define SUNI1x10GEXP_BITMSK_RF_VAL 0x0080
  693. #define SUNI1x10GEXP_BITMSK_RF_OVERRIDE 0x0040
  694. #define SUNI1x10GEXP_BITMSK_LF_VAL 0x0020
  695. #define SUNI1x10GEXP_BITMSK_LF_OVERRIDE 0x0010
  696. #define SUNI1x10GEXP_BITMSK_LFRF_OVERRIDE_VAL 0x00F0
  697. /*----------------------------------------------------------------------------
  698. * Register 0x0011: XRF Miscellaneous Control
  699. * Bit 6-4 EN_IDLE_REP
  700. *----------------------------------------------------------------------------*/
  701. #define SUNI1x10GEXP_BITMSK_EN_IDLE_REP 0x0070
  702. /*----------------------------------------------------------------------------
  703. * Register 0x0100: SERDES 3125 Configuration Register 1
  704. * Bit 10 RXEQB_3
  705. * Bit 8 RXEQB_2
  706. * Bit 6 RXEQB_1
  707. * Bit 4 RXEQB_0
  708. *----------------------------------------------------------------------------*/
  709. #define SUNI1x10GEXP_BITMSK_RXEQB 0x0FF0
  710. #define SUNI1x10GEXP_BITOFF_RXEQB_3 10
  711. #define SUNI1x10GEXP_BITOFF_RXEQB_2 8
  712. #define SUNI1x10GEXP_BITOFF_RXEQB_1 6
  713. #define SUNI1x10GEXP_BITOFF_RXEQB_0 4
  714. /*----------------------------------------------------------------------------
  715. * Register 0x0101: SERDES 3125 Configuration Register 2
  716. * Bit 12 YSEL
  717. * Bit 7 PRE_EMPH_3
  718. * Bit 6 PRE_EMPH_2
  719. * Bit 5 PRE_EMPH_1
  720. * Bit 4 PRE_EMPH_0
  721. *----------------------------------------------------------------------------*/
  722. #define SUNI1x10GEXP_BITMSK_YSEL 0x1000
  723. #define SUNI1x10GEXP_BITMSK_PRE_EMPH 0x00F0
  724. #define SUNI1x10GEXP_BITMSK_PRE_EMPH_3 0x0080
  725. #define SUNI1x10GEXP_BITMSK_PRE_EMPH_2 0x0040
  726. #define SUNI1x10GEXP_BITMSK_PRE_EMPH_1 0x0020
  727. #define SUNI1x10GEXP_BITMSK_PRE_EMPH_0 0x0010
  728. /*----------------------------------------------------------------------------
  729. * Register 0x0102: SERDES 3125 Interrupt Enable Register
  730. * Bit 3 LASIE
  731. * Bit 2 SPLL_RAE
  732. * Bit 1 MPLL_RAE
  733. * Bit 0 PLL_LOCKE
  734. *----------------------------------------------------------------------------*/
  735. #define SUNI1x10GEXP_BITMSK_LASIE 0x0008
  736. #define SUNI1x10GEXP_BITMSK_SPLL_RAE 0x0004
  737. #define SUNI1x10GEXP_BITMSK_MPLL_RAE 0x0002
  738. #define SUNI1x10GEXP_BITMSK_PLL_LOCKE 0x0001
  739. /*----------------------------------------------------------------------------
  740. * Register 0x0103: SERDES 3125 Interrupt Visibility Register
  741. * Bit 3 LASIV
  742. * Bit 2 SPLL_RAV
  743. * Bit 1 MPLL_RAV
  744. * Bit 0 PLL_LOCKV
  745. *----------------------------------------------------------------------------*/
  746. #define SUNI1x10GEXP_BITMSK_LASIV 0x0008
  747. #define SUNI1x10GEXP_BITMSK_SPLL_RAV 0x0004
  748. #define SUNI1x10GEXP_BITMSK_MPLL_RAV 0x0002
  749. #define SUNI1x10GEXP_BITMSK_PLL_LOCKV 0x0001
  750. /*----------------------------------------------------------------------------
  751. * Register 0x0104: SERDES 3125 Interrupt Status Register
  752. * Bit 3 LASII
  753. * Bit 2 SPLL_RAI
  754. * Bit 1 MPLL_RAI
  755. * Bit 0 PLL_LOCKI
  756. *----------------------------------------------------------------------------*/
  757. #define SUNI1x10GEXP_BITMSK_LASII 0x0008
  758. #define SUNI1x10GEXP_BITMSK_SPLL_RAI 0x0004
  759. #define SUNI1x10GEXP_BITMSK_MPLL_RAI 0x0002
  760. #define SUNI1x10GEXP_BITMSK_PLL_LOCKI 0x0001
  761. /*----------------------------------------------------------------------------
  762. * Register 0x0107: SERDES 3125 Test Configuration
  763. * Bit 12 DUALTX
  764. * Bit 10 HC_1
  765. * Bit 9 HC_0
  766. *----------------------------------------------------------------------------*/
  767. #define SUNI1x10GEXP_BITMSK_DUALTX 0x1000
  768. #define SUNI1x10GEXP_BITMSK_HC 0x0600
  769. #define SUNI1x10GEXP_BITOFF_HC_0 9
  770. /*----------------------------------------------------------------------------
  771. * Register 0x2040: RXXG Configuration 1
  772. * Bit 15 RXXG_RXEN
  773. * Bit 14 RXXG_ROCF
  774. * Bit 13 RXXG_PAD_STRIP
  775. * Bit 10 RXXG_PUREP
  776. * Bit 9 RXXG_LONGP
  777. * Bit 8 RXXG_PARF
  778. * Bit 7 RXXG_FLCHK
  779. * Bit 5 RXXG_PASS_CTRL
  780. * Bit 3 RXXG_CRC_STRIP
  781. * Bit 2-0 RXXG_MIFG
  782. *----------------------------------------------------------------------------*/
  783. #define SUNI1x10GEXP_BITMSK_RXXG_RXEN 0x8000
  784. #define SUNI1x10GEXP_BITMSK_RXXG_ROCF 0x4000
  785. #define SUNI1x10GEXP_BITMSK_RXXG_PAD_STRIP 0x2000
  786. #define SUNI1x10GEXP_BITMSK_RXXG_PUREP 0x0400
  787. #define SUNI1x10GEXP_BITMSK_RXXG_LONGP 0x0200
  788. #define SUNI1x10GEXP_BITMSK_RXXG_PARF 0x0100
  789. #define SUNI1x10GEXP_BITMSK_RXXG_FLCHK 0x0080
  790. #define SUNI1x10GEXP_BITMSK_RXXG_PASS_CTRL 0x0020
  791. #define SUNI1x10GEXP_BITMSK_RXXG_CRC_STRIP 0x0008
  792. /*----------------------------------------------------------------------------
  793. * Register 0x02041: RXXG Configuration 2
  794. * Bit 7-0 RXXG_HDRSIZE
  795. *----------------------------------------------------------------------------*/
  796. #define SUNI1x10GEXP_BITMSK_RXXG_HDRSIZE 0x00FF
  797. /*----------------------------------------------------------------------------
  798. * Register 0x2042: RXXG Configuration 3
  799. * Bit 15 RXXG_MIN_LERRE
  800. * Bit 14 RXXG_MAX_LERRE
  801. * Bit 12 RXXG_LINE_ERRE
  802. * Bit 10 RXXG_RX_OVRE
  803. * Bit 9 RXXG_ADR_FILTERE
  804. * Bit 8 RXXG_ERR_FILTERE
  805. * Bit 5 RXXG_PRMB_ERRE
  806. *----------------------------------------------------------------------------*/
  807. #define SUNI1x10GEXP_BITMSK_RXXG_MIN_LERRE 0x8000
  808. #define SUNI1x10GEXP_BITMSK_RXXG_MAX_LERRE 0x4000
  809. #define SUNI1x10GEXP_BITMSK_RXXG_LINE_ERRE 0x1000
  810. #define SUNI1x10GEXP_BITMSK_RXXG_RX_OVRE 0x0400
  811. #define SUNI1x10GEXP_BITMSK_RXXG_ADR_FILTERE 0x0200
  812. #define SUNI1x10GEXP_BITMSK_RXXG_ERR_FILTERRE 0x0100
  813. #define SUNI1x10GEXP_BITMSK_RXXG_PRMB_ERRE 0x0020
  814. /*----------------------------------------------------------------------------
  815. * Register 0x2043: RXXG Interrupt
  816. * Bit 15 RXXG_MIN_LERRI
  817. * Bit 14 RXXG_MAX_LERRI
  818. * Bit 12 RXXG_LINE_ERRI
  819. * Bit 10 RXXG_RX_OVRI
  820. * Bit 9 RXXG_ADR_FILTERI
  821. * Bit 8 RXXG_ERR_FILTERI
  822. * Bit 5 RXXG_PRMB_ERRE
  823. *----------------------------------------------------------------------------*/
  824. #define SUNI1x10GEXP_BITMSK_RXXG_MIN_LERRI 0x8000
  825. #define SUNI1x10GEXP_BITMSK_RXXG_MAX_LERRI 0x4000
  826. #define SUNI1x10GEXP_BITMSK_RXXG_LINE_ERRI 0x1000
  827. #define SUNI1x10GEXP_BITMSK_RXXG_RX_OVRI 0x0400
  828. #define SUNI1x10GEXP_BITMSK_RXXG_ADR_FILTERI 0x0200
  829. #define SUNI1x10GEXP_BITMSK_RXXG_ERR_FILTERI 0x0100
  830. #define SUNI1x10GEXP_BITMSK_RXXG_PRMB_ERRE 0x0020
  831. /*----------------------------------------------------------------------------
  832. * Register 0x2049: RXXG Receive FIFO Threshold
  833. * Bit 2-0 RXXG_CUT_THRU
  834. *----------------------------------------------------------------------------*/
  835. #define SUNI1x10GEXP_BITMSK_RXXG_CUT_THRU 0x0007
  836. #define SUNI1x10GEXP_BITOFF_RXXG_CUT_THRU 0
  837. /*----------------------------------------------------------------------------
  838. * Register 0x2062H - 0x2069: RXXG Exact Match VID
  839. * Bit 11-0 RXXG_VID_MATCH
  840. *----------------------------------------------------------------------------*/
  841. #define SUNI1x10GEXP_BITMSK_RXXG_VID_MATCH 0x0FFF
  842. #define SUNI1x10GEXP_BITOFF_RXXG_VID_MATCH 0
  843. /*----------------------------------------------------------------------------
  844. * Register 0x206EH - 0x206F: RXXG Address Filter Control
  845. * Bit 3 RXXG_FORWARD_ENABLE
  846. * Bit 2 RXXG_VLAN_ENABLE
  847. * Bit 1 RXXG_SRC_ADDR
  848. * Bit 0 RXXG_MATCH_ENABLE
  849. *----------------------------------------------------------------------------*/
  850. #define SUNI1x10GEXP_BITMSK_RXXG_FORWARD_ENABLE 0x0008
  851. #define SUNI1x10GEXP_BITMSK_RXXG_VLAN_ENABLE 0x0004
  852. #define SUNI1x10GEXP_BITMSK_RXXG_SRC_ADDR 0x0002
  853. #define SUNI1x10GEXP_BITMSK_RXXG_MATCH_ENABLE 0x0001
  854. /*----------------------------------------------------------------------------
  855. * Register 0x2070: RXXG Address Filter Control 2
  856. * Bit 1 RXXG_PMODE
  857. * Bit 0 RXXG_MHASH_EN
  858. *----------------------------------------------------------------------------*/
  859. #define SUNI1x10GEXP_BITMSK_RXXG_PMODE 0x0002
  860. #define SUNI1x10GEXP_BITMSK_RXXG_MHASH_EN 0x0001
  861. /*----------------------------------------------------------------------------
  862. * Register 0x2081: XRF Control Register 2
  863. * Bit 6 EN_PKT_GEN
  864. * Bit 4-2 PATT
  865. *----------------------------------------------------------------------------*/
  866. #define SUNI1x10GEXP_BITMSK_EN_PKT_GEN 0x0040
  867. #define SUNI1x10GEXP_BITMSK_PATT 0x001C
  868. #define SUNI1x10GEXP_BITOFF_PATT 2
  869. /*----------------------------------------------------------------------------
  870. * Register 0x2088: XRF Interrupt Enable
  871. * Bit 12-9 LANE_HICERE
  872. * Bit 8-5 HS_SD_LANEE
  873. * Bit 4 ALIGN_STATUS_ERRE
  874. * Bit 3-0 LANE_SYNC_STAT_ERRE
  875. *----------------------------------------------------------------------------*/
  876. #define SUNI1x10GEXP_BITMSK_LANE_HICERE 0x1E00
  877. #define SUNI1x10GEXP_BITOFF_LANE_HICERE 9
  878. #define SUNI1x10GEXP_BITMSK_HS_SD_LANEE 0x01E0
  879. #define SUNI1x10GEXP_BITOFF_HS_SD_LANEE 5
  880. #define SUNI1x10GEXP_BITMSK_ALIGN_STATUS_ERRE 0x0010
  881. #define SUNI1x10GEXP_BITMSK_LANE_SYNC_STAT_ERRE 0x000F
  882. #define SUNI1x10GEXP_BITOFF_LANE_SYNC_STAT_ERRE 0
  883. /*----------------------------------------------------------------------------
  884. * Register 0x2089: XRF Interrupt Status
  885. * Bit 12-9 LANE_HICERI
  886. * Bit 8-5 HS_SD_LANEI
  887. * Bit 4 ALIGN_STATUS_ERRI
  888. * Bit 3-0 LANE_SYNC_STAT_ERRI
  889. *----------------------------------------------------------------------------*/
  890. #define SUNI1x10GEXP_BITMSK_LANE_HICERI 0x1E00
  891. #define SUNI1x10GEXP_BITOFF_LANE_HICERI 9
  892. #define SUNI1x10GEXP_BITMSK_HS_SD_LANEI 0x01E0
  893. #define SUNI1x10GEXP_BITOFF_HS_SD_LANEI 5
  894. #define SUNI1x10GEXP_BITMSK_ALIGN_STATUS_ERRI 0x0010
  895. #define SUNI1x10GEXP_BITMSK_LANE_SYNC_STAT_ERRI 0x000F
  896. #define SUNI1x10GEXP_BITOFF_LANE_SYNC_STAT_ERRI 0
  897. /*----------------------------------------------------------------------------
  898. * Register 0x208A: XRF Error Status
  899. * Bit 8-5 HS_SD_LANE
  900. * Bit 4 ALIGN_STATUS_ERR
  901. * Bit 3-0 LANE_SYNC_STAT_ERR
  902. *----------------------------------------------------------------------------*/
  903. #define SUNI1x10GEXP_BITMSK_HS_SD_LANE3 0x0100
  904. #define SUNI1x10GEXP_BITMSK_HS_SD_LANE2 0x0080
  905. #define SUNI1x10GEXP_BITMSK_HS_SD_LANE1 0x0040
  906. #define SUNI1x10GEXP_BITMSK_HS_SD_LANE0 0x0020
  907. #define SUNI1x10GEXP_BITMSK_ALIGN_STATUS_ERR 0x0010
  908. #define SUNI1x10GEXP_BITMSK_LANE3_SYNC_STAT_ERR 0x0008
  909. #define SUNI1x10GEXP_BITMSK_LANE2_SYNC_STAT_ERR 0x0004
  910. #define SUNI1x10GEXP_BITMSK_LANE1_SYNC_STAT_ERR 0x0002
  911. #define SUNI1x10GEXP_BITMSK_LANE0_SYNC_STAT_ERR 0x0001
  912. /*----------------------------------------------------------------------------
  913. * Register 0x208B: XRF Diagnostic Interrupt Enable
  914. * Bit 7-4 LANE_OVERRUNE
  915. * Bit 3-0 LANE_UNDERRUNE
  916. *----------------------------------------------------------------------------*/
  917. #define SUNI1x10GEXP_BITMSK_LANE_OVERRUNE 0x00F0
  918. #define SUNI1x10GEXP_BITOFF_LANE_OVERRUNE 4
  919. #define SUNI1x10GEXP_BITMSK_LANE_UNDERRUNE 0x000F
  920. #define SUNI1x10GEXP_BITOFF_LANE_UNDERRUNE 0
  921. /*----------------------------------------------------------------------------
  922. * Register 0x208C: XRF Diagnostic Interrupt Status
  923. * Bit 7-4 LANE_OVERRUNI
  924. * Bit 3-0 LANE_UNDERRUNI
  925. *----------------------------------------------------------------------------*/
  926. #define SUNI1x10GEXP_BITMSK_LANE_OVERRUNI 0x00F0
  927. #define SUNI1x10GEXP_BITOFF_LANE_OVERRUNI 4
  928. #define SUNI1x10GEXP_BITMSK_LANE_UNDERRUNI 0x000F
  929. #define SUNI1x10GEXP_BITOFF_LANE_UNDERRUNI 0
  930. /*----------------------------------------------------------------------------
  931. * Register 0x20C0: RXOAM Configuration
  932. * Bit 15 RXOAM_BUSY
  933. * Bit 14-12 RXOAM_F2_SEL
  934. * Bit 10-8 RXOAM_F1_SEL
  935. * Bit 7-6 RXOAM_FILTER_CTRL
  936. * Bit 5-0 RXOAM_PX_EN
  937. *----------------------------------------------------------------------------*/
  938. #define SUNI1x10GEXP_BITMSK_RXOAM_BUSY 0x8000
  939. #define SUNI1x10GEXP_BITMSK_RXOAM_F2_SEL 0x7000
  940. #define SUNI1x10GEXP_BITOFF_RXOAM_F2_SEL 12
  941. #define SUNI1x10GEXP_BITMSK_RXOAM_F1_SEL 0x0700
  942. #define SUNI1x10GEXP_BITOFF_RXOAM_F1_SEL 8
  943. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_CTRL 0x00C0
  944. #define SUNI1x10GEXP_BITOFF_RXOAM_FILTER_CTRL 6
  945. #define SUNI1x10GEXP_BITMSK_RXOAM_PX_EN 0x003F
  946. #define SUNI1x10GEXP_BITOFF_RXOAM_PX_EN 0
  947. /*----------------------------------------------------------------------------
  948. * Register 0x20C1,0x20C2: RXOAM Filter Configuration
  949. * Bit 15-8 RXOAM_FX_MASK
  950. * Bit 7-0 RXOAM_FX_VAL
  951. *----------------------------------------------------------------------------*/
  952. #define SUNI1x10GEXP_BITMSK_RXOAM_FX_MASK 0xFF00
  953. #define SUNI1x10GEXP_BITOFF_RXOAM_FX_MASK 8
  954. #define SUNI1x10GEXP_BITMSK_RXOAM_FX_VAL 0x00FF
  955. #define SUNI1x10GEXP_BITOFF_RXOAM_FX_VAl 0
  956. /*----------------------------------------------------------------------------
  957. * Register 0x20C3: RXOAM Configuration Register 2
  958. * Bit 13 RXOAM_REC_BYTE_VAL
  959. * Bit 11-10 RXOAM_BYPASS_MODE
  960. * Bit 5-0 RXOAM_PX_CLEAR
  961. *----------------------------------------------------------------------------*/
  962. #define SUNI1x10GEXP_BITMSK_RXOAM_REC_BYTE_VAL 0x2000
  963. #define SUNI1x10GEXP_BITMSK_RXOAM_BYPASS_MODE 0x0C00
  964. #define SUNI1x10GEXP_BITOFF_RXOAM_BYPASS_MODE 10
  965. #define SUNI1x10GEXP_BITMSK_RXOAM_PX_CLEAR 0x003F
  966. #define SUNI1x10GEXP_BITOFF_RXOAM_PX_CLEAR 0
  967. /*----------------------------------------------------------------------------
  968. * Register 0x20C4: RXOAM HEC Configuration
  969. * Bit 15-8 RXOAM_COSET
  970. * Bit 2 RXOAM_HEC_ERR_PKT
  971. * Bit 0 RXOAM_HEC_EN
  972. *----------------------------------------------------------------------------*/
  973. #define SUNI1x10GEXP_BITMSK_RXOAM_COSET 0xFF00
  974. #define SUNI1x10GEXP_BITOFF_RXOAM_COSET 8
  975. #define SUNI1x10GEXP_BITMSK_RXOAM_HEC_ERR_PKT 0x0004
  976. #define SUNI1x10GEXP_BITMSK_RXOAM_HEC_EN 0x0001
  977. /*----------------------------------------------------------------------------
  978. * Register 0x20C7: RXOAM Interrupt Enable
  979. * Bit 10 RXOAM_FILTER_THRSHE
  980. * Bit 9 RXOAM_OAM_ERRE
  981. * Bit 8 RXOAM_HECE_THRSHE
  982. * Bit 7 RXOAM_SOPE
  983. * Bit 6 RXOAM_RFE
  984. * Bit 5 RXOAM_LFE
  985. * Bit 4 RXOAM_DV_ERRE
  986. * Bit 3 RXOAM_DATA_INVALIDE
  987. * Bit 2 RXOAM_FILTER_DROPE
  988. * Bit 1 RXOAM_HECE
  989. * Bit 0 RXOAM_OFLE
  990. *----------------------------------------------------------------------------*/
  991. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_THRSHE 0x0400
  992. #define SUNI1x10GEXP_BITMSK_RXOAM_OAM_ERRE 0x0200
  993. #define SUNI1x10GEXP_BITMSK_RXOAM_HECE_THRSHE 0x0100
  994. #define SUNI1x10GEXP_BITMSK_RXOAM_SOPE 0x0080
  995. #define SUNI1x10GEXP_BITMSK_RXOAM_RFE 0x0040
  996. #define SUNI1x10GEXP_BITMSK_RXOAM_LFE 0x0020
  997. #define SUNI1x10GEXP_BITMSK_RXOAM_DV_ERRE 0x0010
  998. #define SUNI1x10GEXP_BITMSK_RXOAM_DATA_INVALIDE 0x0008
  999. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_DROPE 0x0004
  1000. #define SUNI1x10GEXP_BITMSK_RXOAM_HECE 0x0002
  1001. #define SUNI1x10GEXP_BITMSK_RXOAM_OFLE 0x0001
  1002. /*----------------------------------------------------------------------------
  1003. * Register 0x20C8: RXOAM Interrupt Status
  1004. * Bit 10 RXOAM_FILTER_THRSHI
  1005. * Bit 9 RXOAM_OAM_ERRI
  1006. * Bit 8 RXOAM_HECE_THRSHI
  1007. * Bit 7 RXOAM_SOPI
  1008. * Bit 6 RXOAM_RFI
  1009. * Bit 5 RXOAM_LFI
  1010. * Bit 4 RXOAM_DV_ERRI
  1011. * Bit 3 RXOAM_DATA_INVALIDI
  1012. * Bit 2 RXOAM_FILTER_DROPI
  1013. * Bit 1 RXOAM_HECI
  1014. * Bit 0 RXOAM_OFLI
  1015. *----------------------------------------------------------------------------*/
  1016. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_THRSHI 0x0400
  1017. #define SUNI1x10GEXP_BITMSK_RXOAM_OAM_ERRI 0x0200
  1018. #define SUNI1x10GEXP_BITMSK_RXOAM_HECE_THRSHI 0x0100
  1019. #define SUNI1x10GEXP_BITMSK_RXOAM_SOPI 0x0080
  1020. #define SUNI1x10GEXP_BITMSK_RXOAM_RFI 0x0040
  1021. #define SUNI1x10GEXP_BITMSK_RXOAM_LFI 0x0020
  1022. #define SUNI1x10GEXP_BITMSK_RXOAM_DV_ERRI 0x0010
  1023. #define SUNI1x10GEXP_BITMSK_RXOAM_DATA_INVALIDI 0x0008
  1024. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_DROPI 0x0004
  1025. #define SUNI1x10GEXP_BITMSK_RXOAM_HECI 0x0002
  1026. #define SUNI1x10GEXP_BITMSK_RXOAM_OFLI 0x0001
  1027. /*----------------------------------------------------------------------------
  1028. * Register 0x20C9: RXOAM Status
  1029. * Bit 10 RXOAM_FILTER_THRSHV
  1030. * Bit 8 RXOAM_HECE_THRSHV
  1031. * Bit 6 RXOAM_RFV
  1032. * Bit 5 RXOAM_LFV
  1033. *----------------------------------------------------------------------------*/
  1034. #define SUNI1x10GEXP_BITMSK_RXOAM_FILTER_THRSHV 0x0400
  1035. #define SUNI1x10GEXP_BITMSK_RXOAM_HECE_THRSHV 0x0100
  1036. #define SUNI1x10GEXP_BITMSK_RXOAM_RFV 0x0040
  1037. #define SUNI1x10GEXP_BITMSK_RXOAM_LFV 0x0020
  1038. /*----------------------------------------------------------------------------
  1039. * Register 0x2100: MSTAT Control
  1040. * Bit 2 MSTAT_WRITE
  1041. * Bit 1 MSTAT_CLEAR
  1042. * Bit 0 MSTAT_SNAP
  1043. *----------------------------------------------------------------------------*/
  1044. #define SUNI1x10GEXP_BITMSK_MSTAT_WRITE 0x0004
  1045. #define SUNI1x10GEXP_BITMSK_MSTAT_CLEAR 0x0002
  1046. #define SUNI1x10GEXP_BITMSK_MSTAT_SNAP 0x0001
  1047. /*----------------------------------------------------------------------------
  1048. * Register 0x2109: MSTAT Counter Write Address
  1049. * Bit 5-0 MSTAT_WRITE_ADDRESS
  1050. *----------------------------------------------------------------------------*/
  1051. #define SUNI1x10GEXP_BITMSK_MSTAT_WRITE_ADDRESS 0x003F
  1052. #define SUNI1x10GEXP_BITOFF_MSTAT_WRITE_ADDRESS 0
  1053. /*----------------------------------------------------------------------------
  1054. * Register 0x2200: IFLX Global Configuration Register
  1055. * Bit 15 IFLX_IRCU_ENABLE
  1056. * Bit 14 IFLX_IDSWT_ENABLE
  1057. * Bit 13-0 IFLX_IFD_CNT
  1058. *----------------------------------------------------------------------------*/
  1059. #define SUNI1x10GEXP_BITMSK_IFLX_IRCU_ENABLE 0x8000
  1060. #define SUNI1x10GEXP_BITMSK_IFLX_IDSWT_ENABLE 0x4000
  1061. #define SUNI1x10GEXP_BITMSK_IFLX_IFD_CNT 0x3FFF
  1062. #define SUNI1x10GEXP_BITOFF_IFLX_IFD_CNT 0
  1063. /*----------------------------------------------------------------------------
  1064. * Register 0x2209: IFLX FIFO Overflow Enable
  1065. * Bit 0 IFLX_OVFE
  1066. *----------------------------------------------------------------------------*/
  1067. #define SUNI1x10GEXP_BITMSK_IFLX_OVFE 0x0001
  1068. /*----------------------------------------------------------------------------
  1069. * Register 0x220A: IFLX FIFO Overflow Interrupt
  1070. * Bit 0 IFLX_OVFI
  1071. *----------------------------------------------------------------------------*/
  1072. #define SUNI1x10GEXP_BITMSK_IFLX_OVFI 0x0001
  1073. /*----------------------------------------------------------------------------
  1074. * Register 0x220D: IFLX Indirect Channel Address
  1075. * Bit 15 IFLX_BUSY
  1076. * Bit 14 IFLX_RWB
  1077. *----------------------------------------------------------------------------*/
  1078. #define SUNI1x10GEXP_BITMSK_IFLX_BUSY 0x8000
  1079. #define SUNI1x10GEXP_BITMSK_IFLX_RWB 0x4000
  1080. /*----------------------------------------------------------------------------
  1081. * Register 0x220E: IFLX Indirect Logical FIFO Low Limit & Provision
  1082. * Bit 9-0 IFLX_LOLIM
  1083. *----------------------------------------------------------------------------*/
  1084. #define SUNI1x10GEXP_BITMSK_IFLX_LOLIM 0x03FF
  1085. #define SUNI1x10GEXP_BITOFF_IFLX_LOLIM 0
  1086. /*----------------------------------------------------------------------------
  1087. * Register 0x220F: IFLX Indirect Logical FIFO High Limit
  1088. * Bit 9-0 IFLX_HILIM
  1089. *----------------------------------------------------------------------------*/
  1090. #define SUNI1x10GEXP_BITMSK_IFLX_HILIM 0x03FF
  1091. #define SUNI1x10GEXP_BITOFF_IFLX_HILIM 0
  1092. /*----------------------------------------------------------------------------
  1093. * Register 0x2210: IFLX Indirect Full/Almost Full Status & Limit
  1094. * Bit 15 IFLX_FULL
  1095. * Bit 14 IFLX_AFULL
  1096. * Bit 13-0 IFLX_AFTH
  1097. *----------------------------------------------------------------------------*/
  1098. #define SUNI1x10GEXP_BITMSK_IFLX_FULL 0x8000
  1099. #define SUNI1x10GEXP_BITMSK_IFLX_AFULL 0x4000
  1100. #define SUNI1x10GEXP_BITMSK_IFLX_AFTH 0x3FFF
  1101. #define SUNI1x10GEXP_BITOFF_IFLX_AFTH 0
  1102. /*----------------------------------------------------------------------------
  1103. * Register 0x2211: IFLX Indirect Empty/Almost Empty Status & Limit
  1104. * Bit 15 IFLX_EMPTY
  1105. * Bit 14 IFLX_AEMPTY
  1106. * Bit 13-0 IFLX_AETH
  1107. *----------------------------------------------------------------------------*/
  1108. #define SUNI1x10GEXP_BITMSK_IFLX_EMPTY 0x8000
  1109. #define SUNI1x10GEXP_BITMSK_IFLX_AEMPTY 0x4000
  1110. #define SUNI1x10GEXP_BITMSK_IFLX_AETH 0x3FFF
  1111. #define SUNI1x10GEXP_BITOFF_IFLX_AETH 0
  1112. /*----------------------------------------------------------------------------
  1113. * Register 0x2240: PL4MOS Configuration Register
  1114. * Bit 3 PL4MOS_RE_INIT
  1115. * Bit 2 PL4MOS_EN
  1116. * Bit 1 PL4MOS_NO_STATUS
  1117. *----------------------------------------------------------------------------*/
  1118. #define SUNI1x10GEXP_BITMSK_PL4MOS_RE_INIT 0x0008
  1119. #define SUNI1x10GEXP_BITMSK_PL4MOS_EN 0x0004
  1120. #define SUNI1x10GEXP_BITMSK_PL4MOS_NO_STATUS 0x0002
  1121. /*----------------------------------------------------------------------------
  1122. * Register 0x2243: PL4MOS MaxBurst1 Register
  1123. * Bit 11-0 PL4MOS_MAX_BURST1
  1124. *----------------------------------------------------------------------------*/
  1125. #define SUNI1x10GEXP_BITMSK_PL4MOS_MAX_BURST1 0x0FFF
  1126. #define SUNI1x10GEXP_BITOFF_PL4MOS_MAX_BURST1 0
  1127. /*----------------------------------------------------------------------------
  1128. * Register 0x2244: PL4MOS MaxBurst2 Register
  1129. * Bit 11-0 PL4MOS_MAX_BURST2
  1130. *----------------------------------------------------------------------------*/
  1131. #define SUNI1x10GEXP_BITMSK_PL4MOS_MAX_BURST2 0x0FFF
  1132. #define SUNI1x10GEXP_BITOFF_PL4MOS_MAX_BURST2 0
  1133. /*----------------------------------------------------------------------------
  1134. * Register 0x2245: PL4MOS Transfer Size Register
  1135. * Bit 7-0 PL4MOS_MAX_TRANSFER
  1136. *----------------------------------------------------------------------------*/
  1137. #define SUNI1x10GEXP_BITMSK_PL4MOS_MAX_TRANSFER 0x00FF
  1138. #define SUNI1x10GEXP_BITOFF_PL4MOS_MAX_TRANSFER 0
  1139. /*----------------------------------------------------------------------------
  1140. * Register 0x2280: PL4ODP Configuration
  1141. * Bit 15-12 PL4ODP_REPEAT_T
  1142. * Bit 8 PL4ODP_SOP_RULE
  1143. * Bit 1 PL4ODP_EN_PORTS
  1144. * Bit 0 PL4ODP_EN_DFWD
  1145. *----------------------------------------------------------------------------*/
  1146. #define SUNI1x10GEXP_BITMSK_PL4ODP_REPEAT_T 0xF000
  1147. #define SUNI1x10GEXP_BITOFF_PL4ODP_REPEAT_T 12
  1148. #define SUNI1x10GEXP_BITMSK_PL4ODP_SOP_RULE 0x0100
  1149. #define SUNI1x10GEXP_BITMSK_PL4ODP_EN_PORTS 0x0002
  1150. #define SUNI1x10GEXP_BITMSK_PL4ODP_EN_DFWD 0x0001
  1151. /*----------------------------------------------------------------------------
  1152. * Register 0x2282: PL4ODP Interrupt Mask
  1153. * Bit 0 PL4ODP_OUT_DISE
  1154. *----------------------------------------------------------------------------*/
  1155. #define SUNI1x10GEXP_BITMSK_PL4ODP_OUT_DISE 0x0001
  1156. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_EOPEOBE 0x0080
  1157. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_ERREOPE 0x0040
  1158. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_MEOPE 0x0008
  1159. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_MSOPE 0x0004
  1160. #define SUNI1x10GEXP_BITMSK_PL4ODP_ES_OVRE 0x0002
  1161. /*----------------------------------------------------------------------------
  1162. * Register 0x2283: PL4ODP Interrupt
  1163. * Bit 0 PL4ODP_OUT_DISI
  1164. *----------------------------------------------------------------------------*/
  1165. #define SUNI1x10GEXP_BITMSK_PL4ODP_OUT_DISI 0x0001
  1166. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_EOPEOBI 0x0080
  1167. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_ERREOPI 0x0040
  1168. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_MEOPI 0x0008
  1169. #define SUNI1x10GEXP_BITMSK_PL4ODP_PPE_MSOPI 0x0004
  1170. #define SUNI1x10GEXP_BITMSK_PL4ODP_ES_OVRI 0x0002
  1171. /*----------------------------------------------------------------------------
  1172. * Register 0x2300: PL4IO Lock Detect Status
  1173. * Bit 15 PL4IO_OUT_ROOLV
  1174. * Bit 12 PL4IO_IS_ROOLV
  1175. * Bit 11 PL4IO_DIP2_ERRV
  1176. * Bit 8 PL4IO_ID_ROOLV
  1177. * Bit 4 PL4IO_IS_DOOLV
  1178. * Bit 0 PL4IO_ID_DOOLV
  1179. *----------------------------------------------------------------------------*/
  1180. #define SUNI1x10GEXP_BITMSK_PL4IO_OUT_ROOLV 0x8000
  1181. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_ROOLV 0x1000
  1182. #define SUNI1x10GEXP_BITMSK_PL4IO_DIP2_ERRV 0x0800
  1183. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_ROOLV 0x0100
  1184. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_DOOLV 0x0010
  1185. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_DOOLV 0x0001
  1186. /*----------------------------------------------------------------------------
  1187. * Register 0x2301: PL4IO Lock Detect Change
  1188. * Bit 15 PL4IO_OUT_ROOLI
  1189. * Bit 12 PL4IO_IS_ROOLI
  1190. * Bit 11 PL4IO_DIP2_ERRI
  1191. * Bit 8 PL4IO_ID_ROOLI
  1192. * Bit 4 PL4IO_IS_DOOLI
  1193. * Bit 0 PL4IO_ID_DOOLI
  1194. *----------------------------------------------------------------------------*/
  1195. #define SUNI1x10GEXP_BITMSK_PL4IO_OUT_ROOLI 0x8000
  1196. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_ROOLI 0x1000
  1197. #define SUNI1x10GEXP_BITMSK_PL4IO_DIP2_ERRI 0x0800
  1198. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_ROOLI 0x0100
  1199. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_DOOLI 0x0010
  1200. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_DOOLI 0x0001
  1201. /*----------------------------------------------------------------------------
  1202. * Register 0x2302: PL4IO Lock Detect Mask
  1203. * Bit 15 PL4IO_OUT_ROOLE
  1204. * Bit 12 PL4IO_IS_ROOLE
  1205. * Bit 11 PL4IO_DIP2_ERRE
  1206. * Bit 8 PL4IO_ID_ROOLE
  1207. * Bit 4 PL4IO_IS_DOOLE
  1208. * Bit 0 PL4IO_ID_DOOLE
  1209. *----------------------------------------------------------------------------*/
  1210. #define SUNI1x10GEXP_BITMSK_PL4IO_OUT_ROOLE 0x8000
  1211. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_ROOLE 0x1000
  1212. #define SUNI1x10GEXP_BITMSK_PL4IO_DIP2_ERRE 0x0800
  1213. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_ROOLE 0x0100
  1214. #define SUNI1x10GEXP_BITMSK_PL4IO_IS_DOOLE 0x0010
  1215. #define SUNI1x10GEXP_BITMSK_PL4IO_ID_DOOLE 0x0001
  1216. /*----------------------------------------------------------------------------
  1217. * Register 0x2303: PL4IO Lock Detect Limits
  1218. * Bit 15-8 PL4IO_REF_LIMIT
  1219. * Bit 7-0 PL4IO_TRAN_LIMIT
  1220. *----------------------------------------------------------------------------*/
  1221. #define SUNI1x10GEXP_BITMSK_PL4IO_REF_LIMIT 0xFF00
  1222. #define SUNI1x10GEXP_BITOFF_PL4IO_REF_LIMIT 8
  1223. #define SUNI1x10GEXP_BITMSK_PL4IO_TRAN_LIMIT 0x00FF
  1224. #define SUNI1x10GEXP_BITOFF_PL4IO_TRAN_LIMIT 0
  1225. /*----------------------------------------------------------------------------
  1226. * Register 0x2304: PL4IO Calendar Repetitions
  1227. * Bit 15-8 PL4IO_IN_MUL
  1228. * Bit 7-0 PL4IO_OUT_MUL
  1229. *----------------------------------------------------------------------------*/
  1230. #define SUNI1x10GEXP_BITMSK_PL4IO_IN_MUL 0xFF00
  1231. #define SUNI1x10GEXP_BITOFF_PL4IO_IN_MUL 8
  1232. #define SUNI1x10GEXP_BITMSK_PL4IO_OUT_MUL 0x00FF
  1233. #define SUNI1x10GEXP_BITOFF_PL4IO_OUT_MUL 0
  1234. /*----------------------------------------------------------------------------
  1235. * Register 0x2305: PL4IO Configuration
  1236. * Bit 15 PL4IO_DIP2_ERR_CHK
  1237. * Bit 11 PL4IO_ODAT_DIS
  1238. * Bit 10 PL4IO_TRAIN_DIS
  1239. * Bit 9 PL4IO_OSTAT_DIS
  1240. * Bit 8 PL4IO_ISTAT_DIS
  1241. * Bit 7 PL4IO_NO_ISTAT
  1242. * Bit 6 PL4IO_STAT_OUTSEL
  1243. * Bit 5 PL4IO_INSEL
  1244. * Bit 4 PL4IO_DLSEL
  1245. * Bit 1-0 PL4IO_OUTSEL
  1246. *----------------------------------------------------------------------------*/
  1247. #define SUNI1x10GEXP_BITMSK_PL4IO_DIP2_ERR_CHK 0x8000
  1248. #define SUNI1x10GEXP_BITMSK_PL4IO_ODAT_DIS 0x0800
  1249. #define SUNI1x10GEXP_BITMSK_PL4IO_TRAIN_DIS 0x0400
  1250. #define SUNI1x10GEXP_BITMSK_PL4IO_OSTAT_DIS 0x0200
  1251. #define SUNI1x10GEXP_BITMSK_PL4IO_ISTAT_DIS 0x0100
  1252. #define SUNI1x10GEXP_BITMSK_PL4IO_NO_ISTAT 0x0080
  1253. #define SUNI1x10GEXP_BITMSK_PL4IO_STAT_OUTSEL 0x0040
  1254. #define SUNI1x10GEXP_BITMSK_PL4IO_INSEL 0x0020
  1255. #define SUNI1x10GEXP_BITMSK_PL4IO_DLSEL 0x0010
  1256. #define SUNI1x10GEXP_BITMSK_PL4IO_OUTSEL 0x0003
  1257. #define SUNI1x10GEXP_BITOFF_PL4IO_OUTSEL 0
  1258. /*----------------------------------------------------------------------------
  1259. * Register 0x3040: TXXG Configuration Register 1
  1260. * Bit 15 TXXG_TXEN0
  1261. * Bit 13 TXXG_HOSTPAUSE
  1262. * Bit 12-7 TXXG_IPGT
  1263. * Bit 5 TXXG_32BIT_ALIGN
  1264. * Bit 4 TXXG_CRCEN
  1265. * Bit 3 TXXG_FCTX
  1266. * Bit 2 TXXG_FCRX
  1267. * Bit 1 TXXG_PADEN
  1268. * Bit 0 TXXG_SPRE
  1269. *----------------------------------------------------------------------------*/
  1270. #define SUNI1x10GEXP_BITMSK_TXXG_TXEN0 0x8000
  1271. #define SUNI1x10GEXP_BITMSK_TXXG_HOSTPAUSE 0x2000
  1272. #define SUNI1x10GEXP_BITMSK_TXXG_IPGT 0x1F80
  1273. #define SUNI1x10GEXP_BITOFF_TXXG_IPGT 7
  1274. #define SUNI1x10GEXP_BITMSK_TXXG_32BIT_ALIGN 0x0020
  1275. #define SUNI1x10GEXP_BITMSK_TXXG_CRCEN 0x0010
  1276. #define SUNI1x10GEXP_BITMSK_TXXG_FCTX 0x0008
  1277. #define SUNI1x10GEXP_BITMSK_TXXG_FCRX 0x0004
  1278. #define SUNI1x10GEXP_BITMSK_TXXG_PADEN 0x0002
  1279. #define SUNI1x10GEXP_BITMSK_TXXG_SPRE 0x0001
  1280. /*----------------------------------------------------------------------------
  1281. * Register 0x3041: TXXG Configuration Register 2
  1282. * Bit 7-0 TXXG_HDRSIZE
  1283. *----------------------------------------------------------------------------*/
  1284. #define SUNI1x10GEXP_BITMSK_TXXG_HDRSIZE 0x00FF
  1285. /*----------------------------------------------------------------------------
  1286. * Register 0x3042: TXXG Configuration Register 3
  1287. * Bit 15 TXXG_FIFO_ERRE
  1288. * Bit 14 TXXG_FIFO_UDRE
  1289. * Bit 13 TXXG_MAX_LERRE
  1290. * Bit 12 TXXG_MIN_LERRE
  1291. * Bit 11 TXXG_XFERE
  1292. *----------------------------------------------------------------------------*/
  1293. #define SUNI1x10GEXP_BITMSK_TXXG_FIFO_ERRE 0x8000
  1294. #define SUNI1x10GEXP_BITMSK_TXXG_FIFO_UDRE 0x4000
  1295. #define SUNI1x10GEXP_BITMSK_TXXG_MAX_LERRE 0x2000
  1296. #define SUNI1x10GEXP_BITMSK_TXXG_MIN_LERRE 0x1000
  1297. #define SUNI1x10GEXP_BITMSK_TXXG_XFERE 0x0800
  1298. /*----------------------------------------------------------------------------
  1299. * Register 0x3043: TXXG Interrupt
  1300. * Bit 15 TXXG_FIFO_ERRI
  1301. * Bit 14 TXXG_FIFO_UDRI
  1302. * Bit 13 TXXG_MAX_LERRI
  1303. * Bit 12 TXXG_MIN_LERRI
  1304. * Bit 11 TXXG_XFERI
  1305. *----------------------------------------------------------------------------*/
  1306. #define SUNI1x10GEXP_BITMSK_TXXG_FIFO_ERRI 0x8000
  1307. #define SUNI1x10GEXP_BITMSK_TXXG_FIFO_UDRI 0x4000
  1308. #define SUNI1x10GEXP_BITMSK_TXXG_MAX_LERRI 0x2000
  1309. #define SUNI1x10GEXP_BITMSK_TXXG_MIN_LERRI 0x1000
  1310. #define SUNI1x10GEXP_BITMSK_TXXG_XFERI 0x0800
  1311. /*----------------------------------------------------------------------------
  1312. * Register 0x3044: TXXG Status Register
  1313. * Bit 1 TXXG_TXACTIVE
  1314. * Bit 0 TXXG_PAUSED
  1315. *----------------------------------------------------------------------------*/
  1316. #define SUNI1x10GEXP_BITMSK_TXXG_TXACTIVE 0x0002
  1317. #define SUNI1x10GEXP_BITMSK_TXXG_PAUSED 0x0001
  1318. /*----------------------------------------------------------------------------
  1319. * Register 0x3046: TXXG TX_MINFR - Transmit Min Frame Size Register
  1320. * Bit 7-0 TXXG_TX_MINFR
  1321. *----------------------------------------------------------------------------*/
  1322. #define SUNI1x10GEXP_BITMSK_TXXG_TX_MINFR 0x00FF
  1323. #define SUNI1x10GEXP_BITOFF_TXXG_TX_MINFR 0
  1324. /*----------------------------------------------------------------------------
  1325. * Register 0x3052: TXXG Pause Quantum Value Configuration Register
  1326. * Bit 7-0 TXXG_FC_PAUSE_QNTM
  1327. *----------------------------------------------------------------------------*/
  1328. #define SUNI1x10GEXP_BITMSK_TXXG_FC_PAUSE_QNTM 0x00FF
  1329. #define SUNI1x10GEXP_BITOFF_TXXG_FC_PAUSE_QNTM 0
  1330. /*----------------------------------------------------------------------------
  1331. * Register 0x3080: XTEF Control
  1332. * Bit 3-0 XTEF_FORCE_PARITY_ERR
  1333. *----------------------------------------------------------------------------*/
  1334. #define SUNI1x10GEXP_BITMSK_XTEF_FORCE_PARITY_ERR 0x000F
  1335. #define SUNI1x10GEXP_BITOFF_XTEF_FORCE_PARITY_ERR 0
  1336. /*----------------------------------------------------------------------------
  1337. * Register 0x3084: XTEF Interrupt Event Register
  1338. * Bit 0 XTEF_LOST_SYNCI
  1339. *----------------------------------------------------------------------------*/
  1340. #define SUNI1x10GEXP_BITMSK_XTEF_LOST_SYNCI 0x0001
  1341. /*----------------------------------------------------------------------------
  1342. * Register 0x3085: XTEF Interrupt Enable Register
  1343. * Bit 0 XTEF_LOST_SYNCE
  1344. *----------------------------------------------------------------------------*/
  1345. #define SUNI1x10GEXP_BITMSK_XTEF_LOST_SYNCE 0x0001
  1346. /*----------------------------------------------------------------------------
  1347. * Register 0x3086: XTEF Visibility Register
  1348. * Bit 0 XTEF_LOST_SYNCV
  1349. *----------------------------------------------------------------------------*/
  1350. #define SUNI1x10GEXP_BITMSK_XTEF_LOST_SYNCV 0x0001
  1351. /*----------------------------------------------------------------------------
  1352. * Register 0x30C0: TXOAM OAM Configuration
  1353. * Bit 15 TXOAM_HEC_EN
  1354. * Bit 14 TXOAM_EMPTYCODE_EN
  1355. * Bit 13 TXOAM_FORCE_IDLE
  1356. * Bit 12 TXOAM_IGNORE_IDLE
  1357. * Bit 11-6 TXOAM_PX_OVERWRITE
  1358. * Bit 5-0 TXOAM_PX_SEL
  1359. *----------------------------------------------------------------------------*/
  1360. #define SUNI1x10GEXP_BITMSK_TXOAM_HEC_EN 0x8000
  1361. #define SUNI1x10GEXP_BITMSK_TXOAM_EMPTYCODE_EN 0x4000
  1362. #define SUNI1x10GEXP_BITMSK_TXOAM_FORCE_IDLE 0x2000
  1363. #define SUNI1x10GEXP_BITMSK_TXOAM_IGNORE_IDLE 0x1000
  1364. #define SUNI1x10GEXP_BITMSK_TXOAM_PX_OVERWRITE 0x0FC0
  1365. #define SUNI1x10GEXP_BITOFF_TXOAM_PX_OVERWRITE 6
  1366. #define SUNI1x10GEXP_BITMSK_TXOAM_PX_SEL 0x003F
  1367. #define SUNI1x10GEXP_BITOFF_TXOAM_PX_SEL 0
  1368. /*----------------------------------------------------------------------------
  1369. * Register 0x30C1: TXOAM Mini-Packet Rate Configuration
  1370. * Bit 15 TXOAM_MINIDIS
  1371. * Bit 14 TXOAM_BUSY
  1372. * Bit 13 TXOAM_TRANS_EN
  1373. * Bit 10-0 TXOAM_MINIRATE
  1374. *----------------------------------------------------------------------------*/
  1375. #define SUNI1x10GEXP_BITMSK_TXOAM_MINIDIS 0x8000
  1376. #define SUNI1x10GEXP_BITMSK_TXOAM_BUSY 0x4000
  1377. #define SUNI1x10GEXP_BITMSK_TXOAM_TRANS_EN 0x2000
  1378. #define SUNI1x10GEXP_BITMSK_TXOAM_MINIRATE 0x07FF
  1379. /*----------------------------------------------------------------------------
  1380. * Register 0x30C2: TXOAM Mini-Packet Gap and FIFO Configuration
  1381. * Bit 13-10 TXOAM_FTHRESH
  1382. * Bit 9-6 TXOAM_MINIPOST
  1383. * Bit 5-0 TXOAM_MINIPRE
  1384. *----------------------------------------------------------------------------*/
  1385. #define SUNI1x10GEXP_BITMSK_TXOAM_FTHRESH 0x3C00
  1386. #define SUNI1x10GEXP_BITOFF_TXOAM_FTHRESH 10
  1387. #define SUNI1x10GEXP_BITMSK_TXOAM_MINIPOST 0x03C0
  1388. #define SUNI1x10GEXP_BITOFF_TXOAM_MINIPOST 6
  1389. #define SUNI1x10GEXP_BITMSK_TXOAM_MINIPRE 0x003F
  1390. /*----------------------------------------------------------------------------
  1391. * Register 0x30C6: TXOAM Interrupt Enable
  1392. * Bit 2 TXOAM_SOP_ERRE
  1393. * Bit 1 TXOAM_OFLE
  1394. * Bit 0 TXOAM_ERRE
  1395. *----------------------------------------------------------------------------*/
  1396. #define SUNI1x10GEXP_BITMSK_TXOAM_SOP_ERRE 0x0004
  1397. #define SUNI1x10GEXP_BITMSK_TXOAM_OFLE 0x0002
  1398. #define SUNI1x10GEXP_BITMSK_TXOAM_ERRE 0x0001
  1399. /*----------------------------------------------------------------------------
  1400. * Register 0x30C7: TXOAM Interrupt Status
  1401. * Bit 2 TXOAM_SOP_ERRI
  1402. * Bit 1 TXOAM_OFLI
  1403. * Bit 0 TXOAM_ERRI
  1404. *----------------------------------------------------------------------------*/
  1405. #define SUNI1x10GEXP_BITMSK_TXOAM_SOP_ERRI 0x0004
  1406. #define SUNI1x10GEXP_BITMSK_TXOAM_OFLI 0x0002
  1407. #define SUNI1x10GEXP_BITMSK_TXOAM_ERRI 0x0001
  1408. /*----------------------------------------------------------------------------
  1409. * Register 0x30CF: TXOAM Coset
  1410. * Bit 7-0 TXOAM_COSET
  1411. *----------------------------------------------------------------------------*/
  1412. #define SUNI1x10GEXP_BITMSK_TXOAM_COSET 0x00FF
  1413. /*----------------------------------------------------------------------------
  1414. * Register 0x3200: EFLX Global Configuration
  1415. * Bit 15 EFLX_ERCU_EN
  1416. * Bit 7 EFLX_EN_EDSWT
  1417. *----------------------------------------------------------------------------*/
  1418. #define SUNI1x10GEXP_BITMSK_EFLX_ERCU_EN 0x8000
  1419. #define SUNI1x10GEXP_BITMSK_EFLX_EN_EDSWT 0x0080
  1420. /*----------------------------------------------------------------------------
  1421. * Register 0x3201: EFLX ERCU Global Status
  1422. * Bit 13 EFLX_OVF_ERR
  1423. *----------------------------------------------------------------------------*/
  1424. #define SUNI1x10GEXP_BITMSK_EFLX_OVF_ERR 0x2000
  1425. /*----------------------------------------------------------------------------
  1426. * Register 0x3202: EFLX Indirect Channel Address
  1427. * Bit 15 EFLX_BUSY
  1428. * Bit 14 EFLX_RDWRB
  1429. *----------------------------------------------------------------------------*/
  1430. #define SUNI1x10GEXP_BITMSK_EFLX_BUSY 0x8000
  1431. #define SUNI1x10GEXP_BITMSK_EFLX_RDWRB 0x4000
  1432. /*----------------------------------------------------------------------------
  1433. * Register 0x3203: EFLX Indirect Logical FIFO Low Limit
  1434. *----------------------------------------------------------------------------*/
  1435. #define SUNI1x10GEXP_BITMSK_EFLX_LOLIM 0x03FF
  1436. #define SUNI1x10GEXP_BITOFF_EFLX_LOLIM 0
  1437. /*----------------------------------------------------------------------------
  1438. * Register 0x3204: EFLX Indirect Logical FIFO High Limit
  1439. *----------------------------------------------------------------------------*/
  1440. #define SUNI1x10GEXP_BITMSK_EFLX_HILIM 0x03FF
  1441. #define SUNI1x10GEXP_BITOFF_EFLX_HILIM 0
  1442. /*----------------------------------------------------------------------------
  1443. * Register 0x3205: EFLX Indirect Full/Almost-Full Status and Limit
  1444. * Bit 15 EFLX_FULL
  1445. * Bit 14 EFLX_AFULL
  1446. * Bit 13-0 EFLX_AFTH
  1447. *----------------------------------------------------------------------------*/
  1448. #define SUNI1x10GEXP_BITMSK_EFLX_FULL 0x8000
  1449. #define SUNI1x10GEXP_BITMSK_EFLX_AFULL 0x4000
  1450. #define SUNI1x10GEXP_BITMSK_EFLX_AFTH 0x3FFF
  1451. #define SUNI1x10GEXP_BITOFF_EFLX_AFTH 0
  1452. /*----------------------------------------------------------------------------
  1453. * Register 0x3206: EFLX Indirect Empty/Almost-Empty Status and Limit
  1454. * Bit 15 EFLX_EMPTY
  1455. * Bit 14 EFLX_AEMPTY
  1456. * Bit 13-0 EFLX_AETH
  1457. *----------------------------------------------------------------------------*/
  1458. #define SUNI1x10GEXP_BITMSK_EFLX_EMPTY 0x8000
  1459. #define SUNI1x10GEXP_BITMSK_EFLX_AEMPTY 0x4000
  1460. #define SUNI1x10GEXP_BITMSK_EFLX_AETH 0x3FFF
  1461. #define SUNI1x10GEXP_BITOFF_EFLX_AETH 0
  1462. /*----------------------------------------------------------------------------
  1463. * Register 0x3207: EFLX Indirect FIFO Cut-Through Threshold
  1464. *----------------------------------------------------------------------------*/
  1465. #define SUNI1x10GEXP_BITMSK_EFLX_CUT_THRU 0x3FFF
  1466. #define SUNI1x10GEXP_BITOFF_EFLX_CUT_THRU 0
  1467. /*----------------------------------------------------------------------------
  1468. * Register 0x320C: EFLX FIFO Overflow Error Enable
  1469. * Bit 0 EFLX_OVFE
  1470. *----------------------------------------------------------------------------*/
  1471. #define SUNI1x10GEXP_BITMSK_EFLX_OVFE 0x0001
  1472. /*----------------------------------------------------------------------------
  1473. * Register 0x320D: EFLX FIFO Overflow Error Indication
  1474. * Bit 0 EFLX_OVFI
  1475. *----------------------------------------------------------------------------*/
  1476. #define SUNI1x10GEXP_BITMSK_EFLX_OVFI 0x0001
  1477. /*----------------------------------------------------------------------------
  1478. * Register 0x3210: EFLX Channel Provision
  1479. * Bit 0 EFLX_PROV
  1480. *----------------------------------------------------------------------------*/
  1481. #define SUNI1x10GEXP_BITMSK_EFLX_PROV 0x0001
  1482. /*----------------------------------------------------------------------------
  1483. * Register 0x3280: PL4IDU Configuration
  1484. * Bit 2 PL4IDU_SYNCH_ON_TRAIN
  1485. * Bit 1 PL4IDU_EN_PORTS
  1486. * Bit 0 PL4IDU_EN_DFWD
  1487. *----------------------------------------------------------------------------*/
  1488. #define SUNI1x10GEXP_BITMSK_PL4IDU_SYNCH_ON_TRAIN 0x0004
  1489. #define SUNI1x10GEXP_BITMSK_PL4IDU_EN_PORTS 0x0002
  1490. #define SUNI1x10GEXP_BITMSK_PL4IDU_EN_DFWD 0x0001
  1491. /*----------------------------------------------------------------------------
  1492. * Register 0x3282: PL4IDU Interrupt Mask
  1493. * Bit 1 PL4IDU_DIP4E
  1494. *----------------------------------------------------------------------------*/
  1495. #define SUNI1x10GEXP_BITMSK_PL4IDU_DIP4E 0x0002
  1496. /*----------------------------------------------------------------------------
  1497. * Register 0x3283: PL4IDU Interrupt
  1498. * Bit 1 PL4IDU_DIP4I
  1499. *----------------------------------------------------------------------------*/
  1500. #define SUNI1x10GEXP_BITMSK_PL4IDU_DIP4I 0x0002
  1501. #endif /* _CXGB_SUNI1x10GEXP_REGS_H_ */