mxs-mmc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
  3. * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
  4. *
  5. * Copyright 2008 Embedded Alley Solutions, Inc.
  6. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/delay.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/highmem.h>
  31. #include <linux/clk.h>
  32. #include <linux/err.h>
  33. #include <linux/completion.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/mmc.h>
  36. #include <linux/mmc/sdio.h>
  37. #include <linux/gpio.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/module.h>
  40. #include <linux/fsl/mxs-dma.h>
  41. #include <mach/mxs.h>
  42. #include <mach/common.h>
  43. #include <mach/mmc.h>
  44. #define DRIVER_NAME "mxs-mmc"
  45. /* card detect polling timeout */
  46. #define MXS_MMC_DETECT_TIMEOUT (HZ/2)
  47. #define SSP_VERSION_LATEST 4
  48. #define ssp_is_old() (host->version < SSP_VERSION_LATEST)
  49. /* SSP registers */
  50. #define HW_SSP_CTRL0 0x000
  51. #define BM_SSP_CTRL0_RUN (1 << 29)
  52. #define BM_SSP_CTRL0_SDIO_IRQ_CHECK (1 << 28)
  53. #define BM_SSP_CTRL0_IGNORE_CRC (1 << 26)
  54. #define BM_SSP_CTRL0_READ (1 << 25)
  55. #define BM_SSP_CTRL0_DATA_XFER (1 << 24)
  56. #define BP_SSP_CTRL0_BUS_WIDTH (22)
  57. #define BM_SSP_CTRL0_BUS_WIDTH (0x3 << 22)
  58. #define BM_SSP_CTRL0_WAIT_FOR_IRQ (1 << 21)
  59. #define BM_SSP_CTRL0_LONG_RESP (1 << 19)
  60. #define BM_SSP_CTRL0_GET_RESP (1 << 17)
  61. #define BM_SSP_CTRL0_ENABLE (1 << 16)
  62. #define BP_SSP_CTRL0_XFER_COUNT (0)
  63. #define BM_SSP_CTRL0_XFER_COUNT (0xffff)
  64. #define HW_SSP_CMD0 0x010
  65. #define BM_SSP_CMD0_DBL_DATA_RATE_EN (1 << 25)
  66. #define BM_SSP_CMD0_SLOW_CLKING_EN (1 << 22)
  67. #define BM_SSP_CMD0_CONT_CLKING_EN (1 << 21)
  68. #define BM_SSP_CMD0_APPEND_8CYC (1 << 20)
  69. #define BP_SSP_CMD0_BLOCK_SIZE (16)
  70. #define BM_SSP_CMD0_BLOCK_SIZE (0xf << 16)
  71. #define BP_SSP_CMD0_BLOCK_COUNT (8)
  72. #define BM_SSP_CMD0_BLOCK_COUNT (0xff << 8)
  73. #define BP_SSP_CMD0_CMD (0)
  74. #define BM_SSP_CMD0_CMD (0xff)
  75. #define HW_SSP_CMD1 0x020
  76. #define HW_SSP_XFER_SIZE 0x030
  77. #define HW_SSP_BLOCK_SIZE 0x040
  78. #define BP_SSP_BLOCK_SIZE_BLOCK_COUNT (4)
  79. #define BM_SSP_BLOCK_SIZE_BLOCK_COUNT (0xffffff << 4)
  80. #define BP_SSP_BLOCK_SIZE_BLOCK_SIZE (0)
  81. #define BM_SSP_BLOCK_SIZE_BLOCK_SIZE (0xf)
  82. #define HW_SSP_TIMING (ssp_is_old() ? 0x050 : 0x070)
  83. #define BP_SSP_TIMING_TIMEOUT (16)
  84. #define BM_SSP_TIMING_TIMEOUT (0xffff << 16)
  85. #define BP_SSP_TIMING_CLOCK_DIVIDE (8)
  86. #define BM_SSP_TIMING_CLOCK_DIVIDE (0xff << 8)
  87. #define BP_SSP_TIMING_CLOCK_RATE (0)
  88. #define BM_SSP_TIMING_CLOCK_RATE (0xff)
  89. #define HW_SSP_CTRL1 (ssp_is_old() ? 0x060 : 0x080)
  90. #define BM_SSP_CTRL1_SDIO_IRQ (1 << 31)
  91. #define BM_SSP_CTRL1_SDIO_IRQ_EN (1 << 30)
  92. #define BM_SSP_CTRL1_RESP_ERR_IRQ (1 << 29)
  93. #define BM_SSP_CTRL1_RESP_ERR_IRQ_EN (1 << 28)
  94. #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ (1 << 27)
  95. #define BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN (1 << 26)
  96. #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ (1 << 25)
  97. #define BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN (1 << 24)
  98. #define BM_SSP_CTRL1_DATA_CRC_IRQ (1 << 23)
  99. #define BM_SSP_CTRL1_DATA_CRC_IRQ_EN (1 << 22)
  100. #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ (1 << 21)
  101. #define BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ_EN (1 << 20)
  102. #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ (1 << 17)
  103. #define BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN (1 << 16)
  104. #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ (1 << 15)
  105. #define BM_SSP_CTRL1_FIFO_OVERRUN_IRQ_EN (1 << 14)
  106. #define BM_SSP_CTRL1_DMA_ENABLE (1 << 13)
  107. #define BM_SSP_CTRL1_POLARITY (1 << 9)
  108. #define BP_SSP_CTRL1_WORD_LENGTH (4)
  109. #define BM_SSP_CTRL1_WORD_LENGTH (0xf << 4)
  110. #define BP_SSP_CTRL1_SSP_MODE (0)
  111. #define BM_SSP_CTRL1_SSP_MODE (0xf)
  112. #define HW_SSP_SDRESP0 (ssp_is_old() ? 0x080 : 0x0a0)
  113. #define HW_SSP_SDRESP1 (ssp_is_old() ? 0x090 : 0x0b0)
  114. #define HW_SSP_SDRESP2 (ssp_is_old() ? 0x0a0 : 0x0c0)
  115. #define HW_SSP_SDRESP3 (ssp_is_old() ? 0x0b0 : 0x0d0)
  116. #define HW_SSP_STATUS (ssp_is_old() ? 0x0c0 : 0x100)
  117. #define BM_SSP_STATUS_CARD_DETECT (1 << 28)
  118. #define BM_SSP_STATUS_SDIO_IRQ (1 << 17)
  119. #define HW_SSP_VERSION (cpu_is_mx23() ? 0x110 : 0x130)
  120. #define BP_SSP_VERSION_MAJOR (24)
  121. #define BF_SSP(value, field) (((value) << BP_SSP_##field) & BM_SSP_##field)
  122. #define MXS_MMC_IRQ_BITS (BM_SSP_CTRL1_SDIO_IRQ | \
  123. BM_SSP_CTRL1_RESP_ERR_IRQ | \
  124. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ | \
  125. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ | \
  126. BM_SSP_CTRL1_DATA_CRC_IRQ | \
  127. BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ | \
  128. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ | \
  129. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ)
  130. #define SSP_PIO_NUM 3
  131. struct mxs_mmc_host {
  132. struct mmc_host *mmc;
  133. struct mmc_request *mrq;
  134. struct mmc_command *cmd;
  135. struct mmc_data *data;
  136. void __iomem *base;
  137. int irq;
  138. struct resource *res;
  139. struct resource *dma_res;
  140. struct clk *clk;
  141. unsigned int clk_rate;
  142. struct dma_chan *dmach;
  143. struct mxs_dma_data dma_data;
  144. unsigned int dma_dir;
  145. enum dma_transfer_direction slave_dirn;
  146. u32 ssp_pio_words[SSP_PIO_NUM];
  147. unsigned int version;
  148. unsigned char bus_width;
  149. spinlock_t lock;
  150. int sdio_irq_en;
  151. };
  152. static int mxs_mmc_get_ro(struct mmc_host *mmc)
  153. {
  154. struct mxs_mmc_host *host = mmc_priv(mmc);
  155. struct mxs_mmc_platform_data *pdata =
  156. mmc_dev(host->mmc)->platform_data;
  157. if (!pdata)
  158. return -EFAULT;
  159. if (!gpio_is_valid(pdata->wp_gpio))
  160. return -EINVAL;
  161. return gpio_get_value(pdata->wp_gpio);
  162. }
  163. static int mxs_mmc_get_cd(struct mmc_host *mmc)
  164. {
  165. struct mxs_mmc_host *host = mmc_priv(mmc);
  166. return !(readl(host->base + HW_SSP_STATUS) &
  167. BM_SSP_STATUS_CARD_DETECT);
  168. }
  169. static void mxs_mmc_reset(struct mxs_mmc_host *host)
  170. {
  171. u32 ctrl0, ctrl1;
  172. mxs_reset_block(host->base);
  173. ctrl0 = BM_SSP_CTRL0_IGNORE_CRC;
  174. ctrl1 = BF_SSP(0x3, CTRL1_SSP_MODE) |
  175. BF_SSP(0x7, CTRL1_WORD_LENGTH) |
  176. BM_SSP_CTRL1_DMA_ENABLE |
  177. BM_SSP_CTRL1_POLARITY |
  178. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
  179. BM_SSP_CTRL1_DATA_CRC_IRQ_EN |
  180. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
  181. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
  182. BM_SSP_CTRL1_RESP_ERR_IRQ_EN;
  183. writel(BF_SSP(0xffff, TIMING_TIMEOUT) |
  184. BF_SSP(2, TIMING_CLOCK_DIVIDE) |
  185. BF_SSP(0, TIMING_CLOCK_RATE),
  186. host->base + HW_SSP_TIMING);
  187. if (host->sdio_irq_en) {
  188. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  189. ctrl1 |= BM_SSP_CTRL1_SDIO_IRQ_EN;
  190. }
  191. writel(ctrl0, host->base + HW_SSP_CTRL0);
  192. writel(ctrl1, host->base + HW_SSP_CTRL1);
  193. }
  194. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  195. struct mmc_command *cmd);
  196. static void mxs_mmc_request_done(struct mxs_mmc_host *host)
  197. {
  198. struct mmc_command *cmd = host->cmd;
  199. struct mmc_data *data = host->data;
  200. struct mmc_request *mrq = host->mrq;
  201. if (mmc_resp_type(cmd) & MMC_RSP_PRESENT) {
  202. if (mmc_resp_type(cmd) & MMC_RSP_136) {
  203. cmd->resp[3] = readl(host->base + HW_SSP_SDRESP0);
  204. cmd->resp[2] = readl(host->base + HW_SSP_SDRESP1);
  205. cmd->resp[1] = readl(host->base + HW_SSP_SDRESP2);
  206. cmd->resp[0] = readl(host->base + HW_SSP_SDRESP3);
  207. } else {
  208. cmd->resp[0] = readl(host->base + HW_SSP_SDRESP0);
  209. }
  210. }
  211. if (data) {
  212. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  213. data->sg_len, host->dma_dir);
  214. /*
  215. * If there was an error on any block, we mark all
  216. * data blocks as being in error.
  217. */
  218. if (!data->error)
  219. data->bytes_xfered = data->blocks * data->blksz;
  220. else
  221. data->bytes_xfered = 0;
  222. host->data = NULL;
  223. if (mrq->stop) {
  224. mxs_mmc_start_cmd(host, mrq->stop);
  225. return;
  226. }
  227. }
  228. host->mrq = NULL;
  229. mmc_request_done(host->mmc, mrq);
  230. }
  231. static void mxs_mmc_dma_irq_callback(void *param)
  232. {
  233. struct mxs_mmc_host *host = param;
  234. mxs_mmc_request_done(host);
  235. }
  236. static irqreturn_t mxs_mmc_irq_handler(int irq, void *dev_id)
  237. {
  238. struct mxs_mmc_host *host = dev_id;
  239. struct mmc_command *cmd = host->cmd;
  240. struct mmc_data *data = host->data;
  241. u32 stat;
  242. spin_lock(&host->lock);
  243. stat = readl(host->base + HW_SSP_CTRL1);
  244. writel(stat & MXS_MMC_IRQ_BITS,
  245. host->base + HW_SSP_CTRL1 + MXS_CLR_ADDR);
  246. spin_unlock(&host->lock);
  247. if ((stat & BM_SSP_CTRL1_SDIO_IRQ) && (stat & BM_SSP_CTRL1_SDIO_IRQ_EN))
  248. mmc_signal_sdio_irq(host->mmc);
  249. if (stat & BM_SSP_CTRL1_RESP_TIMEOUT_IRQ)
  250. cmd->error = -ETIMEDOUT;
  251. else if (stat & BM_SSP_CTRL1_RESP_ERR_IRQ)
  252. cmd->error = -EIO;
  253. if (data) {
  254. if (stat & (BM_SSP_CTRL1_DATA_TIMEOUT_IRQ |
  255. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ))
  256. data->error = -ETIMEDOUT;
  257. else if (stat & BM_SSP_CTRL1_DATA_CRC_IRQ)
  258. data->error = -EILSEQ;
  259. else if (stat & (BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ |
  260. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ))
  261. data->error = -EIO;
  262. }
  263. return IRQ_HANDLED;
  264. }
  265. static struct dma_async_tx_descriptor *mxs_mmc_prep_dma(
  266. struct mxs_mmc_host *host, unsigned long flags)
  267. {
  268. struct dma_async_tx_descriptor *desc;
  269. struct mmc_data *data = host->data;
  270. struct scatterlist * sgl;
  271. unsigned int sg_len;
  272. if (data) {
  273. /* data */
  274. dma_map_sg(mmc_dev(host->mmc), data->sg,
  275. data->sg_len, host->dma_dir);
  276. sgl = data->sg;
  277. sg_len = data->sg_len;
  278. } else {
  279. /* pio */
  280. sgl = (struct scatterlist *) host->ssp_pio_words;
  281. sg_len = SSP_PIO_NUM;
  282. }
  283. desc = dmaengine_prep_slave_sg(host->dmach,
  284. sgl, sg_len, host->slave_dirn, flags);
  285. if (desc) {
  286. desc->callback = mxs_mmc_dma_irq_callback;
  287. desc->callback_param = host;
  288. } else {
  289. if (data)
  290. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  291. data->sg_len, host->dma_dir);
  292. }
  293. return desc;
  294. }
  295. static void mxs_mmc_bc(struct mxs_mmc_host *host)
  296. {
  297. struct mmc_command *cmd = host->cmd;
  298. struct dma_async_tx_descriptor *desc;
  299. u32 ctrl0, cmd0, cmd1;
  300. ctrl0 = BM_SSP_CTRL0_ENABLE | BM_SSP_CTRL0_IGNORE_CRC;
  301. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD) | BM_SSP_CMD0_APPEND_8CYC;
  302. cmd1 = cmd->arg;
  303. if (host->sdio_irq_en) {
  304. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  305. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  306. }
  307. host->ssp_pio_words[0] = ctrl0;
  308. host->ssp_pio_words[1] = cmd0;
  309. host->ssp_pio_words[2] = cmd1;
  310. host->dma_dir = DMA_NONE;
  311. host->slave_dirn = DMA_TRANS_NONE;
  312. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  313. if (!desc)
  314. goto out;
  315. dmaengine_submit(desc);
  316. dma_async_issue_pending(host->dmach);
  317. return;
  318. out:
  319. dev_warn(mmc_dev(host->mmc),
  320. "%s: failed to prep dma\n", __func__);
  321. }
  322. static void mxs_mmc_ac(struct mxs_mmc_host *host)
  323. {
  324. struct mmc_command *cmd = host->cmd;
  325. struct dma_async_tx_descriptor *desc;
  326. u32 ignore_crc, get_resp, long_resp;
  327. u32 ctrl0, cmd0, cmd1;
  328. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  329. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  330. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  331. BM_SSP_CTRL0_GET_RESP : 0;
  332. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  333. BM_SSP_CTRL0_LONG_RESP : 0;
  334. ctrl0 = BM_SSP_CTRL0_ENABLE | ignore_crc | get_resp | long_resp;
  335. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  336. cmd1 = cmd->arg;
  337. if (host->sdio_irq_en) {
  338. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  339. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  340. }
  341. host->ssp_pio_words[0] = ctrl0;
  342. host->ssp_pio_words[1] = cmd0;
  343. host->ssp_pio_words[2] = cmd1;
  344. host->dma_dir = DMA_NONE;
  345. host->slave_dirn = DMA_TRANS_NONE;
  346. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  347. if (!desc)
  348. goto out;
  349. dmaengine_submit(desc);
  350. dma_async_issue_pending(host->dmach);
  351. return;
  352. out:
  353. dev_warn(mmc_dev(host->mmc),
  354. "%s: failed to prep dma\n", __func__);
  355. }
  356. static unsigned short mxs_ns_to_ssp_ticks(unsigned clock_rate, unsigned ns)
  357. {
  358. const unsigned int ssp_timeout_mul = 4096;
  359. /*
  360. * Calculate ticks in ms since ns are large numbers
  361. * and might overflow
  362. */
  363. const unsigned int clock_per_ms = clock_rate / 1000;
  364. const unsigned int ms = ns / 1000;
  365. const unsigned int ticks = ms * clock_per_ms;
  366. const unsigned int ssp_ticks = ticks / ssp_timeout_mul;
  367. WARN_ON(ssp_ticks == 0);
  368. return ssp_ticks;
  369. }
  370. static void mxs_mmc_adtc(struct mxs_mmc_host *host)
  371. {
  372. struct mmc_command *cmd = host->cmd;
  373. struct mmc_data *data = cmd->data;
  374. struct dma_async_tx_descriptor *desc;
  375. struct scatterlist *sgl = data->sg, *sg;
  376. unsigned int sg_len = data->sg_len;
  377. int i;
  378. unsigned short dma_data_dir, timeout;
  379. enum dma_transfer_direction slave_dirn;
  380. unsigned int data_size = 0, log2_blksz;
  381. unsigned int blocks = data->blocks;
  382. u32 ignore_crc, get_resp, long_resp, read;
  383. u32 ctrl0, cmd0, cmd1, val;
  384. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  385. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  386. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  387. BM_SSP_CTRL0_GET_RESP : 0;
  388. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  389. BM_SSP_CTRL0_LONG_RESP : 0;
  390. if (data->flags & MMC_DATA_WRITE) {
  391. dma_data_dir = DMA_TO_DEVICE;
  392. slave_dirn = DMA_MEM_TO_DEV;
  393. read = 0;
  394. } else {
  395. dma_data_dir = DMA_FROM_DEVICE;
  396. slave_dirn = DMA_DEV_TO_MEM;
  397. read = BM_SSP_CTRL0_READ;
  398. }
  399. ctrl0 = BF_SSP(host->bus_width, CTRL0_BUS_WIDTH) |
  400. ignore_crc | get_resp | long_resp |
  401. BM_SSP_CTRL0_DATA_XFER | read |
  402. BM_SSP_CTRL0_WAIT_FOR_IRQ |
  403. BM_SSP_CTRL0_ENABLE;
  404. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  405. /* get logarithm to base 2 of block size for setting register */
  406. log2_blksz = ilog2(data->blksz);
  407. /*
  408. * take special care of the case that data size from data->sg
  409. * is not equal to blocks x blksz
  410. */
  411. for_each_sg(sgl, sg, sg_len, i)
  412. data_size += sg->length;
  413. if (data_size != data->blocks * data->blksz)
  414. blocks = 1;
  415. /* xfer count, block size and count need to be set differently */
  416. if (ssp_is_old()) {
  417. ctrl0 |= BF_SSP(data_size, CTRL0_XFER_COUNT);
  418. cmd0 |= BF_SSP(log2_blksz, CMD0_BLOCK_SIZE) |
  419. BF_SSP(blocks - 1, CMD0_BLOCK_COUNT);
  420. } else {
  421. writel(data_size, host->base + HW_SSP_XFER_SIZE);
  422. writel(BF_SSP(log2_blksz, BLOCK_SIZE_BLOCK_SIZE) |
  423. BF_SSP(blocks - 1, BLOCK_SIZE_BLOCK_COUNT),
  424. host->base + HW_SSP_BLOCK_SIZE);
  425. }
  426. if ((cmd->opcode == MMC_STOP_TRANSMISSION) ||
  427. (cmd->opcode == SD_IO_RW_EXTENDED))
  428. cmd0 |= BM_SSP_CMD0_APPEND_8CYC;
  429. cmd1 = cmd->arg;
  430. if (host->sdio_irq_en) {
  431. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  432. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  433. }
  434. /* set the timeout count */
  435. timeout = mxs_ns_to_ssp_ticks(host->clk_rate, data->timeout_ns);
  436. val = readl(host->base + HW_SSP_TIMING);
  437. val &= ~(BM_SSP_TIMING_TIMEOUT);
  438. val |= BF_SSP(timeout, TIMING_TIMEOUT);
  439. writel(val, host->base + HW_SSP_TIMING);
  440. /* pio */
  441. host->ssp_pio_words[0] = ctrl0;
  442. host->ssp_pio_words[1] = cmd0;
  443. host->ssp_pio_words[2] = cmd1;
  444. host->dma_dir = DMA_NONE;
  445. host->slave_dirn = DMA_TRANS_NONE;
  446. desc = mxs_mmc_prep_dma(host, 0);
  447. if (!desc)
  448. goto out;
  449. /* append data sg */
  450. WARN_ON(host->data != NULL);
  451. host->data = data;
  452. host->dma_dir = dma_data_dir;
  453. host->slave_dirn = slave_dirn;
  454. desc = mxs_mmc_prep_dma(host, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  455. if (!desc)
  456. goto out;
  457. dmaengine_submit(desc);
  458. dma_async_issue_pending(host->dmach);
  459. return;
  460. out:
  461. dev_warn(mmc_dev(host->mmc),
  462. "%s: failed to prep dma\n", __func__);
  463. }
  464. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  465. struct mmc_command *cmd)
  466. {
  467. host->cmd = cmd;
  468. switch (mmc_cmd_type(cmd)) {
  469. case MMC_CMD_BC:
  470. mxs_mmc_bc(host);
  471. break;
  472. case MMC_CMD_BCR:
  473. mxs_mmc_ac(host);
  474. break;
  475. case MMC_CMD_AC:
  476. mxs_mmc_ac(host);
  477. break;
  478. case MMC_CMD_ADTC:
  479. mxs_mmc_adtc(host);
  480. break;
  481. default:
  482. dev_warn(mmc_dev(host->mmc),
  483. "%s: unknown MMC command\n", __func__);
  484. break;
  485. }
  486. }
  487. static void mxs_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  488. {
  489. struct mxs_mmc_host *host = mmc_priv(mmc);
  490. WARN_ON(host->mrq != NULL);
  491. host->mrq = mrq;
  492. mxs_mmc_start_cmd(host, mrq->cmd);
  493. }
  494. static void mxs_mmc_set_clk_rate(struct mxs_mmc_host *host, unsigned int rate)
  495. {
  496. unsigned int ssp_clk, ssp_sck;
  497. u32 clock_divide, clock_rate;
  498. u32 val;
  499. ssp_clk = clk_get_rate(host->clk);
  500. for (clock_divide = 2; clock_divide <= 254; clock_divide += 2) {
  501. clock_rate = DIV_ROUND_UP(ssp_clk, rate * clock_divide);
  502. clock_rate = (clock_rate > 0) ? clock_rate - 1 : 0;
  503. if (clock_rate <= 255)
  504. break;
  505. }
  506. if (clock_divide > 254) {
  507. dev_err(mmc_dev(host->mmc),
  508. "%s: cannot set clock to %d\n", __func__, rate);
  509. return;
  510. }
  511. ssp_sck = ssp_clk / clock_divide / (1 + clock_rate);
  512. val = readl(host->base + HW_SSP_TIMING);
  513. val &= ~(BM_SSP_TIMING_CLOCK_DIVIDE | BM_SSP_TIMING_CLOCK_RATE);
  514. val |= BF_SSP(clock_divide, TIMING_CLOCK_DIVIDE);
  515. val |= BF_SSP(clock_rate, TIMING_CLOCK_RATE);
  516. writel(val, host->base + HW_SSP_TIMING);
  517. host->clk_rate = ssp_sck;
  518. dev_dbg(mmc_dev(host->mmc),
  519. "%s: clock_divide %d, clock_rate %d, ssp_clk %d, rate_actual %d, rate_requested %d\n",
  520. __func__, clock_divide, clock_rate, ssp_clk, ssp_sck, rate);
  521. }
  522. static void mxs_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  523. {
  524. struct mxs_mmc_host *host = mmc_priv(mmc);
  525. if (ios->bus_width == MMC_BUS_WIDTH_8)
  526. host->bus_width = 2;
  527. else if (ios->bus_width == MMC_BUS_WIDTH_4)
  528. host->bus_width = 1;
  529. else
  530. host->bus_width = 0;
  531. if (ios->clock)
  532. mxs_mmc_set_clk_rate(host, ios->clock);
  533. }
  534. static void mxs_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  535. {
  536. struct mxs_mmc_host *host = mmc_priv(mmc);
  537. unsigned long flags;
  538. spin_lock_irqsave(&host->lock, flags);
  539. host->sdio_irq_en = enable;
  540. if (enable) {
  541. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  542. host->base + HW_SSP_CTRL0 + MXS_SET_ADDR);
  543. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  544. host->base + HW_SSP_CTRL1 + MXS_SET_ADDR);
  545. } else {
  546. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  547. host->base + HW_SSP_CTRL0 + MXS_CLR_ADDR);
  548. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  549. host->base + HW_SSP_CTRL1 + MXS_CLR_ADDR);
  550. }
  551. spin_unlock_irqrestore(&host->lock, flags);
  552. if (enable && readl(host->base + HW_SSP_STATUS) & BM_SSP_STATUS_SDIO_IRQ)
  553. mmc_signal_sdio_irq(host->mmc);
  554. }
  555. static const struct mmc_host_ops mxs_mmc_ops = {
  556. .request = mxs_mmc_request,
  557. .get_ro = mxs_mmc_get_ro,
  558. .get_cd = mxs_mmc_get_cd,
  559. .set_ios = mxs_mmc_set_ios,
  560. .enable_sdio_irq = mxs_mmc_enable_sdio_irq,
  561. };
  562. static bool mxs_mmc_dma_filter(struct dma_chan *chan, void *param)
  563. {
  564. struct mxs_mmc_host *host = param;
  565. if (!mxs_dma_is_apbh(chan))
  566. return false;
  567. if (chan->chan_id != host->dma_res->start)
  568. return false;
  569. chan->private = &host->dma_data;
  570. return true;
  571. }
  572. static int mxs_mmc_probe(struct platform_device *pdev)
  573. {
  574. struct mxs_mmc_host *host;
  575. struct mmc_host *mmc;
  576. struct resource *iores, *dmares, *r;
  577. struct mxs_mmc_platform_data *pdata;
  578. int ret = 0, irq_err, irq_dma;
  579. dma_cap_mask_t mask;
  580. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  581. dmares = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  582. irq_err = platform_get_irq(pdev, 0);
  583. irq_dma = platform_get_irq(pdev, 1);
  584. if (!iores || !dmares || irq_err < 0 || irq_dma < 0)
  585. return -EINVAL;
  586. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  587. if (!r)
  588. return -EBUSY;
  589. mmc = mmc_alloc_host(sizeof(struct mxs_mmc_host), &pdev->dev);
  590. if (!mmc) {
  591. ret = -ENOMEM;
  592. goto out_release_mem;
  593. }
  594. host = mmc_priv(mmc);
  595. host->base = ioremap(r->start, resource_size(r));
  596. if (!host->base) {
  597. ret = -ENOMEM;
  598. goto out_mmc_free;
  599. }
  600. /* only major verion does matter */
  601. host->version = readl(host->base + HW_SSP_VERSION) >>
  602. BP_SSP_VERSION_MAJOR;
  603. host->mmc = mmc;
  604. host->res = r;
  605. host->dma_res = dmares;
  606. host->irq = irq_err;
  607. host->sdio_irq_en = 0;
  608. host->clk = clk_get(&pdev->dev, NULL);
  609. if (IS_ERR(host->clk)) {
  610. ret = PTR_ERR(host->clk);
  611. goto out_iounmap;
  612. }
  613. clk_prepare_enable(host->clk);
  614. mxs_mmc_reset(host);
  615. dma_cap_zero(mask);
  616. dma_cap_set(DMA_SLAVE, mask);
  617. host->dma_data.chan_irq = irq_dma;
  618. host->dmach = dma_request_channel(mask, mxs_mmc_dma_filter, host);
  619. if (!host->dmach) {
  620. dev_err(mmc_dev(host->mmc),
  621. "%s: failed to request dma\n", __func__);
  622. goto out_clk_put;
  623. }
  624. /* set mmc core parameters */
  625. mmc->ops = &mxs_mmc_ops;
  626. mmc->caps = MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED |
  627. MMC_CAP_SDIO_IRQ | MMC_CAP_NEEDS_POLL;
  628. pdata = mmc_dev(host->mmc)->platform_data;
  629. if (pdata) {
  630. if (pdata->flags & SLOTF_8_BIT_CAPABLE)
  631. mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
  632. if (pdata->flags & SLOTF_4_BIT_CAPABLE)
  633. mmc->caps |= MMC_CAP_4_BIT_DATA;
  634. }
  635. mmc->f_min = 400000;
  636. mmc->f_max = 288000000;
  637. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  638. mmc->max_segs = 52;
  639. mmc->max_blk_size = 1 << 0xf;
  640. mmc->max_blk_count = (ssp_is_old()) ? 0xff : 0xffffff;
  641. mmc->max_req_size = (ssp_is_old()) ? 0xffff : 0xffffffff;
  642. mmc->max_seg_size = dma_get_max_seg_size(host->dmach->device->dev);
  643. platform_set_drvdata(pdev, mmc);
  644. ret = request_irq(host->irq, mxs_mmc_irq_handler, 0, DRIVER_NAME, host);
  645. if (ret)
  646. goto out_free_dma;
  647. spin_lock_init(&host->lock);
  648. ret = mmc_add_host(mmc);
  649. if (ret)
  650. goto out_free_irq;
  651. dev_info(mmc_dev(host->mmc), "initialized\n");
  652. return 0;
  653. out_free_irq:
  654. free_irq(host->irq, host);
  655. out_free_dma:
  656. if (host->dmach)
  657. dma_release_channel(host->dmach);
  658. out_clk_put:
  659. clk_disable_unprepare(host->clk);
  660. clk_put(host->clk);
  661. out_iounmap:
  662. iounmap(host->base);
  663. out_mmc_free:
  664. mmc_free_host(mmc);
  665. out_release_mem:
  666. release_mem_region(iores->start, resource_size(iores));
  667. return ret;
  668. }
  669. static int mxs_mmc_remove(struct platform_device *pdev)
  670. {
  671. struct mmc_host *mmc = platform_get_drvdata(pdev);
  672. struct mxs_mmc_host *host = mmc_priv(mmc);
  673. struct resource *res = host->res;
  674. mmc_remove_host(mmc);
  675. free_irq(host->irq, host);
  676. platform_set_drvdata(pdev, NULL);
  677. if (host->dmach)
  678. dma_release_channel(host->dmach);
  679. clk_disable_unprepare(host->clk);
  680. clk_put(host->clk);
  681. iounmap(host->base);
  682. mmc_free_host(mmc);
  683. release_mem_region(res->start, resource_size(res));
  684. return 0;
  685. }
  686. #ifdef CONFIG_PM
  687. static int mxs_mmc_suspend(struct device *dev)
  688. {
  689. struct mmc_host *mmc = dev_get_drvdata(dev);
  690. struct mxs_mmc_host *host = mmc_priv(mmc);
  691. int ret = 0;
  692. ret = mmc_suspend_host(mmc);
  693. clk_disable_unprepare(host->clk);
  694. return ret;
  695. }
  696. static int mxs_mmc_resume(struct device *dev)
  697. {
  698. struct mmc_host *mmc = dev_get_drvdata(dev);
  699. struct mxs_mmc_host *host = mmc_priv(mmc);
  700. int ret = 0;
  701. clk_prepare_enable(host->clk);
  702. ret = mmc_resume_host(mmc);
  703. return ret;
  704. }
  705. static const struct dev_pm_ops mxs_mmc_pm_ops = {
  706. .suspend = mxs_mmc_suspend,
  707. .resume = mxs_mmc_resume,
  708. };
  709. #endif
  710. static struct platform_driver mxs_mmc_driver = {
  711. .probe = mxs_mmc_probe,
  712. .remove = mxs_mmc_remove,
  713. .driver = {
  714. .name = DRIVER_NAME,
  715. .owner = THIS_MODULE,
  716. #ifdef CONFIG_PM
  717. .pm = &mxs_mmc_pm_ops,
  718. #endif
  719. },
  720. };
  721. module_platform_driver(mxs_mmc_driver);
  722. MODULE_DESCRIPTION("FREESCALE MXS MMC peripheral");
  723. MODULE_AUTHOR("Freescale Semiconductor");
  724. MODULE_LICENSE("GPL");