intel_idle.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * intel_idle.c - native hardware idle loop for modern Intel processors
  3. *
  4. * Copyright (c) 2010, Intel Corporation.
  5. * Len Brown <len.brown@intel.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. /*
  21. * intel_idle is a cpuidle driver that loads on specific Intel processors
  22. * in lieu of the legacy ACPI processor_idle driver. The intent is to
  23. * make Linux more efficient on these processors, as intel_idle knows
  24. * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
  25. */
  26. /*
  27. * Design Assumptions
  28. *
  29. * All CPUs have same idle states as boot CPU
  30. *
  31. * Chipset BM_STS (bus master status) bit is a NOP
  32. * for preventing entry into deep C-stats
  33. */
  34. /*
  35. * Known limitations
  36. *
  37. * The driver currently initializes for_each_online_cpu() upon modprobe.
  38. * It it unaware of subsequent processors hot-added to the system.
  39. * This means that if you boot with maxcpus=n and later online
  40. * processors above n, those processors will use C1 only.
  41. *
  42. * ACPI has a .suspend hack to turn off deep c-statees during suspend
  43. * to avoid complications with the lapic timer workaround.
  44. * Have not seen issues with suspend, but may need same workaround here.
  45. *
  46. * There is currently no kernel-based automatic probing/loading mechanism
  47. * if the driver is built as a module.
  48. */
  49. /* un-comment DEBUG to enable pr_debug() statements */
  50. #define DEBUG
  51. #include <linux/kernel.h>
  52. #include <linux/cpuidle.h>
  53. #include <linux/clockchips.h>
  54. #include <linux/hrtimer.h> /* ktime_get_real() */
  55. #include <trace/events/power.h>
  56. #include <linux/sched.h>
  57. #include <linux/notifier.h>
  58. #include <linux/cpu.h>
  59. #include <linux/module.h>
  60. #include <asm/cpu_device_id.h>
  61. #include <asm/mwait.h>
  62. #include <asm/msr.h>
  63. #define INTEL_IDLE_VERSION "0.4"
  64. #define PREFIX "intel_idle: "
  65. static struct cpuidle_driver intel_idle_driver = {
  66. .name = "intel_idle",
  67. .owner = THIS_MODULE,
  68. };
  69. /* intel_idle.max_cstate=0 disables driver */
  70. static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
  71. static unsigned int mwait_substates;
  72. #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
  73. /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
  74. static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
  75. struct idle_cpu {
  76. struct cpuidle_state *state_table;
  77. /*
  78. * Hardware C-state auto-demotion may not always be optimal.
  79. * Indicate which enable bits to clear here.
  80. */
  81. unsigned long auto_demotion_disable_flags;
  82. };
  83. static const struct idle_cpu *icpu;
  84. static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
  85. static int intel_idle(struct cpuidle_device *dev,
  86. struct cpuidle_driver *drv, int index);
  87. static int intel_idle_cpu_init(int cpu);
  88. static struct cpuidle_state *cpuidle_state_table;
  89. /*
  90. * Set this flag for states where the HW flushes the TLB for us
  91. * and so we don't need cross-calls to keep it consistent.
  92. * If this flag is set, SW flushes the TLB, so even if the
  93. * HW doesn't do the flushing, this flag is safe to use.
  94. */
  95. #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
  96. /*
  97. * States are indexed by the cstate number,
  98. * which is also the index into the MWAIT hint array.
  99. * Thus C0 is a dummy.
  100. */
  101. static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
  102. { /* MWAIT C0 */ },
  103. { /* MWAIT C1 */
  104. .name = "C1-NHM",
  105. .desc = "MWAIT 0x00",
  106. .flags = CPUIDLE_FLAG_TIME_VALID,
  107. .exit_latency = 3,
  108. .target_residency = 6,
  109. .enter = &intel_idle },
  110. { /* MWAIT C2 */
  111. .name = "C3-NHM",
  112. .desc = "MWAIT 0x10",
  113. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  114. .exit_latency = 20,
  115. .target_residency = 80,
  116. .enter = &intel_idle },
  117. { /* MWAIT C3 */
  118. .name = "C6-NHM",
  119. .desc = "MWAIT 0x20",
  120. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  121. .exit_latency = 200,
  122. .target_residency = 800,
  123. .enter = &intel_idle },
  124. };
  125. static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
  126. { /* MWAIT C0 */ },
  127. { /* MWAIT C1 */
  128. .name = "C1-SNB",
  129. .desc = "MWAIT 0x00",
  130. .flags = CPUIDLE_FLAG_TIME_VALID,
  131. .exit_latency = 1,
  132. .target_residency = 1,
  133. .enter = &intel_idle },
  134. { /* MWAIT C2 */
  135. .name = "C3-SNB",
  136. .desc = "MWAIT 0x10",
  137. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  138. .exit_latency = 80,
  139. .target_residency = 211,
  140. .enter = &intel_idle },
  141. { /* MWAIT C3 */
  142. .name = "C6-SNB",
  143. .desc = "MWAIT 0x20",
  144. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  145. .exit_latency = 104,
  146. .target_residency = 345,
  147. .enter = &intel_idle },
  148. { /* MWAIT C4 */
  149. .name = "C7-SNB",
  150. .desc = "MWAIT 0x30",
  151. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  152. .exit_latency = 109,
  153. .target_residency = 345,
  154. .enter = &intel_idle },
  155. };
  156. static struct cpuidle_state ivb_cstates[MWAIT_MAX_NUM_CSTATES] = {
  157. { /* MWAIT C0 */ },
  158. { /* MWAIT C1 */
  159. .name = "C1-IVB",
  160. .desc = "MWAIT 0x00",
  161. .flags = CPUIDLE_FLAG_TIME_VALID,
  162. .exit_latency = 1,
  163. .target_residency = 1,
  164. .enter = &intel_idle },
  165. { /* MWAIT C2 */
  166. .name = "C3-IVB",
  167. .desc = "MWAIT 0x10",
  168. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  169. .exit_latency = 59,
  170. .target_residency = 156,
  171. .enter = &intel_idle },
  172. { /* MWAIT C3 */
  173. .name = "C6-IVB",
  174. .desc = "MWAIT 0x20",
  175. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  176. .exit_latency = 80,
  177. .target_residency = 300,
  178. .enter = &intel_idle },
  179. { /* MWAIT C4 */
  180. .name = "C7-IVB",
  181. .desc = "MWAIT 0x30",
  182. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  183. .exit_latency = 87,
  184. .target_residency = 300,
  185. .enter = &intel_idle },
  186. };
  187. static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
  188. { /* MWAIT C0 */ },
  189. { /* MWAIT C1 */
  190. .name = "C1-ATM",
  191. .desc = "MWAIT 0x00",
  192. .flags = CPUIDLE_FLAG_TIME_VALID,
  193. .exit_latency = 1,
  194. .target_residency = 4,
  195. .enter = &intel_idle },
  196. { /* MWAIT C2 */
  197. .name = "C2-ATM",
  198. .desc = "MWAIT 0x10",
  199. .flags = CPUIDLE_FLAG_TIME_VALID,
  200. .exit_latency = 20,
  201. .target_residency = 80,
  202. .enter = &intel_idle },
  203. { /* MWAIT C3 */ },
  204. { /* MWAIT C4 */
  205. .name = "C4-ATM",
  206. .desc = "MWAIT 0x30",
  207. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  208. .exit_latency = 100,
  209. .target_residency = 400,
  210. .enter = &intel_idle },
  211. { /* MWAIT C5 */ },
  212. { /* MWAIT C6 */
  213. .name = "C6-ATM",
  214. .desc = "MWAIT 0x52",
  215. .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  216. .exit_latency = 140,
  217. .target_residency = 560,
  218. .enter = &intel_idle },
  219. };
  220. static long get_driver_data(int cstate)
  221. {
  222. int driver_data;
  223. switch (cstate) {
  224. case 1: /* MWAIT C1 */
  225. driver_data = 0x00;
  226. break;
  227. case 2: /* MWAIT C2 */
  228. driver_data = 0x10;
  229. break;
  230. case 3: /* MWAIT C3 */
  231. driver_data = 0x20;
  232. break;
  233. case 4: /* MWAIT C4 */
  234. driver_data = 0x30;
  235. break;
  236. case 5: /* MWAIT C5 */
  237. driver_data = 0x40;
  238. break;
  239. case 6: /* MWAIT C6 */
  240. driver_data = 0x52;
  241. break;
  242. default:
  243. driver_data = 0x00;
  244. }
  245. return driver_data;
  246. }
  247. /**
  248. * intel_idle
  249. * @dev: cpuidle_device
  250. * @drv: cpuidle driver
  251. * @index: index of cpuidle state
  252. *
  253. * Must be called under local_irq_disable().
  254. */
  255. static int intel_idle(struct cpuidle_device *dev,
  256. struct cpuidle_driver *drv, int index)
  257. {
  258. unsigned long ecx = 1; /* break on interrupt flag */
  259. struct cpuidle_state *state = &drv->states[index];
  260. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  261. unsigned long eax = (unsigned long)cpuidle_get_statedata(state_usage);
  262. unsigned int cstate;
  263. ktime_t kt_before, kt_after;
  264. s64 usec_delta;
  265. int cpu = smp_processor_id();
  266. cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
  267. /*
  268. * leave_mm() to avoid costly and often unnecessary wakeups
  269. * for flushing the user TLB's associated with the active mm.
  270. */
  271. if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
  272. leave_mm(cpu);
  273. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  274. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  275. kt_before = ktime_get_real();
  276. stop_critical_timings();
  277. if (!need_resched()) {
  278. __monitor((void *)&current_thread_info()->flags, 0, 0);
  279. smp_mb();
  280. if (!need_resched())
  281. __mwait(eax, ecx);
  282. }
  283. start_critical_timings();
  284. kt_after = ktime_get_real();
  285. usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
  286. local_irq_enable();
  287. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  288. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  289. /* Update cpuidle counters */
  290. dev->last_residency = (int)usec_delta;
  291. return index;
  292. }
  293. static void __setup_broadcast_timer(void *arg)
  294. {
  295. unsigned long reason = (unsigned long)arg;
  296. int cpu = smp_processor_id();
  297. reason = reason ?
  298. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  299. clockevents_notify(reason, &cpu);
  300. }
  301. static int cpu_hotplug_notify(struct notifier_block *n,
  302. unsigned long action, void *hcpu)
  303. {
  304. int hotcpu = (unsigned long)hcpu;
  305. struct cpuidle_device *dev;
  306. switch (action & 0xf) {
  307. case CPU_ONLINE:
  308. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  309. smp_call_function_single(hotcpu, __setup_broadcast_timer,
  310. (void *)true, 1);
  311. /*
  312. * Some systems can hotplug a cpu at runtime after
  313. * the kernel has booted, we have to initialize the
  314. * driver in this case
  315. */
  316. dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
  317. if (!dev->registered)
  318. intel_idle_cpu_init(hotcpu);
  319. break;
  320. }
  321. return NOTIFY_OK;
  322. }
  323. static struct notifier_block cpu_hotplug_notifier = {
  324. .notifier_call = cpu_hotplug_notify,
  325. };
  326. static void auto_demotion_disable(void *dummy)
  327. {
  328. unsigned long long msr_bits;
  329. rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  330. msr_bits &= ~(icpu->auto_demotion_disable_flags);
  331. wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  332. }
  333. static const struct idle_cpu idle_cpu_nehalem = {
  334. .state_table = nehalem_cstates,
  335. .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
  336. };
  337. static const struct idle_cpu idle_cpu_atom = {
  338. .state_table = atom_cstates,
  339. };
  340. static const struct idle_cpu idle_cpu_lincroft = {
  341. .state_table = atom_cstates,
  342. .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
  343. };
  344. static const struct idle_cpu idle_cpu_snb = {
  345. .state_table = snb_cstates,
  346. };
  347. static const struct idle_cpu idle_cpu_ivb = {
  348. .state_table = ivb_cstates,
  349. };
  350. #define ICPU(model, cpu) \
  351. { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
  352. static const struct x86_cpu_id intel_idle_ids[] = {
  353. ICPU(0x1a, idle_cpu_nehalem),
  354. ICPU(0x1e, idle_cpu_nehalem),
  355. ICPU(0x1f, idle_cpu_nehalem),
  356. ICPU(0x25, idle_cpu_nehalem),
  357. ICPU(0x2c, idle_cpu_nehalem),
  358. ICPU(0x2e, idle_cpu_nehalem),
  359. ICPU(0x1c, idle_cpu_atom),
  360. ICPU(0x26, idle_cpu_lincroft),
  361. ICPU(0x2f, idle_cpu_nehalem),
  362. ICPU(0x2a, idle_cpu_snb),
  363. ICPU(0x2d, idle_cpu_snb),
  364. ICPU(0x3a, idle_cpu_ivb),
  365. ICPU(0x3e, idle_cpu_ivb),
  366. {}
  367. };
  368. MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
  369. /*
  370. * intel_idle_probe()
  371. */
  372. static int intel_idle_probe(void)
  373. {
  374. unsigned int eax, ebx, ecx;
  375. const struct x86_cpu_id *id;
  376. if (max_cstate == 0) {
  377. pr_debug(PREFIX "disabled\n");
  378. return -EPERM;
  379. }
  380. id = x86_match_cpu(intel_idle_ids);
  381. if (!id) {
  382. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  383. boot_cpu_data.x86 == 6)
  384. pr_debug(PREFIX "does not run on family %d model %d\n",
  385. boot_cpu_data.x86, boot_cpu_data.x86_model);
  386. return -ENODEV;
  387. }
  388. if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
  389. return -ENODEV;
  390. cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
  391. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
  392. !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
  393. !mwait_substates)
  394. return -ENODEV;
  395. pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
  396. icpu = (const struct idle_cpu *)id->driver_data;
  397. cpuidle_state_table = icpu->state_table;
  398. if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
  399. lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
  400. else
  401. on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
  402. register_cpu_notifier(&cpu_hotplug_notifier);
  403. pr_debug(PREFIX "v" INTEL_IDLE_VERSION
  404. " model 0x%X\n", boot_cpu_data.x86_model);
  405. pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
  406. lapic_timer_reliable_states);
  407. return 0;
  408. }
  409. /*
  410. * intel_idle_cpuidle_devices_uninit()
  411. * unregister, free cpuidle_devices
  412. */
  413. static void intel_idle_cpuidle_devices_uninit(void)
  414. {
  415. int i;
  416. struct cpuidle_device *dev;
  417. for_each_online_cpu(i) {
  418. dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
  419. cpuidle_unregister_device(dev);
  420. }
  421. free_percpu(intel_idle_cpuidle_devices);
  422. return;
  423. }
  424. /*
  425. * intel_idle_cpuidle_driver_init()
  426. * allocate, initialize cpuidle_states
  427. */
  428. static int intel_idle_cpuidle_driver_init(void)
  429. {
  430. int cstate;
  431. struct cpuidle_driver *drv = &intel_idle_driver;
  432. drv->state_count = 1;
  433. for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
  434. int num_substates;
  435. if (cstate > max_cstate) {
  436. printk(PREFIX "max_cstate %d reached\n",
  437. max_cstate);
  438. break;
  439. }
  440. /* does the state exist in CPUID.MWAIT? */
  441. num_substates = (mwait_substates >> ((cstate) * 4))
  442. & MWAIT_SUBSTATE_MASK;
  443. if (num_substates == 0)
  444. continue;
  445. /* is the state not enabled? */
  446. if (cpuidle_state_table[cstate].enter == NULL) {
  447. /* does the driver not know about the state? */
  448. if (*cpuidle_state_table[cstate].name == '\0')
  449. pr_debug(PREFIX "unaware of model 0x%x"
  450. " MWAIT %d please"
  451. " contact lenb@kernel.org",
  452. boot_cpu_data.x86_model, cstate);
  453. continue;
  454. }
  455. if ((cstate > 2) &&
  456. !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  457. mark_tsc_unstable("TSC halts in idle"
  458. " states deeper than C2");
  459. drv->states[drv->state_count] = /* structure copy */
  460. cpuidle_state_table[cstate];
  461. drv->state_count += 1;
  462. }
  463. if (icpu->auto_demotion_disable_flags)
  464. on_each_cpu(auto_demotion_disable, NULL, 1);
  465. return 0;
  466. }
  467. /*
  468. * intel_idle_cpu_init()
  469. * allocate, initialize, register cpuidle_devices
  470. * @cpu: cpu/core to initialize
  471. */
  472. static int intel_idle_cpu_init(int cpu)
  473. {
  474. int cstate;
  475. struct cpuidle_device *dev;
  476. dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
  477. dev->state_count = 1;
  478. for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
  479. int num_substates;
  480. if (cstate > max_cstate) {
  481. printk(PREFIX "max_cstate %d reached\n", max_cstate);
  482. break;
  483. }
  484. /* does the state exist in CPUID.MWAIT? */
  485. num_substates = (mwait_substates >> ((cstate) * 4))
  486. & MWAIT_SUBSTATE_MASK;
  487. if (num_substates == 0)
  488. continue;
  489. /* is the state not enabled? */
  490. if (cpuidle_state_table[cstate].enter == NULL)
  491. continue;
  492. dev->states_usage[dev->state_count].driver_data =
  493. (void *)get_driver_data(cstate);
  494. dev->state_count += 1;
  495. }
  496. dev->cpu = cpu;
  497. if (cpuidle_register_device(dev)) {
  498. pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
  499. intel_idle_cpuidle_devices_uninit();
  500. return -EIO;
  501. }
  502. if (icpu->auto_demotion_disable_flags)
  503. smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
  504. return 0;
  505. }
  506. static int __init intel_idle_init(void)
  507. {
  508. int retval, i;
  509. /* Do not load intel_idle at all for now if idle= is passed */
  510. if (boot_option_idle_override != IDLE_NO_OVERRIDE)
  511. return -ENODEV;
  512. retval = intel_idle_probe();
  513. if (retval)
  514. return retval;
  515. intel_idle_cpuidle_driver_init();
  516. retval = cpuidle_register_driver(&intel_idle_driver);
  517. if (retval) {
  518. struct cpuidle_driver *drv = cpuidle_get_driver();
  519. printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
  520. drv ? drv->name : "none");
  521. return retval;
  522. }
  523. intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
  524. if (intel_idle_cpuidle_devices == NULL)
  525. return -ENOMEM;
  526. for_each_online_cpu(i) {
  527. retval = intel_idle_cpu_init(i);
  528. if (retval) {
  529. cpuidle_unregister_driver(&intel_idle_driver);
  530. return retval;
  531. }
  532. }
  533. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  534. register_cpu_notifier(&setup_broadcast_notifier);
  535. return 0;
  536. }
  537. static void __exit intel_idle_exit(void)
  538. {
  539. intel_idle_cpuidle_devices_uninit();
  540. cpuidle_unregister_driver(&intel_idle_driver);
  541. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  542. on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
  543. unregister_cpu_notifier(&cpu_hotplug_notifier);
  544. return;
  545. }
  546. module_init(intel_idle_init);
  547. module_exit(intel_idle_exit);
  548. module_param(max_cstate, int, 0444);
  549. MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
  550. MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
  551. MODULE_LICENSE("GPL");