scc_pata.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/init.h>
  30. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  31. #define SCC_PATA_NAME "scc IDE"
  32. #define TDVHSEL_MASTER 0x00000001
  33. #define TDVHSEL_SLAVE 0x00000004
  34. #define MODE_JCUSFEN 0x00000080
  35. #define CCKCTRL_ATARESET 0x00040000
  36. #define CCKCTRL_BUFCNT 0x00020000
  37. #define CCKCTRL_CRST 0x00010000
  38. #define CCKCTRL_OCLKEN 0x00000100
  39. #define CCKCTRL_ATACLKOEN 0x00000002
  40. #define CCKCTRL_LCLKEN 0x00000001
  41. #define QCHCD_IOS_SS 0x00000001
  42. #define QCHSD_STPDIAG 0x00020000
  43. #define INTMASK_MSK 0xD1000012
  44. #define INTSTS_SERROR 0x80000000
  45. #define INTSTS_PRERR 0x40000000
  46. #define INTSTS_RERR 0x10000000
  47. #define INTSTS_ICERR 0x01000000
  48. #define INTSTS_BMSINT 0x00000010
  49. #define INTSTS_BMHE 0x00000008
  50. #define INTSTS_IOIRQS 0x00000004
  51. #define INTSTS_INTRQ 0x00000002
  52. #define INTSTS_ACTEINT 0x00000001
  53. #define ECMODE_VALUE 0x01
  54. static struct scc_ports {
  55. unsigned long ctl, dma;
  56. struct ide_host *host; /* for removing port from system */
  57. } scc_ports[MAX_HWIFS];
  58. /* PIO transfer mode table */
  59. /* JCHST */
  60. static unsigned long JCHSTtbl[2][7] = {
  61. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  62. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  63. };
  64. /* JCHHT */
  65. static unsigned long JCHHTtbl[2][7] = {
  66. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  67. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  68. };
  69. /* JCHCT */
  70. static unsigned long JCHCTtbl[2][7] = {
  71. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  72. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  73. };
  74. /* DMA transfer mode table */
  75. /* JCHDCTM/JCHDCTS */
  76. static unsigned long JCHDCTxtbl[2][7] = {
  77. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  78. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  79. };
  80. /* JCSTWTM/JCSTWTS */
  81. static unsigned long JCSTWTxtbl[2][7] = {
  82. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  83. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  84. };
  85. /* JCTSS */
  86. static unsigned long JCTSStbl[2][7] = {
  87. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  89. };
  90. /* JCENVT */
  91. static unsigned long JCENVTtbl[2][7] = {
  92. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  93. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  94. };
  95. /* JCACTSELS/JCACTSELM */
  96. static unsigned long JCACTSELtbl[2][7] = {
  97. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  98. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  99. };
  100. static u8 scc_ide_inb(unsigned long port)
  101. {
  102. u32 data = in_be32((void*)port);
  103. return (u8)data;
  104. }
  105. static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
  106. {
  107. out_be32((void *)hwif->io_ports.command_addr, cmd);
  108. eieio();
  109. in_be32((void *)(hwif->dma_base + 0x01c));
  110. eieio();
  111. }
  112. static u8 scc_read_status(ide_hwif_t *hwif)
  113. {
  114. return (u8)in_be32((void *)hwif->io_ports.status_addr);
  115. }
  116. static u8 scc_read_altstatus(ide_hwif_t *hwif)
  117. {
  118. return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
  119. }
  120. static u8 scc_dma_sff_read_status(ide_hwif_t *hwif)
  121. {
  122. return (u8)in_be32((void *)(hwif->dma_base + 4));
  123. }
  124. static void scc_write_devctl(ide_hwif_t *hwif, u8 ctl)
  125. {
  126. out_be32((void *)hwif->io_ports.ctl_addr, ctl);
  127. eieio();
  128. in_be32((void *)(hwif->dma_base + 0x01c));
  129. eieio();
  130. }
  131. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  132. {
  133. u16 *ptr = (u16 *)addr;
  134. while (count--) {
  135. *ptr++ = le16_to_cpu(in_be32((void*)port));
  136. }
  137. }
  138. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  139. {
  140. u16 *ptr = (u16 *)addr;
  141. while (count--) {
  142. *ptr++ = le16_to_cpu(in_be32((void*)port));
  143. *ptr++ = le16_to_cpu(in_be32((void*)port));
  144. }
  145. }
  146. static void scc_ide_outb(u8 addr, unsigned long port)
  147. {
  148. out_be32((void*)port, addr);
  149. }
  150. static void
  151. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  152. {
  153. u16 *ptr = (u16 *)addr;
  154. while (count--) {
  155. out_be32((void*)port, cpu_to_le16(*ptr++));
  156. }
  157. }
  158. static void
  159. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  160. {
  161. u16 *ptr = (u16 *)addr;
  162. while (count--) {
  163. out_be32((void*)port, cpu_to_le16(*ptr++));
  164. out_be32((void*)port, cpu_to_le16(*ptr++));
  165. }
  166. }
  167. /**
  168. * scc_set_pio_mode - set host controller for PIO mode
  169. * @hwif: port
  170. * @drive: drive
  171. *
  172. * Load the timing settings for this device mode into the
  173. * controller.
  174. */
  175. static void scc_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  176. {
  177. struct scc_ports *ports = ide_get_hwifdata(hwif);
  178. unsigned long ctl_base = ports->ctl;
  179. unsigned long cckctrl_port = ctl_base + 0xff0;
  180. unsigned long piosht_port = ctl_base + 0x000;
  181. unsigned long pioct_port = ctl_base + 0x004;
  182. unsigned long reg;
  183. int offset;
  184. const u8 pio = drive->pio_mode - XFER_PIO_0;
  185. reg = in_be32((void __iomem *)cckctrl_port);
  186. if (reg & CCKCTRL_ATACLKOEN) {
  187. offset = 1; /* 133MHz */
  188. } else {
  189. offset = 0; /* 100MHz */
  190. }
  191. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  192. out_be32((void __iomem *)piosht_port, reg);
  193. reg = JCHCTtbl[offset][pio];
  194. out_be32((void __iomem *)pioct_port, reg);
  195. }
  196. /**
  197. * scc_set_dma_mode - set host controller for DMA mode
  198. * @hwif: port
  199. * @drive: drive
  200. *
  201. * Load the timing settings for this device mode into the
  202. * controller.
  203. */
  204. static void scc_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  205. {
  206. struct scc_ports *ports = ide_get_hwifdata(hwif);
  207. unsigned long ctl_base = ports->ctl;
  208. unsigned long cckctrl_port = ctl_base + 0xff0;
  209. unsigned long mdmact_port = ctl_base + 0x008;
  210. unsigned long mcrcst_port = ctl_base + 0x00c;
  211. unsigned long sdmact_port = ctl_base + 0x010;
  212. unsigned long scrcst_port = ctl_base + 0x014;
  213. unsigned long udenvt_port = ctl_base + 0x018;
  214. unsigned long tdvhsel_port = ctl_base + 0x020;
  215. int is_slave = drive->dn & 1;
  216. int offset, idx;
  217. unsigned long reg;
  218. unsigned long jcactsel;
  219. const u8 speed = drive->dma_mode;
  220. reg = in_be32((void __iomem *)cckctrl_port);
  221. if (reg & CCKCTRL_ATACLKOEN) {
  222. offset = 1; /* 133MHz */
  223. } else {
  224. offset = 0; /* 100MHz */
  225. }
  226. idx = speed - XFER_UDMA_0;
  227. jcactsel = JCACTSELtbl[offset][idx];
  228. if (is_slave) {
  229. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  230. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  231. jcactsel = jcactsel << 2;
  232. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  233. } else {
  234. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  235. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  236. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  237. }
  238. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  239. out_be32((void __iomem *)udenvt_port, reg);
  240. }
  241. static void scc_dma_host_set(ide_drive_t *drive, int on)
  242. {
  243. ide_hwif_t *hwif = drive->hwif;
  244. u8 unit = drive->dn & 1;
  245. u8 dma_stat = scc_dma_sff_read_status(hwif);
  246. if (on)
  247. dma_stat |= (1 << (5 + unit));
  248. else
  249. dma_stat &= ~(1 << (5 + unit));
  250. scc_ide_outb(dma_stat, hwif->dma_base + 4);
  251. }
  252. /**
  253. * scc_dma_setup - begin a DMA phase
  254. * @drive: target device
  255. * @cmd: command
  256. *
  257. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  258. * and then set up the DMA transfer registers.
  259. *
  260. * Returns 0 on success. If a PIO fallback is required then 1
  261. * is returned.
  262. */
  263. static int scc_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  264. {
  265. ide_hwif_t *hwif = drive->hwif;
  266. u32 rw = (cmd->tf_flags & IDE_TFLAG_WRITE) ? 0 : ATA_DMA_WR;
  267. u8 dma_stat;
  268. /* fall back to pio! */
  269. if (ide_build_dmatable(drive, cmd) == 0)
  270. return 1;
  271. /* PRD table */
  272. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  273. /* specify r/w */
  274. out_be32((void __iomem *)hwif->dma_base, rw);
  275. /* read DMA status for INTR & ERROR flags */
  276. dma_stat = scc_dma_sff_read_status(hwif);
  277. /* clear INTR & ERROR flags */
  278. out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
  279. return 0;
  280. }
  281. static void scc_dma_start(ide_drive_t *drive)
  282. {
  283. ide_hwif_t *hwif = drive->hwif;
  284. u8 dma_cmd = scc_ide_inb(hwif->dma_base);
  285. /* start DMA */
  286. scc_ide_outb(dma_cmd | 1, hwif->dma_base);
  287. }
  288. static int __scc_dma_end(ide_drive_t *drive)
  289. {
  290. ide_hwif_t *hwif = drive->hwif;
  291. u8 dma_stat, dma_cmd;
  292. /* get DMA command mode */
  293. dma_cmd = scc_ide_inb(hwif->dma_base);
  294. /* stop DMA */
  295. scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
  296. /* get DMA status */
  297. dma_stat = scc_dma_sff_read_status(hwif);
  298. /* clear the INTR & ERROR bits */
  299. scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
  300. /* verify good DMA status */
  301. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  302. }
  303. /**
  304. * scc_dma_end - Stop DMA
  305. * @drive: IDE drive
  306. *
  307. * Check and clear INT Status register.
  308. * Then call __scc_dma_end().
  309. */
  310. static int scc_dma_end(ide_drive_t *drive)
  311. {
  312. ide_hwif_t *hwif = drive->hwif;
  313. void __iomem *dma_base = (void __iomem *)hwif->dma_base;
  314. unsigned long intsts_port = hwif->dma_base + 0x014;
  315. u32 reg;
  316. int dma_stat, data_loss = 0;
  317. static int retry = 0;
  318. /* errata A308 workaround: Step5 (check data loss) */
  319. /* We don't check non ide_disk because it is limited to UDMA4 */
  320. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  321. & ATA_ERR) &&
  322. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  323. reg = in_be32((void __iomem *)intsts_port);
  324. if (!(reg & INTSTS_ACTEINT)) {
  325. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  326. drive->name);
  327. data_loss = 1;
  328. if (retry++) {
  329. struct request *rq = hwif->rq;
  330. ide_drive_t *drive;
  331. int i;
  332. /* ERROR_RESET and drive->crc_count are needed
  333. * to reduce DMA transfer mode in retry process.
  334. */
  335. if (rq)
  336. rq->errors |= ERROR_RESET;
  337. ide_port_for_each_dev(i, drive, hwif)
  338. drive->crc_count++;
  339. }
  340. }
  341. }
  342. while (1) {
  343. reg = in_be32((void __iomem *)intsts_port);
  344. if (reg & INTSTS_SERROR) {
  345. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  346. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  347. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  348. continue;
  349. }
  350. if (reg & INTSTS_PRERR) {
  351. u32 maea0, maec0;
  352. unsigned long ctl_base = hwif->config_data;
  353. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  354. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  355. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  356. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  357. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  358. continue;
  359. }
  360. if (reg & INTSTS_RERR) {
  361. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  362. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  363. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  364. continue;
  365. }
  366. if (reg & INTSTS_ICERR) {
  367. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  368. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  369. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  370. continue;
  371. }
  372. if (reg & INTSTS_BMSINT) {
  373. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  374. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  375. ide_do_reset(drive);
  376. continue;
  377. }
  378. if (reg & INTSTS_BMHE) {
  379. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  380. continue;
  381. }
  382. if (reg & INTSTS_ACTEINT) {
  383. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  384. continue;
  385. }
  386. if (reg & INTSTS_IOIRQS) {
  387. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  388. continue;
  389. }
  390. break;
  391. }
  392. dma_stat = __scc_dma_end(drive);
  393. if (data_loss)
  394. dma_stat |= 2; /* emulate DMA error (to retry command) */
  395. return dma_stat;
  396. }
  397. /* returns 1 if dma irq issued, 0 otherwise */
  398. static int scc_dma_test_irq(ide_drive_t *drive)
  399. {
  400. ide_hwif_t *hwif = drive->hwif;
  401. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  402. /* SCC errata A252,A308 workaround: Step4 */
  403. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  404. & ATA_ERR) &&
  405. (int_stat & INTSTS_INTRQ))
  406. return 1;
  407. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  408. if (int_stat & INTSTS_IOIRQS)
  409. return 1;
  410. return 0;
  411. }
  412. static u8 scc_udma_filter(ide_drive_t *drive)
  413. {
  414. ide_hwif_t *hwif = drive->hwif;
  415. u8 mask = hwif->ultra_mask;
  416. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  417. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  418. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  419. SCC_PATA_NAME, drive->name);
  420. mask = ATA_UDMA4;
  421. }
  422. return mask;
  423. }
  424. /**
  425. * setup_mmio_scc - map CTRL/BMID region
  426. * @dev: PCI device we are configuring
  427. * @name: device name
  428. *
  429. */
  430. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  431. {
  432. void __iomem *ctl_addr;
  433. void __iomem *dma_addr;
  434. int i, ret;
  435. for (i = 0; i < MAX_HWIFS; i++) {
  436. if (scc_ports[i].ctl == 0)
  437. break;
  438. }
  439. if (i >= MAX_HWIFS)
  440. return -ENOMEM;
  441. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  442. if (ret < 0) {
  443. printk(KERN_ERR "%s: can't reserve resources\n", name);
  444. return ret;
  445. }
  446. ctl_addr = pci_ioremap_bar(dev, 0);
  447. if (!ctl_addr)
  448. goto fail_0;
  449. dma_addr = pci_ioremap_bar(dev, 1);
  450. if (!dma_addr)
  451. goto fail_1;
  452. pci_set_master(dev);
  453. scc_ports[i].ctl = (unsigned long)ctl_addr;
  454. scc_ports[i].dma = (unsigned long)dma_addr;
  455. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  456. return 1;
  457. fail_1:
  458. iounmap(ctl_addr);
  459. fail_0:
  460. return -ENOMEM;
  461. }
  462. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  463. const struct ide_port_info *d)
  464. {
  465. struct scc_ports *ports = pci_get_drvdata(dev);
  466. struct ide_host *host;
  467. struct ide_hw hw, *hws[] = { &hw };
  468. int i, rc;
  469. memset(&hw, 0, sizeof(hw));
  470. for (i = 0; i <= 8; i++)
  471. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  472. hw.irq = dev->irq;
  473. hw.dev = &dev->dev;
  474. rc = ide_host_add(d, hws, 1, &host);
  475. if (rc)
  476. return rc;
  477. ports->host = host;
  478. return 0;
  479. }
  480. /**
  481. * init_setup_scc - set up an SCC PATA Controller
  482. * @dev: PCI device
  483. * @d: IDE port info
  484. *
  485. * Perform the initial set up for this device.
  486. */
  487. static int __devinit init_setup_scc(struct pci_dev *dev,
  488. const struct ide_port_info *d)
  489. {
  490. unsigned long ctl_base;
  491. unsigned long dma_base;
  492. unsigned long cckctrl_port;
  493. unsigned long intmask_port;
  494. unsigned long mode_port;
  495. unsigned long ecmode_port;
  496. u32 reg = 0;
  497. struct scc_ports *ports;
  498. int rc;
  499. rc = pci_enable_device(dev);
  500. if (rc)
  501. goto end;
  502. rc = setup_mmio_scc(dev, d->name);
  503. if (rc < 0)
  504. goto end;
  505. ports = pci_get_drvdata(dev);
  506. ctl_base = ports->ctl;
  507. dma_base = ports->dma;
  508. cckctrl_port = ctl_base + 0xff0;
  509. intmask_port = dma_base + 0x010;
  510. mode_port = ctl_base + 0x024;
  511. ecmode_port = ctl_base + 0xf00;
  512. /* controller initialization */
  513. reg = 0;
  514. out_be32((void*)cckctrl_port, reg);
  515. reg |= CCKCTRL_ATACLKOEN;
  516. out_be32((void*)cckctrl_port, reg);
  517. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  518. out_be32((void*)cckctrl_port, reg);
  519. reg |= CCKCTRL_CRST;
  520. out_be32((void*)cckctrl_port, reg);
  521. for (;;) {
  522. reg = in_be32((void*)cckctrl_port);
  523. if (reg & CCKCTRL_CRST)
  524. break;
  525. udelay(5000);
  526. }
  527. reg |= CCKCTRL_ATARESET;
  528. out_be32((void*)cckctrl_port, reg);
  529. out_be32((void*)ecmode_port, ECMODE_VALUE);
  530. out_be32((void*)mode_port, MODE_JCUSFEN);
  531. out_be32((void*)intmask_port, INTMASK_MSK);
  532. rc = scc_ide_setup_pci_device(dev, d);
  533. end:
  534. return rc;
  535. }
  536. static void scc_tf_load(ide_drive_t *drive, struct ide_taskfile *tf, u8 valid)
  537. {
  538. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  539. if (valid & IDE_VALID_FEATURE)
  540. scc_ide_outb(tf->feature, io_ports->feature_addr);
  541. if (valid & IDE_VALID_NSECT)
  542. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  543. if (valid & IDE_VALID_LBAL)
  544. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  545. if (valid & IDE_VALID_LBAM)
  546. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  547. if (valid & IDE_VALID_LBAH)
  548. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  549. if (valid & IDE_VALID_DEVICE)
  550. scc_ide_outb(tf->device, io_ports->device_addr);
  551. }
  552. static void scc_tf_read(ide_drive_t *drive, struct ide_taskfile *tf, u8 valid)
  553. {
  554. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  555. if (valid & IDE_VALID_ERROR)
  556. tf->error = scc_ide_inb(io_ports->feature_addr);
  557. if (valid & IDE_VALID_NSECT)
  558. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  559. if (valid & IDE_VALID_LBAL)
  560. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  561. if (valid & IDE_VALID_LBAM)
  562. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  563. if (valid & IDE_VALID_LBAH)
  564. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  565. if (valid & IDE_VALID_DEVICE)
  566. tf->device = scc_ide_inb(io_ports->device_addr);
  567. }
  568. static void scc_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  569. void *buf, unsigned int len)
  570. {
  571. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  572. len++;
  573. if (drive->io_32bit) {
  574. scc_ide_insl(data_addr, buf, len / 4);
  575. if ((len & 3) >= 2)
  576. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  577. } else
  578. scc_ide_insw(data_addr, buf, len / 2);
  579. }
  580. static void scc_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  581. void *buf, unsigned int len)
  582. {
  583. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  584. len++;
  585. if (drive->io_32bit) {
  586. scc_ide_outsl(data_addr, buf, len / 4);
  587. if ((len & 3) >= 2)
  588. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  589. } else
  590. scc_ide_outsw(data_addr, buf, len / 2);
  591. }
  592. /**
  593. * init_mmio_iops_scc - set up the iops for MMIO
  594. * @hwif: interface to set up
  595. *
  596. */
  597. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  598. {
  599. struct pci_dev *dev = to_pci_dev(hwif->dev);
  600. struct scc_ports *ports = pci_get_drvdata(dev);
  601. unsigned long dma_base = ports->dma;
  602. ide_set_hwifdata(hwif, ports);
  603. hwif->dma_base = dma_base;
  604. hwif->config_data = ports->ctl;
  605. }
  606. /**
  607. * init_iops_scc - set up iops
  608. * @hwif: interface to set up
  609. *
  610. * Do the basic setup for the SCC hardware interface
  611. * and then do the MMIO setup.
  612. */
  613. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  614. {
  615. struct pci_dev *dev = to_pci_dev(hwif->dev);
  616. hwif->hwif_data = NULL;
  617. if (pci_get_drvdata(dev) == NULL)
  618. return;
  619. init_mmio_iops_scc(hwif);
  620. }
  621. static int __devinit scc_init_dma(ide_hwif_t *hwif,
  622. const struct ide_port_info *d)
  623. {
  624. return ide_allocate_dma_engine(hwif);
  625. }
  626. static u8 scc_cable_detect(ide_hwif_t *hwif)
  627. {
  628. return ATA_CBL_PATA80;
  629. }
  630. /**
  631. * init_hwif_scc - set up hwif
  632. * @hwif: interface to set up
  633. *
  634. * We do the basic set up of the interface structure. The SCC
  635. * requires several custom handlers so we override the default
  636. * ide DMA handlers appropriately.
  637. */
  638. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  639. {
  640. /* PTERADD */
  641. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  642. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  643. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  644. else
  645. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  646. }
  647. static const struct ide_tp_ops scc_tp_ops = {
  648. .exec_command = scc_exec_command,
  649. .read_status = scc_read_status,
  650. .read_altstatus = scc_read_altstatus,
  651. .write_devctl = scc_write_devctl,
  652. .dev_select = ide_dev_select,
  653. .tf_load = scc_tf_load,
  654. .tf_read = scc_tf_read,
  655. .input_data = scc_input_data,
  656. .output_data = scc_output_data,
  657. };
  658. static const struct ide_port_ops scc_port_ops = {
  659. .set_pio_mode = scc_set_pio_mode,
  660. .set_dma_mode = scc_set_dma_mode,
  661. .udma_filter = scc_udma_filter,
  662. .cable_detect = scc_cable_detect,
  663. };
  664. static const struct ide_dma_ops scc_dma_ops = {
  665. .dma_host_set = scc_dma_host_set,
  666. .dma_setup = scc_dma_setup,
  667. .dma_start = scc_dma_start,
  668. .dma_end = scc_dma_end,
  669. .dma_test_irq = scc_dma_test_irq,
  670. .dma_lost_irq = ide_dma_lost_irq,
  671. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  672. .dma_sff_read_status = scc_dma_sff_read_status,
  673. };
  674. static const struct ide_port_info scc_chipset __devinitdata = {
  675. .name = "sccIDE",
  676. .init_iops = init_iops_scc,
  677. .init_dma = scc_init_dma,
  678. .init_hwif = init_hwif_scc,
  679. .tp_ops = &scc_tp_ops,
  680. .port_ops = &scc_port_ops,
  681. .dma_ops = &scc_dma_ops,
  682. .host_flags = IDE_HFLAG_SINGLE,
  683. .irq_flags = IRQF_SHARED,
  684. .pio_mask = ATA_PIO4,
  685. .chipset = ide_pci,
  686. };
  687. /**
  688. * scc_init_one - pci layer discovery entry
  689. * @dev: PCI device
  690. * @id: ident table entry
  691. *
  692. * Called by the PCI code when it finds an SCC PATA controller.
  693. * We then use the IDE PCI generic helper to do most of the work.
  694. */
  695. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  696. {
  697. return init_setup_scc(dev, &scc_chipset);
  698. }
  699. /**
  700. * scc_remove - pci layer remove entry
  701. * @dev: PCI device
  702. *
  703. * Called by the PCI code when it removes an SCC PATA controller.
  704. */
  705. static void __devexit scc_remove(struct pci_dev *dev)
  706. {
  707. struct scc_ports *ports = pci_get_drvdata(dev);
  708. struct ide_host *host = ports->host;
  709. ide_host_remove(host);
  710. iounmap((void*)ports->dma);
  711. iounmap((void*)ports->ctl);
  712. pci_release_selected_regions(dev, (1 << 2) - 1);
  713. memset(ports, 0, sizeof(*ports));
  714. }
  715. static const struct pci_device_id scc_pci_tbl[] = {
  716. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  717. { 0, },
  718. };
  719. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  720. static struct pci_driver scc_pci_driver = {
  721. .name = "SCC IDE",
  722. .id_table = scc_pci_tbl,
  723. .probe = scc_init_one,
  724. .remove = __devexit_p(scc_remove),
  725. };
  726. static int __init scc_ide_init(void)
  727. {
  728. return ide_pci_register_driver(&scc_pci_driver);
  729. }
  730. static void __exit scc_ide_exit(void)
  731. {
  732. pci_unregister_driver(&scc_pci_driver);
  733. }
  734. module_init(scc_ide_init);
  735. module_exit(scc_ide_exit);
  736. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  737. MODULE_LICENSE("GPL");