radeon_gem.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon.h"
  32. int radeon_gem_object_init(struct drm_gem_object *obj)
  33. {
  34. BUG();
  35. return 0;
  36. }
  37. void radeon_gem_object_free(struct drm_gem_object *gobj)
  38. {
  39. struct radeon_bo *robj = gem_to_radeon_bo(gobj);
  40. if (robj) {
  41. radeon_bo_unref(&robj);
  42. }
  43. }
  44. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  45. int alignment, int initial_domain,
  46. bool discardable, bool kernel,
  47. struct drm_gem_object **obj)
  48. {
  49. struct radeon_bo *robj;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain, &robj);
  57. if (r) {
  58. if (r != -ERESTARTSYS)
  59. DRM_ERROR("Failed to allocate GEM object (%d, %d, %u, %d)\n",
  60. size, initial_domain, alignment, r);
  61. return r;
  62. }
  63. *obj = &robj->gem_base;
  64. mutex_lock(&rdev->gem.mutex);
  65. list_add_tail(&robj->list, &rdev->gem.objects);
  66. mutex_unlock(&rdev->gem.mutex);
  67. return 0;
  68. }
  69. int radeon_gem_set_domain(struct drm_gem_object *gobj,
  70. uint32_t rdomain, uint32_t wdomain)
  71. {
  72. struct radeon_bo *robj;
  73. uint32_t domain;
  74. int r;
  75. /* FIXME: reeimplement */
  76. robj = gem_to_radeon_bo(gobj);
  77. /* work out where to validate the buffer to */
  78. domain = wdomain;
  79. if (!domain) {
  80. domain = rdomain;
  81. }
  82. if (!domain) {
  83. /* Do nothings */
  84. printk(KERN_WARNING "Set domain withou domain !\n");
  85. return 0;
  86. }
  87. if (domain == RADEON_GEM_DOMAIN_CPU) {
  88. /* Asking for cpu access wait for object idle */
  89. r = radeon_bo_wait(robj, NULL, false);
  90. if (r) {
  91. printk(KERN_ERR "Failed to wait for object !\n");
  92. return r;
  93. }
  94. }
  95. return 0;
  96. }
  97. int radeon_gem_init(struct radeon_device *rdev)
  98. {
  99. INIT_LIST_HEAD(&rdev->gem.objects);
  100. return 0;
  101. }
  102. void radeon_gem_fini(struct radeon_device *rdev)
  103. {
  104. radeon_bo_force_delete(rdev);
  105. }
  106. /*
  107. * Call from drm_gem_handle_create which appear in both new and open ioctl
  108. * case.
  109. */
  110. int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  111. {
  112. return 0;
  113. }
  114. void radeon_gem_object_close(struct drm_gem_object *obj,
  115. struct drm_file *file_priv)
  116. {
  117. struct radeon_bo *rbo = gem_to_radeon_bo(obj);
  118. struct radeon_device *rdev = rbo->rdev;
  119. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  120. struct radeon_vm *vm = &fpriv->vm;
  121. struct radeon_bo_va *bo_va, *tmp;
  122. if (rdev->family < CHIP_CAYMAN) {
  123. return;
  124. }
  125. if (radeon_bo_reserve(rbo, false)) {
  126. return;
  127. }
  128. list_for_each_entry_safe(bo_va, tmp, &rbo->va, bo_list) {
  129. if (bo_va->vm == vm) {
  130. /* remove from this vm address space */
  131. mutex_lock(&vm->mutex);
  132. list_del(&bo_va->vm_list);
  133. mutex_unlock(&vm->mutex);
  134. list_del(&bo_va->bo_list);
  135. kfree(bo_va);
  136. }
  137. }
  138. radeon_bo_unreserve(rbo);
  139. }
  140. /*
  141. * GEM ioctls.
  142. */
  143. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  144. struct drm_file *filp)
  145. {
  146. struct radeon_device *rdev = dev->dev_private;
  147. struct drm_radeon_gem_info *args = data;
  148. struct ttm_mem_type_manager *man;
  149. unsigned i;
  150. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  151. args->vram_size = rdev->mc.real_vram_size;
  152. args->vram_visible = (u64)man->size << PAGE_SHIFT;
  153. if (rdev->stollen_vga_memory)
  154. args->vram_visible -= radeon_bo_size(rdev->stollen_vga_memory);
  155. args->vram_visible -= radeon_fbdev_total_size(rdev);
  156. args->gart_size = rdev->mc.gtt_size - 4096 - RADEON_IB_POOL_SIZE*64*1024;
  157. for(i = 0; i < RADEON_NUM_RINGS; ++i)
  158. args->gart_size -= rdev->ring[i].ring_size;
  159. return 0;
  160. }
  161. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  162. struct drm_file *filp)
  163. {
  164. /* TODO: implement */
  165. DRM_ERROR("unimplemented %s\n", __func__);
  166. return -ENOSYS;
  167. }
  168. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  169. struct drm_file *filp)
  170. {
  171. /* TODO: implement */
  172. DRM_ERROR("unimplemented %s\n", __func__);
  173. return -ENOSYS;
  174. }
  175. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  176. struct drm_file *filp)
  177. {
  178. struct radeon_device *rdev = dev->dev_private;
  179. struct drm_radeon_gem_create *args = data;
  180. struct drm_gem_object *gobj;
  181. uint32_t handle;
  182. int r;
  183. /* create a gem object to contain this object in */
  184. args->size = roundup(args->size, PAGE_SIZE);
  185. r = radeon_gem_object_create(rdev, args->size, args->alignment,
  186. args->initial_domain, false,
  187. false, &gobj);
  188. if (r) {
  189. return r;
  190. }
  191. r = drm_gem_handle_create(filp, gobj, &handle);
  192. /* drop reference from allocate - handle holds it now */
  193. drm_gem_object_unreference_unlocked(gobj);
  194. if (r) {
  195. return r;
  196. }
  197. args->handle = handle;
  198. return 0;
  199. }
  200. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  201. struct drm_file *filp)
  202. {
  203. /* transition the BO to a domain -
  204. * just validate the BO into a certain domain */
  205. struct drm_radeon_gem_set_domain *args = data;
  206. struct drm_gem_object *gobj;
  207. struct radeon_bo *robj;
  208. int r;
  209. /* for now if someone requests domain CPU -
  210. * just make sure the buffer is finished with */
  211. /* just do a BO wait for now */
  212. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  213. if (gobj == NULL) {
  214. return -ENOENT;
  215. }
  216. robj = gem_to_radeon_bo(gobj);
  217. r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
  218. drm_gem_object_unreference_unlocked(gobj);
  219. return r;
  220. }
  221. int radeon_mode_dumb_mmap(struct drm_file *filp,
  222. struct drm_device *dev,
  223. uint32_t handle, uint64_t *offset_p)
  224. {
  225. struct drm_gem_object *gobj;
  226. struct radeon_bo *robj;
  227. gobj = drm_gem_object_lookup(dev, filp, handle);
  228. if (gobj == NULL) {
  229. return -ENOENT;
  230. }
  231. robj = gem_to_radeon_bo(gobj);
  232. *offset_p = radeon_bo_mmap_offset(robj);
  233. drm_gem_object_unreference_unlocked(gobj);
  234. return 0;
  235. }
  236. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  237. struct drm_file *filp)
  238. {
  239. struct drm_radeon_gem_mmap *args = data;
  240. return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
  241. }
  242. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  243. struct drm_file *filp)
  244. {
  245. struct drm_radeon_gem_busy *args = data;
  246. struct drm_gem_object *gobj;
  247. struct radeon_bo *robj;
  248. int r;
  249. uint32_t cur_placement = 0;
  250. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  251. if (gobj == NULL) {
  252. return -ENOENT;
  253. }
  254. robj = gem_to_radeon_bo(gobj);
  255. r = radeon_bo_wait(robj, &cur_placement, true);
  256. switch (cur_placement) {
  257. case TTM_PL_VRAM:
  258. args->domain = RADEON_GEM_DOMAIN_VRAM;
  259. break;
  260. case TTM_PL_TT:
  261. args->domain = RADEON_GEM_DOMAIN_GTT;
  262. break;
  263. case TTM_PL_SYSTEM:
  264. args->domain = RADEON_GEM_DOMAIN_CPU;
  265. default:
  266. break;
  267. }
  268. drm_gem_object_unreference_unlocked(gobj);
  269. return r;
  270. }
  271. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  272. struct drm_file *filp)
  273. {
  274. struct drm_radeon_gem_wait_idle *args = data;
  275. struct drm_gem_object *gobj;
  276. struct radeon_bo *robj;
  277. int r;
  278. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  279. if (gobj == NULL) {
  280. return -ENOENT;
  281. }
  282. robj = gem_to_radeon_bo(gobj);
  283. r = radeon_bo_wait(robj, NULL, false);
  284. /* callback hw specific functions if any */
  285. if (robj->rdev->asic->ioctl_wait_idle)
  286. robj->rdev->asic->ioctl_wait_idle(robj->rdev, robj);
  287. drm_gem_object_unreference_unlocked(gobj);
  288. return r;
  289. }
  290. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  291. struct drm_file *filp)
  292. {
  293. struct drm_radeon_gem_set_tiling *args = data;
  294. struct drm_gem_object *gobj;
  295. struct radeon_bo *robj;
  296. int r = 0;
  297. DRM_DEBUG("%d \n", args->handle);
  298. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  299. if (gobj == NULL)
  300. return -ENOENT;
  301. robj = gem_to_radeon_bo(gobj);
  302. r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
  303. drm_gem_object_unreference_unlocked(gobj);
  304. return r;
  305. }
  306. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  307. struct drm_file *filp)
  308. {
  309. struct drm_radeon_gem_get_tiling *args = data;
  310. struct drm_gem_object *gobj;
  311. struct radeon_bo *rbo;
  312. int r = 0;
  313. DRM_DEBUG("\n");
  314. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  315. if (gobj == NULL)
  316. return -ENOENT;
  317. rbo = gem_to_radeon_bo(gobj);
  318. r = radeon_bo_reserve(rbo, false);
  319. if (unlikely(r != 0))
  320. goto out;
  321. radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
  322. radeon_bo_unreserve(rbo);
  323. out:
  324. drm_gem_object_unreference_unlocked(gobj);
  325. return r;
  326. }
  327. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  328. struct drm_file *filp)
  329. {
  330. struct drm_radeon_gem_va *args = data;
  331. struct drm_gem_object *gobj;
  332. struct radeon_device *rdev = dev->dev_private;
  333. struct radeon_fpriv *fpriv = filp->driver_priv;
  334. struct radeon_bo *rbo;
  335. struct radeon_bo_va *bo_va;
  336. u32 invalid_flags;
  337. int r = 0;
  338. if (!rdev->vm_manager.enabled) {
  339. args->operation = RADEON_VA_RESULT_ERROR;
  340. return -ENOTTY;
  341. }
  342. /* !! DONT REMOVE !!
  343. * We don't support vm_id yet, to be sure we don't have have broken
  344. * userspace, reject anyone trying to use non 0 value thus moving
  345. * forward we can use those fields without breaking existant userspace
  346. */
  347. if (args->vm_id) {
  348. args->operation = RADEON_VA_RESULT_ERROR;
  349. return -EINVAL;
  350. }
  351. if (args->offset < RADEON_VA_RESERVED_SIZE) {
  352. dev_err(&dev->pdev->dev,
  353. "offset 0x%lX is in reserved area 0x%X\n",
  354. (unsigned long)args->offset,
  355. RADEON_VA_RESERVED_SIZE);
  356. args->operation = RADEON_VA_RESULT_ERROR;
  357. return -EINVAL;
  358. }
  359. /* don't remove, we need to enforce userspace to set the snooped flag
  360. * otherwise we will endup with broken userspace and we won't be able
  361. * to enable this feature without adding new interface
  362. */
  363. invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
  364. if ((args->flags & invalid_flags)) {
  365. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  366. args->flags, invalid_flags);
  367. args->operation = RADEON_VA_RESULT_ERROR;
  368. return -EINVAL;
  369. }
  370. if (!(args->flags & RADEON_VM_PAGE_SNOOPED)) {
  371. dev_err(&dev->pdev->dev, "only supported snooped mapping for now\n");
  372. args->operation = RADEON_VA_RESULT_ERROR;
  373. return -EINVAL;
  374. }
  375. switch (args->operation) {
  376. case RADEON_VA_MAP:
  377. case RADEON_VA_UNMAP:
  378. break;
  379. default:
  380. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  381. args->operation);
  382. args->operation = RADEON_VA_RESULT_ERROR;
  383. return -EINVAL;
  384. }
  385. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  386. if (gobj == NULL) {
  387. args->operation = RADEON_VA_RESULT_ERROR;
  388. return -ENOENT;
  389. }
  390. rbo = gem_to_radeon_bo(gobj);
  391. r = radeon_bo_reserve(rbo, false);
  392. if (r) {
  393. args->operation = RADEON_VA_RESULT_ERROR;
  394. drm_gem_object_unreference_unlocked(gobj);
  395. return r;
  396. }
  397. switch (args->operation) {
  398. case RADEON_VA_MAP:
  399. bo_va = radeon_bo_va(rbo, &fpriv->vm);
  400. if (bo_va) {
  401. args->operation = RADEON_VA_RESULT_VA_EXIST;
  402. args->offset = bo_va->soffset;
  403. goto out;
  404. }
  405. r = radeon_vm_bo_add(rdev, &fpriv->vm, rbo,
  406. args->offset, args->flags);
  407. break;
  408. case RADEON_VA_UNMAP:
  409. r = radeon_vm_bo_rmv(rdev, &fpriv->vm, rbo);
  410. break;
  411. default:
  412. break;
  413. }
  414. args->operation = RADEON_VA_RESULT_OK;
  415. if (r) {
  416. args->operation = RADEON_VA_RESULT_ERROR;
  417. }
  418. out:
  419. radeon_bo_unreserve(rbo);
  420. drm_gem_object_unreference_unlocked(gobj);
  421. return r;
  422. }
  423. int radeon_mode_dumb_create(struct drm_file *file_priv,
  424. struct drm_device *dev,
  425. struct drm_mode_create_dumb *args)
  426. {
  427. struct radeon_device *rdev = dev->dev_private;
  428. struct drm_gem_object *gobj;
  429. uint32_t handle;
  430. int r;
  431. args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  432. args->size = args->pitch * args->height;
  433. args->size = ALIGN(args->size, PAGE_SIZE);
  434. r = radeon_gem_object_create(rdev, args->size, 0,
  435. RADEON_GEM_DOMAIN_VRAM,
  436. false, ttm_bo_type_device,
  437. &gobj);
  438. if (r)
  439. return -ENOMEM;
  440. r = drm_gem_handle_create(file_priv, gobj, &handle);
  441. /* drop reference from allocate - handle holds it now */
  442. drm_gem_object_unreference_unlocked(gobj);
  443. if (r) {
  444. return r;
  445. }
  446. args->handle = handle;
  447. return 0;
  448. }
  449. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  450. struct drm_device *dev,
  451. uint32_t handle)
  452. {
  453. return drm_gem_handle_delete(file_priv, handle);
  454. }