mga_dma.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "drm_sarea.h"
  39. #include "mga_drm.h"
  40. #include "mga_drv.h"
  41. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  42. #define MGA_FREELIST_DEBUG 0
  43. #define MINIMAL_CLEANUP 0
  44. #define FULL_CLEANUP 1
  45. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  46. /* ================================================================
  47. * Engine control
  48. */
  49. int mga_do_wait_for_idle(drm_mga_private_t *dev_priv)
  50. {
  51. u32 status = 0;
  52. int i;
  53. DRM_DEBUG("\n");
  54. for (i = 0; i < dev_priv->usec_timeout; i++) {
  55. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  56. if (status == MGA_ENDPRDMASTS) {
  57. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  58. return 0;
  59. }
  60. DRM_UDELAY(1);
  61. }
  62. #if MGA_DMA_DEBUG
  63. DRM_ERROR("failed!\n");
  64. DRM_INFO(" status=0x%08x\n", status);
  65. #endif
  66. return -EBUSY;
  67. }
  68. static int mga_do_dma_reset(drm_mga_private_t *dev_priv)
  69. {
  70. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  71. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  72. DRM_DEBUG("\n");
  73. /* The primary DMA stream should look like new right about now.
  74. */
  75. primary->tail = 0;
  76. primary->space = primary->size;
  77. primary->last_flush = 0;
  78. sarea_priv->last_wrap = 0;
  79. /* FIXME: Reset counters, buffer ages etc...
  80. */
  81. /* FIXME: What else do we need to reinitialize? WARP stuff?
  82. */
  83. return 0;
  84. }
  85. /* ================================================================
  86. * Primary DMA stream
  87. */
  88. void mga_do_dma_flush(drm_mga_private_t *dev_priv)
  89. {
  90. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  91. u32 head, tail;
  92. u32 status = 0;
  93. int i;
  94. DMA_LOCALS;
  95. DRM_DEBUG("\n");
  96. /* We need to wait so that we can do an safe flush */
  97. for (i = 0; i < dev_priv->usec_timeout; i++) {
  98. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  99. if (status == MGA_ENDPRDMASTS)
  100. break;
  101. DRM_UDELAY(1);
  102. }
  103. if (primary->tail == primary->last_flush) {
  104. DRM_DEBUG(" bailing out...\n");
  105. return;
  106. }
  107. tail = primary->tail + dev_priv->primary->offset;
  108. /* We need to pad the stream between flushes, as the card
  109. * actually (partially?) reads the first of these commands.
  110. * See page 4-16 in the G400 manual, middle of the page or so.
  111. */
  112. BEGIN_DMA(1);
  113. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  114. MGA_DMAPAD, 0x00000000,
  115. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  116. ADVANCE_DMA();
  117. primary->last_flush = primary->tail;
  118. head = MGA_READ(MGA_PRIMADDRESS);
  119. if (head <= tail)
  120. primary->space = primary->size - primary->tail;
  121. else
  122. primary->space = head - tail;
  123. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  124. DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
  125. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  126. mga_flush_write_combine();
  127. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  128. DRM_DEBUG("done.\n");
  129. }
  130. void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv)
  131. {
  132. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  133. u32 head, tail;
  134. DMA_LOCALS;
  135. DRM_DEBUG("\n");
  136. BEGIN_DMA_WRAP();
  137. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  138. MGA_DMAPAD, 0x00000000,
  139. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  140. ADVANCE_DMA();
  141. tail = primary->tail + dev_priv->primary->offset;
  142. primary->tail = 0;
  143. primary->last_flush = 0;
  144. primary->last_wrap++;
  145. head = MGA_READ(MGA_PRIMADDRESS);
  146. if (head == dev_priv->primary->offset)
  147. primary->space = primary->size;
  148. else
  149. primary->space = head - dev_priv->primary->offset;
  150. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  151. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  152. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  153. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  154. mga_flush_write_combine();
  155. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  156. set_bit(0, &primary->wrapped);
  157. DRM_DEBUG("done.\n");
  158. }
  159. void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv)
  160. {
  161. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  162. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  163. u32 head = dev_priv->primary->offset;
  164. DRM_DEBUG("\n");
  165. sarea_priv->last_wrap++;
  166. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  167. mga_flush_write_combine();
  168. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  169. clear_bit(0, &primary->wrapped);
  170. DRM_DEBUG("done.\n");
  171. }
  172. /* ================================================================
  173. * Freelist management
  174. */
  175. #define MGA_BUFFER_USED (~0)
  176. #define MGA_BUFFER_FREE 0
  177. #if MGA_FREELIST_DEBUG
  178. static void mga_freelist_print(struct drm_device *dev)
  179. {
  180. drm_mga_private_t *dev_priv = dev->dev_private;
  181. drm_mga_freelist_t *entry;
  182. DRM_INFO("\n");
  183. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  184. dev_priv->sarea_priv->last_dispatch,
  185. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  186. dev_priv->primary->offset));
  187. DRM_INFO("current freelist:\n");
  188. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  189. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  190. entry, entry->buf->idx, entry->age.head,
  191. (unsigned long)(entry->age.head - dev_priv->primary->offset));
  192. }
  193. DRM_INFO("\n");
  194. }
  195. #endif
  196. static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv)
  197. {
  198. struct drm_device_dma *dma = dev->dma;
  199. struct drm_buf *buf;
  200. drm_mga_buf_priv_t *buf_priv;
  201. drm_mga_freelist_t *entry;
  202. int i;
  203. DRM_DEBUG("count=%d\n", dma->buf_count);
  204. dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  205. if (dev_priv->head == NULL)
  206. return -ENOMEM;
  207. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  208. for (i = 0; i < dma->buf_count; i++) {
  209. buf = dma->buflist[i];
  210. buf_priv = buf->dev_private;
  211. entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  212. if (entry == NULL)
  213. return -ENOMEM;
  214. entry->next = dev_priv->head->next;
  215. entry->prev = dev_priv->head;
  216. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  217. entry->buf = buf;
  218. if (dev_priv->head->next != NULL)
  219. dev_priv->head->next->prev = entry;
  220. if (entry->next == NULL)
  221. dev_priv->tail = entry;
  222. buf_priv->list_entry = entry;
  223. buf_priv->discard = 0;
  224. buf_priv->dispatched = 0;
  225. dev_priv->head->next = entry;
  226. }
  227. return 0;
  228. }
  229. static void mga_freelist_cleanup(struct drm_device *dev)
  230. {
  231. drm_mga_private_t *dev_priv = dev->dev_private;
  232. drm_mga_freelist_t *entry;
  233. drm_mga_freelist_t *next;
  234. DRM_DEBUG("\n");
  235. entry = dev_priv->head;
  236. while (entry) {
  237. next = entry->next;
  238. kfree(entry);
  239. entry = next;
  240. }
  241. dev_priv->head = dev_priv->tail = NULL;
  242. }
  243. #if 0
  244. /* FIXME: Still needed?
  245. */
  246. static void mga_freelist_reset(struct drm_device *dev)
  247. {
  248. struct drm_device_dma *dma = dev->dma;
  249. struct drm_buf *buf;
  250. drm_mga_buf_priv_t *buf_priv;
  251. int i;
  252. for (i = 0; i < dma->buf_count; i++) {
  253. buf = dma->buflist[i];
  254. buf_priv = buf->dev_private;
  255. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  256. }
  257. }
  258. #endif
  259. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  260. {
  261. drm_mga_private_t *dev_priv = dev->dev_private;
  262. drm_mga_freelist_t *next;
  263. drm_mga_freelist_t *prev;
  264. drm_mga_freelist_t *tail = dev_priv->tail;
  265. u32 head, wrap;
  266. DRM_DEBUG("\n");
  267. head = MGA_READ(MGA_PRIMADDRESS);
  268. wrap = dev_priv->sarea_priv->last_wrap;
  269. DRM_DEBUG(" tail=0x%06lx %d\n",
  270. tail->age.head ?
  271. (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
  272. tail->age.wrap);
  273. DRM_DEBUG(" head=0x%06lx %d\n",
  274. (unsigned long)(head - dev_priv->primary->offset), wrap);
  275. if (TEST_AGE(&tail->age, head, wrap)) {
  276. prev = dev_priv->tail->prev;
  277. next = dev_priv->tail;
  278. prev->next = NULL;
  279. next->prev = next->next = NULL;
  280. dev_priv->tail = prev;
  281. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  282. return next->buf;
  283. }
  284. DRM_DEBUG("returning NULL!\n");
  285. return NULL;
  286. }
  287. int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf)
  288. {
  289. drm_mga_private_t *dev_priv = dev->dev_private;
  290. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  291. drm_mga_freelist_t *head, *entry, *prev;
  292. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  293. (unsigned long)(buf_priv->list_entry->age.head -
  294. dev_priv->primary->offset),
  295. buf_priv->list_entry->age.wrap);
  296. entry = buf_priv->list_entry;
  297. head = dev_priv->head;
  298. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  299. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  300. prev = dev_priv->tail;
  301. prev->next = entry;
  302. entry->prev = prev;
  303. entry->next = NULL;
  304. } else {
  305. prev = head->next;
  306. head->next = entry;
  307. prev->prev = entry;
  308. entry->prev = head;
  309. entry->next = prev;
  310. }
  311. return 0;
  312. }
  313. /* ================================================================
  314. * DMA initialization, cleanup
  315. */
  316. int mga_driver_load(struct drm_device *dev, unsigned long flags)
  317. {
  318. drm_mga_private_t *dev_priv;
  319. int ret;
  320. dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL);
  321. if (!dev_priv)
  322. return -ENOMEM;
  323. dev->dev_private = (void *)dev_priv;
  324. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  325. dev_priv->chipset = flags;
  326. pci_set_master(dev->pdev);
  327. dev_priv->mmio_base = pci_resource_start(dev->pdev, 1);
  328. dev_priv->mmio_size = pci_resource_len(dev->pdev, 1);
  329. dev->counters += 3;
  330. dev->types[6] = _DRM_STAT_IRQ;
  331. dev->types[7] = _DRM_STAT_PRIMARY;
  332. dev->types[8] = _DRM_STAT_SECONDARY;
  333. ret = drm_vblank_init(dev, 1);
  334. if (ret) {
  335. (void) mga_driver_unload(dev);
  336. return ret;
  337. }
  338. return 0;
  339. }
  340. #if __OS_HAS_AGP
  341. /**
  342. * Bootstrap the driver for AGP DMA.
  343. *
  344. * \todo
  345. * Investigate whether there is any benefit to storing the WARP microcode in
  346. * AGP memory. If not, the microcode may as well always be put in PCI
  347. * memory.
  348. *
  349. * \todo
  350. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  351. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  352. * an easy way to determine this.
  353. *
  354. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  355. */
  356. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  357. drm_mga_dma_bootstrap_t *dma_bs)
  358. {
  359. drm_mga_private_t *const dev_priv =
  360. (drm_mga_private_t *) dev->dev_private;
  361. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  362. int err;
  363. unsigned offset;
  364. const unsigned secondary_size = dma_bs->secondary_bin_count
  365. * dma_bs->secondary_bin_size;
  366. const unsigned agp_size = (dma_bs->agp_size << 20);
  367. struct drm_buf_desc req;
  368. struct drm_agp_mode mode;
  369. struct drm_agp_info info;
  370. struct drm_agp_buffer agp_req;
  371. struct drm_agp_binding bind_req;
  372. /* Acquire AGP. */
  373. err = drm_agp_acquire(dev);
  374. if (err) {
  375. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  376. return err;
  377. }
  378. err = drm_agp_info(dev, &info);
  379. if (err) {
  380. DRM_ERROR("Unable to get AGP info: %d\n", err);
  381. return err;
  382. }
  383. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  384. err = drm_agp_enable(dev, mode);
  385. if (err) {
  386. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  387. return err;
  388. }
  389. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  390. * need to have the AGP mode "manually" set.
  391. */
  392. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  393. if (mode.mode & 0x02)
  394. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  395. else
  396. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  397. }
  398. /* Allocate and bind AGP memory. */
  399. agp_req.size = agp_size;
  400. agp_req.type = 0;
  401. err = drm_agp_alloc(dev, &agp_req);
  402. if (err) {
  403. dev_priv->agp_size = 0;
  404. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  405. dma_bs->agp_size);
  406. return err;
  407. }
  408. dev_priv->agp_size = agp_size;
  409. dev_priv->agp_handle = agp_req.handle;
  410. bind_req.handle = agp_req.handle;
  411. bind_req.offset = 0;
  412. err = drm_agp_bind(dev, &bind_req);
  413. if (err) {
  414. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  415. return err;
  416. }
  417. /* Make drm_addbufs happy by not trying to create a mapping for less
  418. * than a page.
  419. */
  420. if (warp_size < PAGE_SIZE)
  421. warp_size = PAGE_SIZE;
  422. offset = 0;
  423. err = drm_addmap(dev, offset, warp_size,
  424. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  425. if (err) {
  426. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  427. return err;
  428. }
  429. offset += warp_size;
  430. err = drm_addmap(dev, offset, dma_bs->primary_size,
  431. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  432. if (err) {
  433. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  434. return err;
  435. }
  436. offset += dma_bs->primary_size;
  437. err = drm_addmap(dev, offset, secondary_size,
  438. _DRM_AGP, 0, &dev->agp_buffer_map);
  439. if (err) {
  440. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  441. return err;
  442. }
  443. (void)memset(&req, 0, sizeof(req));
  444. req.count = dma_bs->secondary_bin_count;
  445. req.size = dma_bs->secondary_bin_size;
  446. req.flags = _DRM_AGP_BUFFER;
  447. req.agp_start = offset;
  448. err = drm_addbufs_agp(dev, &req);
  449. if (err) {
  450. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  451. return err;
  452. }
  453. {
  454. struct drm_map_list *_entry;
  455. unsigned long agp_token = 0;
  456. list_for_each_entry(_entry, &dev->maplist, head) {
  457. if (_entry->map == dev->agp_buffer_map)
  458. agp_token = _entry->user_token;
  459. }
  460. if (!agp_token)
  461. return -EFAULT;
  462. dev->agp_buffer_token = agp_token;
  463. }
  464. offset += secondary_size;
  465. err = drm_addmap(dev, offset, agp_size - offset,
  466. _DRM_AGP, 0, &dev_priv->agp_textures);
  467. if (err) {
  468. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  469. return err;
  470. }
  471. drm_core_ioremap(dev_priv->warp, dev);
  472. drm_core_ioremap(dev_priv->primary, dev);
  473. drm_core_ioremap(dev->agp_buffer_map, dev);
  474. if (!dev_priv->warp->handle ||
  475. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  476. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  477. dev_priv->warp->handle, dev_priv->primary->handle,
  478. dev->agp_buffer_map->handle);
  479. return -ENOMEM;
  480. }
  481. dev_priv->dma_access = MGA_PAGPXFER;
  482. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  483. DRM_INFO("Initialized card for AGP DMA.\n");
  484. return 0;
  485. }
  486. #else
  487. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  488. drm_mga_dma_bootstrap_t *dma_bs)
  489. {
  490. return -EINVAL;
  491. }
  492. #endif
  493. /**
  494. * Bootstrap the driver for PCI DMA.
  495. *
  496. * \todo
  497. * The algorithm for decreasing the size of the primary DMA buffer could be
  498. * better. The size should be rounded up to the nearest page size, then
  499. * decrease the request size by a single page each pass through the loop.
  500. *
  501. * \todo
  502. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  503. * The same goes for drm_addbufs_pci.
  504. *
  505. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  506. */
  507. static int mga_do_pci_dma_bootstrap(struct drm_device *dev,
  508. drm_mga_dma_bootstrap_t *dma_bs)
  509. {
  510. drm_mga_private_t *const dev_priv =
  511. (drm_mga_private_t *) dev->dev_private;
  512. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  513. unsigned int primary_size;
  514. unsigned int bin_count;
  515. int err;
  516. struct drm_buf_desc req;
  517. if (dev->dma == NULL) {
  518. DRM_ERROR("dev->dma is NULL\n");
  519. return -EFAULT;
  520. }
  521. /* Make drm_addbufs happy by not trying to create a mapping for less
  522. * than a page.
  523. */
  524. if (warp_size < PAGE_SIZE)
  525. warp_size = PAGE_SIZE;
  526. /* The proper alignment is 0x100 for this mapping */
  527. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  528. _DRM_READ_ONLY, &dev_priv->warp);
  529. if (err != 0) {
  530. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  531. err);
  532. return err;
  533. }
  534. /* Other than the bottom two bits being used to encode other
  535. * information, there don't appear to be any restrictions on the
  536. * alignment of the primary or secondary DMA buffers.
  537. */
  538. for (primary_size = dma_bs->primary_size; primary_size != 0;
  539. primary_size >>= 1) {
  540. /* The proper alignment for this mapping is 0x04 */
  541. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  542. _DRM_READ_ONLY, &dev_priv->primary);
  543. if (!err)
  544. break;
  545. }
  546. if (err != 0) {
  547. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  548. return -ENOMEM;
  549. }
  550. if (dev_priv->primary->size != dma_bs->primary_size) {
  551. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  552. dma_bs->primary_size,
  553. (unsigned)dev_priv->primary->size);
  554. dma_bs->primary_size = dev_priv->primary->size;
  555. }
  556. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  557. bin_count--) {
  558. (void)memset(&req, 0, sizeof(req));
  559. req.count = bin_count;
  560. req.size = dma_bs->secondary_bin_size;
  561. err = drm_addbufs_pci(dev, &req);
  562. if (!err)
  563. break;
  564. }
  565. if (bin_count == 0) {
  566. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  567. return err;
  568. }
  569. if (bin_count != dma_bs->secondary_bin_count) {
  570. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  571. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  572. dma_bs->secondary_bin_count = bin_count;
  573. }
  574. dev_priv->dma_access = 0;
  575. dev_priv->wagp_enable = 0;
  576. dma_bs->agp_mode = 0;
  577. DRM_INFO("Initialized card for PCI DMA.\n");
  578. return 0;
  579. }
  580. static int mga_do_dma_bootstrap(struct drm_device *dev,
  581. drm_mga_dma_bootstrap_t *dma_bs)
  582. {
  583. const int is_agp = (dma_bs->agp_mode != 0) && drm_pci_device_is_agp(dev);
  584. int err;
  585. drm_mga_private_t *const dev_priv =
  586. (drm_mga_private_t *) dev->dev_private;
  587. dev_priv->used_new_dma_init = 1;
  588. /* The first steps are the same for both PCI and AGP based DMA. Map
  589. * the cards MMIO registers and map a status page.
  590. */
  591. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  592. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  593. if (err) {
  594. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  595. return err;
  596. }
  597. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  598. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  599. &dev_priv->status);
  600. if (err) {
  601. DRM_ERROR("Unable to map status region: %d\n", err);
  602. return err;
  603. }
  604. /* The DMA initialization procedure is slightly different for PCI and
  605. * AGP cards. AGP cards just allocate a large block of AGP memory and
  606. * carve off portions of it for internal uses. The remaining memory
  607. * is returned to user-mode to be used for AGP textures.
  608. */
  609. if (is_agp)
  610. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  611. /* If we attempted to initialize the card for AGP DMA but failed,
  612. * clean-up any mess that may have been created.
  613. */
  614. if (err)
  615. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  616. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  617. * but we also try to initialized AGP cards that could not be
  618. * initialized for AGP DMA. This covers the case where we have an AGP
  619. * card in a system with an unsupported AGP chipset. In that case the
  620. * card will be detected as AGP, but we won't be able to allocate any
  621. * AGP memory, etc.
  622. */
  623. if (!is_agp || err)
  624. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  625. return err;
  626. }
  627. int mga_dma_bootstrap(struct drm_device *dev, void *data,
  628. struct drm_file *file_priv)
  629. {
  630. drm_mga_dma_bootstrap_t *bootstrap = data;
  631. int err;
  632. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  633. const drm_mga_private_t *const dev_priv =
  634. (drm_mga_private_t *) dev->dev_private;
  635. err = mga_do_dma_bootstrap(dev, bootstrap);
  636. if (err) {
  637. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  638. return err;
  639. }
  640. if (dev_priv->agp_textures != NULL) {
  641. bootstrap->texture_handle = dev_priv->agp_textures->offset;
  642. bootstrap->texture_size = dev_priv->agp_textures->size;
  643. } else {
  644. bootstrap->texture_handle = 0;
  645. bootstrap->texture_size = 0;
  646. }
  647. bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
  648. return err;
  649. }
  650. static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init)
  651. {
  652. drm_mga_private_t *dev_priv;
  653. int ret;
  654. DRM_DEBUG("\n");
  655. dev_priv = dev->dev_private;
  656. if (init->sgram)
  657. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  658. else
  659. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  660. dev_priv->maccess = init->maccess;
  661. dev_priv->fb_cpp = init->fb_cpp;
  662. dev_priv->front_offset = init->front_offset;
  663. dev_priv->front_pitch = init->front_pitch;
  664. dev_priv->back_offset = init->back_offset;
  665. dev_priv->back_pitch = init->back_pitch;
  666. dev_priv->depth_cpp = init->depth_cpp;
  667. dev_priv->depth_offset = init->depth_offset;
  668. dev_priv->depth_pitch = init->depth_pitch;
  669. /* FIXME: Need to support AGP textures...
  670. */
  671. dev_priv->texture_offset = init->texture_offset[0];
  672. dev_priv->texture_size = init->texture_size[0];
  673. dev_priv->sarea = drm_getsarea(dev);
  674. if (!dev_priv->sarea) {
  675. DRM_ERROR("failed to find sarea!\n");
  676. return -EINVAL;
  677. }
  678. if (!dev_priv->used_new_dma_init) {
  679. dev_priv->dma_access = MGA_PAGPXFER;
  680. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  681. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  682. if (!dev_priv->status) {
  683. DRM_ERROR("failed to find status page!\n");
  684. return -EINVAL;
  685. }
  686. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  687. if (!dev_priv->mmio) {
  688. DRM_ERROR("failed to find mmio region!\n");
  689. return -EINVAL;
  690. }
  691. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  692. if (!dev_priv->warp) {
  693. DRM_ERROR("failed to find warp microcode region!\n");
  694. return -EINVAL;
  695. }
  696. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  697. if (!dev_priv->primary) {
  698. DRM_ERROR("failed to find primary dma region!\n");
  699. return -EINVAL;
  700. }
  701. dev->agp_buffer_token = init->buffers_offset;
  702. dev->agp_buffer_map =
  703. drm_core_findmap(dev, init->buffers_offset);
  704. if (!dev->agp_buffer_map) {
  705. DRM_ERROR("failed to find dma buffer region!\n");
  706. return -EINVAL;
  707. }
  708. drm_core_ioremap(dev_priv->warp, dev);
  709. drm_core_ioremap(dev_priv->primary, dev);
  710. drm_core_ioremap(dev->agp_buffer_map, dev);
  711. }
  712. dev_priv->sarea_priv =
  713. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  714. init->sarea_priv_offset);
  715. if (!dev_priv->warp->handle ||
  716. !dev_priv->primary->handle ||
  717. ((dev_priv->dma_access != 0) &&
  718. ((dev->agp_buffer_map == NULL) ||
  719. (dev->agp_buffer_map->handle == NULL)))) {
  720. DRM_ERROR("failed to ioremap agp regions!\n");
  721. return -ENOMEM;
  722. }
  723. ret = mga_warp_install_microcode(dev_priv);
  724. if (ret < 0) {
  725. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  726. return ret;
  727. }
  728. ret = mga_warp_init(dev_priv);
  729. if (ret < 0) {
  730. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  731. return ret;
  732. }
  733. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  734. mga_do_wait_for_idle(dev_priv);
  735. /* Init the primary DMA registers.
  736. */
  737. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  738. #if 0
  739. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  740. MGA_PRIMPTREN1); /* DWGSYNC */
  741. #endif
  742. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  743. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  744. + dev_priv->primary->size);
  745. dev_priv->prim.size = dev_priv->primary->size;
  746. dev_priv->prim.tail = 0;
  747. dev_priv->prim.space = dev_priv->prim.size;
  748. dev_priv->prim.wrapped = 0;
  749. dev_priv->prim.last_flush = 0;
  750. dev_priv->prim.last_wrap = 0;
  751. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  752. dev_priv->prim.status[0] = dev_priv->primary->offset;
  753. dev_priv->prim.status[1] = 0;
  754. dev_priv->sarea_priv->last_wrap = 0;
  755. dev_priv->sarea_priv->last_frame.head = 0;
  756. dev_priv->sarea_priv->last_frame.wrap = 0;
  757. if (mga_freelist_init(dev, dev_priv) < 0) {
  758. DRM_ERROR("could not initialize freelist\n");
  759. return -ENOMEM;
  760. }
  761. return 0;
  762. }
  763. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  764. {
  765. int err = 0;
  766. DRM_DEBUG("\n");
  767. /* Make sure interrupts are disabled here because the uninstall ioctl
  768. * may not have been called from userspace and after dev_private
  769. * is freed, it's too late.
  770. */
  771. if (dev->irq_enabled)
  772. drm_irq_uninstall(dev);
  773. if (dev->dev_private) {
  774. drm_mga_private_t *dev_priv = dev->dev_private;
  775. if ((dev_priv->warp != NULL)
  776. && (dev_priv->warp->type != _DRM_CONSISTENT))
  777. drm_core_ioremapfree(dev_priv->warp, dev);
  778. if ((dev_priv->primary != NULL)
  779. && (dev_priv->primary->type != _DRM_CONSISTENT))
  780. drm_core_ioremapfree(dev_priv->primary, dev);
  781. if (dev->agp_buffer_map != NULL)
  782. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  783. if (dev_priv->used_new_dma_init) {
  784. #if __OS_HAS_AGP
  785. if (dev_priv->agp_handle != 0) {
  786. struct drm_agp_binding unbind_req;
  787. struct drm_agp_buffer free_req;
  788. unbind_req.handle = dev_priv->agp_handle;
  789. drm_agp_unbind(dev, &unbind_req);
  790. free_req.handle = dev_priv->agp_handle;
  791. drm_agp_free(dev, &free_req);
  792. dev_priv->agp_textures = NULL;
  793. dev_priv->agp_size = 0;
  794. dev_priv->agp_handle = 0;
  795. }
  796. if ((dev->agp != NULL) && dev->agp->acquired)
  797. err = drm_agp_release(dev);
  798. #endif
  799. }
  800. dev_priv->warp = NULL;
  801. dev_priv->primary = NULL;
  802. dev_priv->sarea = NULL;
  803. dev_priv->sarea_priv = NULL;
  804. dev->agp_buffer_map = NULL;
  805. if (full_cleanup) {
  806. dev_priv->mmio = NULL;
  807. dev_priv->status = NULL;
  808. dev_priv->used_new_dma_init = 0;
  809. }
  810. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  811. dev_priv->warp_pipe = 0;
  812. memset(dev_priv->warp_pipe_phys, 0,
  813. sizeof(dev_priv->warp_pipe_phys));
  814. if (dev_priv->head != NULL)
  815. mga_freelist_cleanup(dev);
  816. }
  817. return err;
  818. }
  819. int mga_dma_init(struct drm_device *dev, void *data,
  820. struct drm_file *file_priv)
  821. {
  822. drm_mga_init_t *init = data;
  823. int err;
  824. LOCK_TEST_WITH_RETURN(dev, file_priv);
  825. switch (init->func) {
  826. case MGA_INIT_DMA:
  827. err = mga_do_init_dma(dev, init);
  828. if (err)
  829. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  830. return err;
  831. case MGA_CLEANUP_DMA:
  832. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  833. }
  834. return -EINVAL;
  835. }
  836. /* ================================================================
  837. * Primary DMA stream management
  838. */
  839. int mga_dma_flush(struct drm_device *dev, void *data,
  840. struct drm_file *file_priv)
  841. {
  842. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  843. struct drm_lock *lock = data;
  844. LOCK_TEST_WITH_RETURN(dev, file_priv);
  845. DRM_DEBUG("%s%s%s\n",
  846. (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  847. (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  848. (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  849. WRAP_WAIT_WITH_RETURN(dev_priv);
  850. if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL))
  851. mga_do_dma_flush(dev_priv);
  852. if (lock->flags & _DRM_LOCK_QUIESCENT) {
  853. #if MGA_DMA_DEBUG
  854. int ret = mga_do_wait_for_idle(dev_priv);
  855. if (ret < 0)
  856. DRM_INFO("-EBUSY\n");
  857. return ret;
  858. #else
  859. return mga_do_wait_for_idle(dev_priv);
  860. #endif
  861. } else {
  862. return 0;
  863. }
  864. }
  865. int mga_dma_reset(struct drm_device *dev, void *data,
  866. struct drm_file *file_priv)
  867. {
  868. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  869. LOCK_TEST_WITH_RETURN(dev, file_priv);
  870. return mga_do_dma_reset(dev_priv);
  871. }
  872. /* ================================================================
  873. * DMA buffer management
  874. */
  875. static int mga_dma_get_buffers(struct drm_device *dev,
  876. struct drm_file *file_priv, struct drm_dma *d)
  877. {
  878. struct drm_buf *buf;
  879. int i;
  880. for (i = d->granted_count; i < d->request_count; i++) {
  881. buf = mga_freelist_get(dev);
  882. if (!buf)
  883. return -EAGAIN;
  884. buf->file_priv = file_priv;
  885. if (DRM_COPY_TO_USER(&d->request_indices[i],
  886. &buf->idx, sizeof(buf->idx)))
  887. return -EFAULT;
  888. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  889. &buf->total, sizeof(buf->total)))
  890. return -EFAULT;
  891. d->granted_count++;
  892. }
  893. return 0;
  894. }
  895. int mga_dma_buffers(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv)
  897. {
  898. struct drm_device_dma *dma = dev->dma;
  899. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  900. struct drm_dma *d = data;
  901. int ret = 0;
  902. LOCK_TEST_WITH_RETURN(dev, file_priv);
  903. /* Please don't send us buffers.
  904. */
  905. if (d->send_count != 0) {
  906. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  907. DRM_CURRENTPID, d->send_count);
  908. return -EINVAL;
  909. }
  910. /* We'll send you buffers.
  911. */
  912. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  913. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  914. DRM_CURRENTPID, d->request_count, dma->buf_count);
  915. return -EINVAL;
  916. }
  917. WRAP_TEST_WITH_RETURN(dev_priv);
  918. d->granted_count = 0;
  919. if (d->request_count)
  920. ret = mga_dma_get_buffers(dev, file_priv, d);
  921. return ret;
  922. }
  923. /**
  924. * Called just before the module is unloaded.
  925. */
  926. int mga_driver_unload(struct drm_device *dev)
  927. {
  928. kfree(dev->dev_private);
  929. dev->dev_private = NULL;
  930. return 0;
  931. }
  932. /**
  933. * Called when the last opener of the device is closed.
  934. */
  935. void mga_driver_lastclose(struct drm_device *dev)
  936. {
  937. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  938. }
  939. int mga_driver_dma_quiescent(struct drm_device *dev)
  940. {
  941. drm_mga_private_t *dev_priv = dev->dev_private;
  942. return mga_do_wait_for_idle(dev_priv);
  943. }