i915_suspend.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "intel_drv.h"
  30. #include "i915_reg.h"
  31. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  32. {
  33. struct drm_i915_private *dev_priv = dev->dev_private;
  34. u32 dpll_reg;
  35. /* On IVB, 3rd pipe shares PLL with another one */
  36. if (pipe > 1)
  37. return false;
  38. if (HAS_PCH_SPLIT(dev))
  39. dpll_reg = PCH_DPLL(pipe);
  40. else
  41. dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
  42. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  43. }
  44. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  45. {
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  48. u32 *array;
  49. int i;
  50. if (!i915_pipe_enabled(dev, pipe))
  51. return;
  52. if (HAS_PCH_SPLIT(dev))
  53. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  54. if (pipe == PIPE_A)
  55. array = dev_priv->save_palette_a;
  56. else
  57. array = dev_priv->save_palette_b;
  58. for (i = 0; i < 256; i++)
  59. array[i] = I915_READ(reg + (i << 2));
  60. }
  61. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  62. {
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  65. u32 *array;
  66. int i;
  67. if (!i915_pipe_enabled(dev, pipe))
  68. return;
  69. if (HAS_PCH_SPLIT(dev))
  70. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  71. if (pipe == PIPE_A)
  72. array = dev_priv->save_palette_a;
  73. else
  74. array = dev_priv->save_palette_b;
  75. for (i = 0; i < 256; i++)
  76. I915_WRITE(reg + (i << 2), array[i]);
  77. }
  78. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  79. {
  80. struct drm_i915_private *dev_priv = dev->dev_private;
  81. I915_WRITE8(index_port, reg);
  82. return I915_READ8(data_port);
  83. }
  84. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  85. {
  86. struct drm_i915_private *dev_priv = dev->dev_private;
  87. I915_READ8(st01);
  88. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  89. return I915_READ8(VGA_AR_DATA_READ);
  90. }
  91. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  92. {
  93. struct drm_i915_private *dev_priv = dev->dev_private;
  94. I915_READ8(st01);
  95. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  96. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  97. }
  98. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  99. {
  100. struct drm_i915_private *dev_priv = dev->dev_private;
  101. I915_WRITE8(index_port, reg);
  102. I915_WRITE8(data_port, val);
  103. }
  104. static void i915_save_vga(struct drm_device *dev)
  105. {
  106. struct drm_i915_private *dev_priv = dev->dev_private;
  107. int i;
  108. u16 cr_index, cr_data, st01;
  109. /* VGA color palette registers */
  110. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  111. /* MSR bits */
  112. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  113. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  114. cr_index = VGA_CR_INDEX_CGA;
  115. cr_data = VGA_CR_DATA_CGA;
  116. st01 = VGA_ST01_CGA;
  117. } else {
  118. cr_index = VGA_CR_INDEX_MDA;
  119. cr_data = VGA_CR_DATA_MDA;
  120. st01 = VGA_ST01_MDA;
  121. }
  122. /* CRT controller regs */
  123. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  124. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  125. (~0x80));
  126. for (i = 0; i <= 0x24; i++)
  127. dev_priv->saveCR[i] =
  128. i915_read_indexed(dev, cr_index, cr_data, i);
  129. /* Make sure we don't turn off CR group 0 writes */
  130. dev_priv->saveCR[0x11] &= ~0x80;
  131. /* Attribute controller registers */
  132. I915_READ8(st01);
  133. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  134. for (i = 0; i <= 0x14; i++)
  135. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  136. I915_READ8(st01);
  137. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  138. I915_READ8(st01);
  139. /* Graphics controller registers */
  140. for (i = 0; i < 9; i++)
  141. dev_priv->saveGR[i] =
  142. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  143. dev_priv->saveGR[0x10] =
  144. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  145. dev_priv->saveGR[0x11] =
  146. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  147. dev_priv->saveGR[0x18] =
  148. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  149. /* Sequencer registers */
  150. for (i = 0; i < 8; i++)
  151. dev_priv->saveSR[i] =
  152. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  153. }
  154. static void i915_restore_vga(struct drm_device *dev)
  155. {
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. int i;
  158. u16 cr_index, cr_data, st01;
  159. /* MSR bits */
  160. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  161. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  162. cr_index = VGA_CR_INDEX_CGA;
  163. cr_data = VGA_CR_DATA_CGA;
  164. st01 = VGA_ST01_CGA;
  165. } else {
  166. cr_index = VGA_CR_INDEX_MDA;
  167. cr_data = VGA_CR_DATA_MDA;
  168. st01 = VGA_ST01_MDA;
  169. }
  170. /* Sequencer registers, don't write SR07 */
  171. for (i = 0; i < 7; i++)
  172. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  173. dev_priv->saveSR[i]);
  174. /* CRT controller regs */
  175. /* Enable CR group 0 writes */
  176. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  177. for (i = 0; i <= 0x24; i++)
  178. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  179. /* Graphics controller regs */
  180. for (i = 0; i < 9; i++)
  181. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  182. dev_priv->saveGR[i]);
  183. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  184. dev_priv->saveGR[0x10]);
  185. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  186. dev_priv->saveGR[0x11]);
  187. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  188. dev_priv->saveGR[0x18]);
  189. /* Attribute controller registers */
  190. I915_READ8(st01); /* switch back to index mode */
  191. for (i = 0; i <= 0x14; i++)
  192. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  193. I915_READ8(st01); /* switch back to index mode */
  194. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  195. I915_READ8(st01);
  196. /* VGA color palette registers */
  197. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  198. }
  199. static void i915_save_modeset_reg(struct drm_device *dev)
  200. {
  201. struct drm_i915_private *dev_priv = dev->dev_private;
  202. int i;
  203. if (drm_core_check_feature(dev, DRIVER_MODESET))
  204. return;
  205. /* Cursor state */
  206. dev_priv->saveCURACNTR = I915_READ(_CURACNTR);
  207. dev_priv->saveCURAPOS = I915_READ(_CURAPOS);
  208. dev_priv->saveCURABASE = I915_READ(_CURABASE);
  209. dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);
  210. dev_priv->saveCURBPOS = I915_READ(_CURBPOS);
  211. dev_priv->saveCURBBASE = I915_READ(_CURBBASE);
  212. if (IS_GEN2(dev))
  213. dev_priv->saveCURSIZE = I915_READ(CURSIZE);
  214. if (HAS_PCH_SPLIT(dev)) {
  215. dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  216. dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  217. }
  218. /* Pipe & plane A info */
  219. dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);
  220. dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);
  221. if (HAS_PCH_SPLIT(dev)) {
  222. dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);
  223. dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);
  224. dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);
  225. } else {
  226. dev_priv->saveFPA0 = I915_READ(_FPA0);
  227. dev_priv->saveFPA1 = I915_READ(_FPA1);
  228. dev_priv->saveDPLL_A = I915_READ(_DPLL_A);
  229. }
  230. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  231. dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
  232. dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);
  233. dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);
  234. dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);
  235. dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);
  236. dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);
  237. dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);
  238. if (!HAS_PCH_SPLIT(dev))
  239. dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
  240. if (HAS_PCH_SPLIT(dev)) {
  241. dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
  242. dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
  243. dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
  244. dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
  245. dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
  246. dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
  247. dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
  248. dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
  249. dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
  250. dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);
  251. dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
  252. dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
  253. dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
  254. dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
  255. dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
  256. dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
  257. }
  258. dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);
  259. dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
  260. dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);
  261. dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);
  262. dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);
  263. if (INTEL_INFO(dev)->gen >= 4) {
  264. dev_priv->saveDSPASURF = I915_READ(_DSPASURF);
  265. dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
  266. }
  267. i915_save_palette(dev, PIPE_A);
  268. dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);
  269. /* Pipe & plane B info */
  270. dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);
  271. dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);
  272. if (HAS_PCH_SPLIT(dev)) {
  273. dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);
  274. dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);
  275. dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);
  276. } else {
  277. dev_priv->saveFPB0 = I915_READ(_FPB0);
  278. dev_priv->saveFPB1 = I915_READ(_FPB1);
  279. dev_priv->saveDPLL_B = I915_READ(_DPLL_B);
  280. }
  281. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  282. dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
  283. dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);
  284. dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);
  285. dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);
  286. dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);
  287. dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);
  288. dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);
  289. if (!HAS_PCH_SPLIT(dev))
  290. dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
  291. if (HAS_PCH_SPLIT(dev)) {
  292. dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
  293. dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
  294. dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
  295. dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
  296. dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
  297. dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
  298. dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
  299. dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
  300. dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
  301. dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);
  302. dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
  303. dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
  304. dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
  305. dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
  306. dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
  307. dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
  308. }
  309. dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);
  310. dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
  311. dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);
  312. dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);
  313. dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);
  314. if (INTEL_INFO(dev)->gen >= 4) {
  315. dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);
  316. dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
  317. }
  318. i915_save_palette(dev, PIPE_B);
  319. dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);
  320. /* Fences */
  321. switch (INTEL_INFO(dev)->gen) {
  322. case 7:
  323. case 6:
  324. for (i = 0; i < 16; i++)
  325. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  326. break;
  327. case 5:
  328. case 4:
  329. for (i = 0; i < 16; i++)
  330. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  331. break;
  332. case 3:
  333. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  334. for (i = 0; i < 8; i++)
  335. dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  336. case 2:
  337. for (i = 0; i < 8; i++)
  338. dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  339. break;
  340. }
  341. return;
  342. }
  343. static void i915_restore_modeset_reg(struct drm_device *dev)
  344. {
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. int dpll_a_reg, fpa0_reg, fpa1_reg;
  347. int dpll_b_reg, fpb0_reg, fpb1_reg;
  348. int i;
  349. if (drm_core_check_feature(dev, DRIVER_MODESET))
  350. return;
  351. /* Fences */
  352. switch (INTEL_INFO(dev)->gen) {
  353. case 7:
  354. case 6:
  355. for (i = 0; i < 16; i++)
  356. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
  357. break;
  358. case 5:
  359. case 4:
  360. for (i = 0; i < 16; i++)
  361. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
  362. break;
  363. case 3:
  364. case 2:
  365. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  366. for (i = 0; i < 8; i++)
  367. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
  368. for (i = 0; i < 8; i++)
  369. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
  370. break;
  371. }
  372. if (HAS_PCH_SPLIT(dev)) {
  373. dpll_a_reg = _PCH_DPLL_A;
  374. dpll_b_reg = _PCH_DPLL_B;
  375. fpa0_reg = _PCH_FPA0;
  376. fpb0_reg = _PCH_FPB0;
  377. fpa1_reg = _PCH_FPA1;
  378. fpb1_reg = _PCH_FPB1;
  379. } else {
  380. dpll_a_reg = _DPLL_A;
  381. dpll_b_reg = _DPLL_B;
  382. fpa0_reg = _FPA0;
  383. fpb0_reg = _FPB0;
  384. fpa1_reg = _FPA1;
  385. fpb1_reg = _FPB1;
  386. }
  387. if (HAS_PCH_SPLIT(dev)) {
  388. I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
  389. I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
  390. }
  391. /* Pipe & plane A info */
  392. /* Prime the clock */
  393. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  394. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
  395. ~DPLL_VCO_ENABLE);
  396. POSTING_READ(dpll_a_reg);
  397. udelay(150);
  398. }
  399. I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
  400. I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
  401. /* Actually enable it */
  402. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
  403. POSTING_READ(dpll_a_reg);
  404. udelay(150);
  405. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  406. I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  407. POSTING_READ(_DPLL_A_MD);
  408. }
  409. udelay(150);
  410. /* Restore mode */
  411. I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);
  412. I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);
  413. I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);
  414. I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);
  415. I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);
  416. I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);
  417. if (!HAS_PCH_SPLIT(dev))
  418. I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  419. if (HAS_PCH_SPLIT(dev)) {
  420. I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
  421. I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
  422. I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
  423. I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
  424. I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
  425. I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
  426. I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);
  427. I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
  428. I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
  429. I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);
  430. I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
  431. I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
  432. I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
  433. I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
  434. I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
  435. I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
  436. }
  437. /* Restore plane info */
  438. I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);
  439. I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);
  440. I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);
  441. I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);
  442. I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  443. if (INTEL_INFO(dev)->gen >= 4) {
  444. I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);
  445. I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  446. }
  447. I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);
  448. i915_restore_palette(dev, PIPE_A);
  449. /* Enable the plane */
  450. I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);
  451. I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
  452. /* Pipe & plane B info */
  453. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  454. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
  455. ~DPLL_VCO_ENABLE);
  456. POSTING_READ(dpll_b_reg);
  457. udelay(150);
  458. }
  459. I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
  460. I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
  461. /* Actually enable it */
  462. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
  463. POSTING_READ(dpll_b_reg);
  464. udelay(150);
  465. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  466. I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  467. POSTING_READ(_DPLL_B_MD);
  468. }
  469. udelay(150);
  470. /* Restore mode */
  471. I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);
  472. I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);
  473. I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);
  474. I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);
  475. I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);
  476. I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);
  477. if (!HAS_PCH_SPLIT(dev))
  478. I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  479. if (HAS_PCH_SPLIT(dev)) {
  480. I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
  481. I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
  482. I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
  483. I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
  484. I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
  485. I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
  486. I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);
  487. I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
  488. I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
  489. I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);
  490. I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
  491. I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
  492. I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
  493. I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
  494. I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
  495. I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
  496. }
  497. /* Restore plane info */
  498. I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);
  499. I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);
  500. I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);
  501. I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);
  502. I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  503. if (INTEL_INFO(dev)->gen >= 4) {
  504. I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);
  505. I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  506. }
  507. I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);
  508. i915_restore_palette(dev, PIPE_B);
  509. /* Enable the plane */
  510. I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);
  511. I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
  512. /* Cursor state */
  513. I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);
  514. I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);
  515. I915_WRITE(_CURABASE, dev_priv->saveCURABASE);
  516. I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);
  517. I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);
  518. I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);
  519. if (IS_GEN2(dev))
  520. I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
  521. return;
  522. }
  523. static void i915_save_display(struct drm_device *dev)
  524. {
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. /* Display arbitration control */
  527. dev_priv->saveDSPARB = I915_READ(DSPARB);
  528. /* This is only meaningful in non-KMS mode */
  529. /* Don't save them in KMS mode */
  530. i915_save_modeset_reg(dev);
  531. /* CRT state */
  532. if (HAS_PCH_SPLIT(dev)) {
  533. dev_priv->saveADPA = I915_READ(PCH_ADPA);
  534. } else {
  535. dev_priv->saveADPA = I915_READ(ADPA);
  536. }
  537. /* LVDS state */
  538. if (HAS_PCH_SPLIT(dev)) {
  539. dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  540. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  541. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  542. dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  543. dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  544. dev_priv->saveLVDS = I915_READ(PCH_LVDS);
  545. } else {
  546. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  547. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  548. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  549. dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  550. if (INTEL_INFO(dev)->gen >= 4)
  551. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  552. if (IS_MOBILE(dev) && !IS_I830(dev))
  553. dev_priv->saveLVDS = I915_READ(LVDS);
  554. }
  555. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  556. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  557. if (HAS_PCH_SPLIT(dev)) {
  558. dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  559. dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  560. dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  561. } else {
  562. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  563. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  564. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  565. }
  566. /* Display Port state */
  567. if (SUPPORTS_INTEGRATED_DP(dev)) {
  568. dev_priv->saveDP_B = I915_READ(DP_B);
  569. dev_priv->saveDP_C = I915_READ(DP_C);
  570. dev_priv->saveDP_D = I915_READ(DP_D);
  571. dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  572. dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  573. dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  574. dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  575. dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  576. dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  577. dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  578. dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  579. }
  580. /* FIXME: save TV & SDVO state */
  581. /* Only save FBC state on the platform that supports FBC */
  582. if (I915_HAS_FBC(dev)) {
  583. if (HAS_PCH_SPLIT(dev)) {
  584. dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  585. } else if (IS_GM45(dev)) {
  586. dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  587. } else {
  588. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  589. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  590. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  591. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  592. }
  593. }
  594. /* VGA state */
  595. dev_priv->saveVGA0 = I915_READ(VGA0);
  596. dev_priv->saveVGA1 = I915_READ(VGA1);
  597. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  598. if (HAS_PCH_SPLIT(dev))
  599. dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  600. else
  601. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  602. i915_save_vga(dev);
  603. }
  604. static void i915_restore_display(struct drm_device *dev)
  605. {
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. /* Display arbitration */
  608. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  609. /* Display port ratios (must be done before clock is set) */
  610. if (SUPPORTS_INTEGRATED_DP(dev)) {
  611. I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
  612. I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
  613. I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
  614. I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
  615. I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
  616. I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
  617. I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
  618. I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
  619. }
  620. /* This is only meaningful in non-KMS mode */
  621. /* Don't restore them in KMS mode */
  622. i915_restore_modeset_reg(dev);
  623. /* CRT state */
  624. if (HAS_PCH_SPLIT(dev))
  625. I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
  626. else
  627. I915_WRITE(ADPA, dev_priv->saveADPA);
  628. /* LVDS state */
  629. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  630. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  631. if (HAS_PCH_SPLIT(dev)) {
  632. I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
  633. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  634. I915_WRITE(LVDS, dev_priv->saveLVDS);
  635. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  636. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  637. if (HAS_PCH_SPLIT(dev)) {
  638. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
  639. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
  640. /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
  641. * otherwise we get blank eDP screen after S3 on some machines
  642. */
  643. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
  644. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
  645. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  646. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  647. I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
  648. I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
  649. I915_WRITE(RSTDBYCTL,
  650. dev_priv->saveMCHBAR_RENDER_STANDBY);
  651. } else {
  652. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  653. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  654. I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
  655. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  656. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  657. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  658. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  659. }
  660. /* Display Port state */
  661. if (SUPPORTS_INTEGRATED_DP(dev)) {
  662. I915_WRITE(DP_B, dev_priv->saveDP_B);
  663. I915_WRITE(DP_C, dev_priv->saveDP_C);
  664. I915_WRITE(DP_D, dev_priv->saveDP_D);
  665. }
  666. /* FIXME: restore TV & SDVO state */
  667. /* only restore FBC info on the platform that supports FBC*/
  668. intel_disable_fbc(dev);
  669. if (I915_HAS_FBC(dev)) {
  670. if (HAS_PCH_SPLIT(dev)) {
  671. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  672. } else if (IS_GM45(dev)) {
  673. I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  674. } else {
  675. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  676. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  677. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  678. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  679. }
  680. }
  681. /* VGA state */
  682. if (HAS_PCH_SPLIT(dev))
  683. I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
  684. else
  685. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  686. I915_WRITE(VGA0, dev_priv->saveVGA0);
  687. I915_WRITE(VGA1, dev_priv->saveVGA1);
  688. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  689. POSTING_READ(VGA_PD);
  690. udelay(150);
  691. i915_restore_vga(dev);
  692. }
  693. int i915_save_state(struct drm_device *dev)
  694. {
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. int i;
  697. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  698. mutex_lock(&dev->struct_mutex);
  699. /* Hardware status page */
  700. dev_priv->saveHWS = I915_READ(HWS_PGA);
  701. i915_save_display(dev);
  702. /* Interrupt state */
  703. if (HAS_PCH_SPLIT(dev)) {
  704. dev_priv->saveDEIER = I915_READ(DEIER);
  705. dev_priv->saveDEIMR = I915_READ(DEIMR);
  706. dev_priv->saveGTIER = I915_READ(GTIER);
  707. dev_priv->saveGTIMR = I915_READ(GTIMR);
  708. dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  709. dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  710. dev_priv->saveMCHBAR_RENDER_STANDBY =
  711. I915_READ(RSTDBYCTL);
  712. dev_priv->savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
  713. } else {
  714. dev_priv->saveIER = I915_READ(IER);
  715. dev_priv->saveIMR = I915_READ(IMR);
  716. }
  717. if (IS_IRONLAKE_M(dev))
  718. ironlake_disable_drps(dev);
  719. if (INTEL_INFO(dev)->gen >= 6)
  720. gen6_disable_rps(dev);
  721. /* Cache mode state */
  722. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  723. /* Memory Arbitration state */
  724. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  725. /* Scratch space */
  726. for (i = 0; i < 16; i++) {
  727. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  728. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  729. }
  730. for (i = 0; i < 3; i++)
  731. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  732. mutex_unlock(&dev->struct_mutex);
  733. return 0;
  734. }
  735. int i915_restore_state(struct drm_device *dev)
  736. {
  737. struct drm_i915_private *dev_priv = dev->dev_private;
  738. int i;
  739. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  740. mutex_lock(&dev->struct_mutex);
  741. /* Hardware status page */
  742. I915_WRITE(HWS_PGA, dev_priv->saveHWS);
  743. i915_restore_display(dev);
  744. /* Interrupt state */
  745. if (HAS_PCH_SPLIT(dev)) {
  746. I915_WRITE(DEIER, dev_priv->saveDEIER);
  747. I915_WRITE(DEIMR, dev_priv->saveDEIMR);
  748. I915_WRITE(GTIER, dev_priv->saveGTIER);
  749. I915_WRITE(GTIMR, dev_priv->saveGTIMR);
  750. I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
  751. I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
  752. I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->savePCH_PORT_HOTPLUG);
  753. } else {
  754. I915_WRITE(IER, dev_priv->saveIER);
  755. I915_WRITE(IMR, dev_priv->saveIMR);
  756. }
  757. mutex_unlock(&dev->struct_mutex);
  758. if (drm_core_check_feature(dev, DRIVER_MODESET))
  759. intel_init_clock_gating(dev);
  760. if (IS_IRONLAKE_M(dev)) {
  761. ironlake_enable_drps(dev);
  762. intel_init_emon(dev);
  763. }
  764. if (INTEL_INFO(dev)->gen >= 6) {
  765. gen6_enable_rps(dev_priv);
  766. gen6_update_ring_freq(dev_priv);
  767. }
  768. mutex_lock(&dev->struct_mutex);
  769. /* Cache mode state */
  770. I915_WRITE(CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  771. /* Memory arbitration state */
  772. I915_WRITE(MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  773. for (i = 0; i < 16; i++) {
  774. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  775. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
  776. }
  777. for (i = 0; i < 3; i++)
  778. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  779. mutex_unlock(&dev->struct_mutex);
  780. intel_i2c_reset(dev);
  781. return 0;
  782. }