pata_sil680.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * pata_sil680.c - SIL680 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. *
  5. * based upon
  6. *
  7. * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
  8. *
  9. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  10. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  11. *
  12. * May be copied or modified under the terms of the GNU General Public License
  13. *
  14. * Documentation publicly available.
  15. *
  16. * If you have strange problems with nVidia chipset systems please
  17. * see the SI support documentation and update your system BIOS
  18. * if necessary
  19. *
  20. * TODO
  21. * If we know all our devices are LBA28 (or LBA28 sized) we could use
  22. * the command fifo mode.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/init.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/delay.h>
  30. #include <scsi/scsi_host.h>
  31. #include <linux/libata.h>
  32. #define DRV_NAME "pata_sil680"
  33. #define DRV_VERSION "0.4.9"
  34. #define SIL680_MMIO_BAR 5
  35. /**
  36. * sil680_selreg - return register base
  37. * @ap: ATA interface
  38. * @r: config offset
  39. *
  40. * Turn a config register offset into the right address in PCI space
  41. * to access the control register in question.
  42. *
  43. * Thankfully this is a configuration operation so isn't performance
  44. * criticial.
  45. */
  46. static unsigned long sil680_selreg(struct ata_port *ap, int r)
  47. {
  48. unsigned long base = 0xA0 + r;
  49. base += (ap->port_no << 4);
  50. return base;
  51. }
  52. /**
  53. * sil680_seldev - return register base
  54. * @ap: ATA interface
  55. * @r: config offset
  56. *
  57. * Turn a config register offset into the right address in PCI space
  58. * to access the control register in question including accounting for
  59. * the unit shift.
  60. */
  61. static unsigned long sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r)
  62. {
  63. unsigned long base = 0xA0 + r;
  64. base += (ap->port_no << 4);
  65. base |= adev->devno ? 2 : 0;
  66. return base;
  67. }
  68. /**
  69. * sil680_cable_detect - cable detection
  70. * @ap: ATA port
  71. *
  72. * Perform cable detection. The SIL680 stores this in PCI config
  73. * space for us.
  74. */
  75. static int sil680_cable_detect(struct ata_port *ap)
  76. {
  77. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  78. unsigned long addr = sil680_selreg(ap, 0);
  79. u8 ata66;
  80. pci_read_config_byte(pdev, addr, &ata66);
  81. if (ata66 & 1)
  82. return ATA_CBL_PATA80;
  83. else
  84. return ATA_CBL_PATA40;
  85. }
  86. /**
  87. * sil680_set_piomode - set PIO mode data
  88. * @ap: ATA interface
  89. * @adev: ATA device
  90. *
  91. * Program the SIL680 registers for PIO mode. Note that the task speed
  92. * registers are shared between the devices so we must pick the lowest
  93. * mode for command work.
  94. */
  95. static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev)
  96. {
  97. static const u16 speed_p[5] = {
  98. 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1
  99. };
  100. static const u16 speed_t[5] = {
  101. 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1
  102. };
  103. unsigned long tfaddr = sil680_selreg(ap, 0x02);
  104. unsigned long addr = sil680_seldev(ap, adev, 0x04);
  105. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  106. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  107. int pio = adev->pio_mode - XFER_PIO_0;
  108. int lowest_pio = pio;
  109. int port_shift = 4 * adev->devno;
  110. u16 reg;
  111. u8 mode;
  112. struct ata_device *pair = ata_dev_pair(adev);
  113. if (pair != NULL && adev->pio_mode > pair->pio_mode)
  114. lowest_pio = pair->pio_mode - XFER_PIO_0;
  115. pci_write_config_word(pdev, addr, speed_p[pio]);
  116. pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]);
  117. pci_read_config_word(pdev, tfaddr-2, &reg);
  118. pci_read_config_byte(pdev, addr_mask, &mode);
  119. reg &= ~0x0200; /* Clear IORDY */
  120. mode &= ~(3 << port_shift); /* Clear IORDY and DMA bits */
  121. if (ata_pio_need_iordy(adev)) {
  122. reg |= 0x0200; /* Enable IORDY */
  123. mode |= 1 << port_shift;
  124. }
  125. pci_write_config_word(pdev, tfaddr-2, reg);
  126. pci_write_config_byte(pdev, addr_mask, mode);
  127. }
  128. /**
  129. * sil680_set_dmamode - set DMA mode data
  130. * @ap: ATA interface
  131. * @adev: ATA device
  132. *
  133. * Program the MWDMA/UDMA modes for the sil680 chipset.
  134. *
  135. * The MWDMA mode values are pulled from a lookup table
  136. * while the chipset uses mode number for UDMA.
  137. */
  138. static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  139. {
  140. static const u8 ultra_table[2][7] = {
  141. { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
  142. { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
  143. };
  144. static const u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 };
  145. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  146. unsigned long ma = sil680_seldev(ap, adev, 0x08);
  147. unsigned long ua = sil680_seldev(ap, adev, 0x0C);
  148. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  149. int port_shift = adev->devno * 4;
  150. u8 scsc, mode;
  151. u16 multi, ultra;
  152. pci_read_config_byte(pdev, 0x8A, &scsc);
  153. pci_read_config_byte(pdev, addr_mask, &mode);
  154. pci_read_config_word(pdev, ma, &multi);
  155. pci_read_config_word(pdev, ua, &ultra);
  156. /* Mask timing bits */
  157. ultra &= ~0x3F;
  158. mode &= ~(0x03 << port_shift);
  159. /* Extract scsc */
  160. scsc = (scsc & 0x30) ? 1 : 0;
  161. if (adev->dma_mode >= XFER_UDMA_0) {
  162. multi = 0x10C1;
  163. ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0];
  164. mode |= (0x03 << port_shift);
  165. } else {
  166. multi = dma_table[adev->dma_mode - XFER_MW_DMA_0];
  167. mode |= (0x02 << port_shift);
  168. }
  169. pci_write_config_byte(pdev, addr_mask, mode);
  170. pci_write_config_word(pdev, ma, multi);
  171. pci_write_config_word(pdev, ua, ultra);
  172. }
  173. /**
  174. * sil680_sff_exec_command - issue ATA command to host controller
  175. * @ap: port to which command is being issued
  176. * @tf: ATA taskfile register set
  177. *
  178. * Issues ATA command, with proper synchronization with interrupt
  179. * handler / other threads. Use our MMIO space for PCI posting to avoid
  180. * a hideously slow cycle all the way to the device.
  181. *
  182. * LOCKING:
  183. * spin_lock_irqsave(host lock)
  184. */
  185. static void sil680_sff_exec_command(struct ata_port *ap,
  186. const struct ata_taskfile *tf)
  187. {
  188. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  189. iowrite8(tf->command, ap->ioaddr.command_addr);
  190. ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  191. }
  192. static bool sil680_sff_irq_check(struct ata_port *ap)
  193. {
  194. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  195. unsigned long addr = sil680_selreg(ap, 1);
  196. u8 val;
  197. pci_read_config_byte(pdev, addr, &val);
  198. return val & 0x08;
  199. }
  200. static struct scsi_host_template sil680_sht = {
  201. ATA_BMDMA_SHT(DRV_NAME),
  202. };
  203. static struct ata_port_operations sil680_port_ops = {
  204. .inherits = &ata_bmdma32_port_ops,
  205. .sff_exec_command = sil680_sff_exec_command,
  206. .sff_irq_check = sil680_sff_irq_check,
  207. .cable_detect = sil680_cable_detect,
  208. .set_piomode = sil680_set_piomode,
  209. .set_dmamode = sil680_set_dmamode,
  210. };
  211. /**
  212. * sil680_init_chip - chip setup
  213. * @pdev: PCI device
  214. *
  215. * Perform all the chip setup which must be done both when the device
  216. * is powered up on boot and when we resume in case we resumed from RAM.
  217. * Returns the final clock settings.
  218. */
  219. static u8 sil680_init_chip(struct pci_dev *pdev, int *try_mmio)
  220. {
  221. u8 tmpbyte = 0;
  222. /* FIXME: double check */
  223. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
  224. pdev->revision ? 1 : 255);
  225. pci_write_config_byte(pdev, 0x80, 0x00);
  226. pci_write_config_byte(pdev, 0x84, 0x00);
  227. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  228. dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
  229. tmpbyte & 1, tmpbyte & 0x30);
  230. *try_mmio = 0;
  231. #ifdef CONFIG_PPC
  232. if (machine_is(cell))
  233. *try_mmio = (tmpbyte & 1) || pci_resource_start(pdev, 5);
  234. #endif
  235. switch (tmpbyte & 0x30) {
  236. case 0x00:
  237. /* 133 clock attempt to force it on */
  238. pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10);
  239. break;
  240. case 0x30:
  241. /* if clocking is disabled */
  242. /* 133 clock attempt to force it on */
  243. pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20);
  244. break;
  245. case 0x10:
  246. /* 133 already */
  247. break;
  248. case 0x20:
  249. /* BIOS set PCI x2 clocking */
  250. break;
  251. }
  252. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  253. dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
  254. tmpbyte & 1, tmpbyte & 0x30);
  255. pci_write_config_byte(pdev, 0xA1, 0x72);
  256. pci_write_config_word(pdev, 0xA2, 0x328A);
  257. pci_write_config_dword(pdev, 0xA4, 0x62DD62DD);
  258. pci_write_config_dword(pdev, 0xA8, 0x43924392);
  259. pci_write_config_dword(pdev, 0xAC, 0x40094009);
  260. pci_write_config_byte(pdev, 0xB1, 0x72);
  261. pci_write_config_word(pdev, 0xB2, 0x328A);
  262. pci_write_config_dword(pdev, 0xB4, 0x62DD62DD);
  263. pci_write_config_dword(pdev, 0xB8, 0x43924392);
  264. pci_write_config_dword(pdev, 0xBC, 0x40094009);
  265. switch (tmpbyte & 0x30) {
  266. case 0x00:
  267. printk(KERN_INFO "sil680: 100MHz clock.\n");
  268. break;
  269. case 0x10:
  270. printk(KERN_INFO "sil680: 133MHz clock.\n");
  271. break;
  272. case 0x20:
  273. printk(KERN_INFO "sil680: Using PCI clock.\n");
  274. break;
  275. /* This last case is _NOT_ ok */
  276. case 0x30:
  277. printk(KERN_ERR "sil680: Clock disabled ?\n");
  278. }
  279. return tmpbyte & 0x30;
  280. }
  281. static int __devinit sil680_init_one(struct pci_dev *pdev,
  282. const struct pci_device_id *id)
  283. {
  284. static const struct ata_port_info info = {
  285. .flags = ATA_FLAG_SLAVE_POSS,
  286. .pio_mask = ATA_PIO4,
  287. .mwdma_mask = ATA_MWDMA2,
  288. .udma_mask = ATA_UDMA6,
  289. .port_ops = &sil680_port_ops
  290. };
  291. static const struct ata_port_info info_slow = {
  292. .flags = ATA_FLAG_SLAVE_POSS,
  293. .pio_mask = ATA_PIO4,
  294. .mwdma_mask = ATA_MWDMA2,
  295. .udma_mask = ATA_UDMA5,
  296. .port_ops = &sil680_port_ops
  297. };
  298. const struct ata_port_info *ppi[] = { &info, NULL };
  299. struct ata_host *host;
  300. void __iomem *mmio_base;
  301. int rc, try_mmio;
  302. ata_print_version_once(&pdev->dev, DRV_VERSION);
  303. rc = pcim_enable_device(pdev);
  304. if (rc)
  305. return rc;
  306. switch (sil680_init_chip(pdev, &try_mmio)) {
  307. case 0:
  308. ppi[0] = &info_slow;
  309. break;
  310. case 0x30:
  311. return -ENODEV;
  312. }
  313. if (!try_mmio)
  314. goto use_ioports;
  315. /* Try to acquire MMIO resources and fallback to PIO if
  316. * that fails
  317. */
  318. rc = pcim_iomap_regions(pdev, 1 << SIL680_MMIO_BAR, DRV_NAME);
  319. if (rc)
  320. goto use_ioports;
  321. /* Allocate host and set it up */
  322. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  323. if (!host)
  324. return -ENOMEM;
  325. host->iomap = pcim_iomap_table(pdev);
  326. /* Setup DMA masks */
  327. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  328. if (rc)
  329. return rc;
  330. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  331. if (rc)
  332. return rc;
  333. pci_set_master(pdev);
  334. /* Get MMIO base and initialize port addresses */
  335. mmio_base = host->iomap[SIL680_MMIO_BAR];
  336. host->ports[0]->ioaddr.bmdma_addr = mmio_base + 0x00;
  337. host->ports[0]->ioaddr.cmd_addr = mmio_base + 0x80;
  338. host->ports[0]->ioaddr.ctl_addr = mmio_base + 0x8a;
  339. host->ports[0]->ioaddr.altstatus_addr = mmio_base + 0x8a;
  340. ata_sff_std_ports(&host->ports[0]->ioaddr);
  341. host->ports[1]->ioaddr.bmdma_addr = mmio_base + 0x08;
  342. host->ports[1]->ioaddr.cmd_addr = mmio_base + 0xc0;
  343. host->ports[1]->ioaddr.ctl_addr = mmio_base + 0xca;
  344. host->ports[1]->ioaddr.altstatus_addr = mmio_base + 0xca;
  345. ata_sff_std_ports(&host->ports[1]->ioaddr);
  346. /* Register & activate */
  347. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  348. IRQF_SHARED, &sil680_sht);
  349. use_ioports:
  350. return ata_pci_bmdma_init_one(pdev, ppi, &sil680_sht, NULL, 0);
  351. }
  352. #ifdef CONFIG_PM
  353. static int sil680_reinit_one(struct pci_dev *pdev)
  354. {
  355. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  356. int try_mmio, rc;
  357. rc = ata_pci_device_do_resume(pdev);
  358. if (rc)
  359. return rc;
  360. sil680_init_chip(pdev, &try_mmio);
  361. ata_host_resume(host);
  362. return 0;
  363. }
  364. #endif
  365. static const struct pci_device_id sil680[] = {
  366. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), },
  367. { },
  368. };
  369. static struct pci_driver sil680_pci_driver = {
  370. .name = DRV_NAME,
  371. .id_table = sil680,
  372. .probe = sil680_init_one,
  373. .remove = ata_pci_remove_one,
  374. #ifdef CONFIG_PM
  375. .suspend = ata_pci_device_suspend,
  376. .resume = sil680_reinit_one,
  377. #endif
  378. };
  379. static int __init sil680_init(void)
  380. {
  381. return pci_register_driver(&sil680_pci_driver);
  382. }
  383. static void __exit sil680_exit(void)
  384. {
  385. pci_unregister_driver(&sil680_pci_driver);
  386. }
  387. MODULE_AUTHOR("Alan Cox");
  388. MODULE_DESCRIPTION("low-level driver for SI680 PATA");
  389. MODULE_LICENSE("GPL");
  390. MODULE_DEVICE_TABLE(pci, sil680);
  391. MODULE_VERSION(DRV_VERSION);
  392. module_init(sil680_init);
  393. module_exit(sil680_exit);