processor_idle.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312
  1. /*
  2. * processor_idle - idle state submodule to the ACPI processor driver
  3. *
  4. * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
  5. * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
  6. * Copyright (C) 2004, 2005 Dominik Brodowski <linux@brodo.de>
  7. * Copyright (C) 2004 Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  8. * - Added processor hotplug support
  9. * Copyright (C) 2005 Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
  10. * - Added support for C3 on SMP
  11. *
  12. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or (at
  17. * your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
  27. *
  28. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/slab.h>
  35. #include <linux/acpi.h>
  36. #include <linux/dmi.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/sched.h> /* need_resched() */
  39. #include <linux/pm_qos.h>
  40. #include <linux/clockchips.h>
  41. #include <linux/cpuidle.h>
  42. #include <linux/irqflags.h>
  43. /*
  44. * Include the apic definitions for x86 to have the APIC timer related defines
  45. * available also for UP (on SMP it gets magically included via linux/smp.h).
  46. * asm/acpi.h is not an option, as it would require more include magic. Also
  47. * creating an empty asm-ia64/apic.h would just trade pest vs. cholera.
  48. */
  49. #ifdef CONFIG_X86
  50. #include <asm/apic.h>
  51. #endif
  52. #include <asm/io.h>
  53. #include <asm/uaccess.h>
  54. #include <acpi/acpi_bus.h>
  55. #include <acpi/processor.h>
  56. #include <asm/processor.h>
  57. #define PREFIX "ACPI: "
  58. #define ACPI_PROCESSOR_CLASS "processor"
  59. #define _COMPONENT ACPI_PROCESSOR_COMPONENT
  60. ACPI_MODULE_NAME("processor_idle");
  61. #define PM_TIMER_TICK_NS (1000000000ULL/PM_TIMER_FREQUENCY)
  62. #define C2_OVERHEAD 1 /* 1us */
  63. #define C3_OVERHEAD 1 /* 1us */
  64. #define PM_TIMER_TICKS_TO_US(p) (((p) * 1000)/(PM_TIMER_FREQUENCY/1000))
  65. static unsigned int max_cstate __read_mostly = ACPI_PROCESSOR_MAX_POWER;
  66. module_param(max_cstate, uint, 0000);
  67. static unsigned int nocst __read_mostly;
  68. module_param(nocst, uint, 0000);
  69. static int bm_check_disable __read_mostly;
  70. module_param(bm_check_disable, uint, 0000);
  71. static unsigned int latency_factor __read_mostly = 2;
  72. module_param(latency_factor, uint, 0644);
  73. static int disabled_by_idle_boot_param(void)
  74. {
  75. return boot_option_idle_override == IDLE_POLL ||
  76. boot_option_idle_override == IDLE_FORCE_MWAIT ||
  77. boot_option_idle_override == IDLE_HALT;
  78. }
  79. /*
  80. * IBM ThinkPad R40e crashes mysteriously when going into C2 or C3.
  81. * For now disable this. Probably a bug somewhere else.
  82. *
  83. * To skip this limit, boot/load with a large max_cstate limit.
  84. */
  85. static int set_max_cstate(const struct dmi_system_id *id)
  86. {
  87. if (max_cstate > ACPI_PROCESSOR_MAX_POWER)
  88. return 0;
  89. printk(KERN_NOTICE PREFIX "%s detected - limiting to C%ld max_cstate."
  90. " Override with \"processor.max_cstate=%d\"\n", id->ident,
  91. (long)id->driver_data, ACPI_PROCESSOR_MAX_POWER + 1);
  92. max_cstate = (long)id->driver_data;
  93. return 0;
  94. }
  95. /* Actually this shouldn't be __cpuinitdata, would be better to fix the
  96. callers to only run once -AK */
  97. static struct dmi_system_id __cpuinitdata processor_power_dmi_table[] = {
  98. { set_max_cstate, "Clevo 5600D", {
  99. DMI_MATCH(DMI_BIOS_VENDOR,"Phoenix Technologies LTD"),
  100. DMI_MATCH(DMI_BIOS_VERSION,"SHE845M0.86C.0013.D.0302131307")},
  101. (void *)2},
  102. { set_max_cstate, "Pavilion zv5000", {
  103. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  104. DMI_MATCH(DMI_PRODUCT_NAME,"Pavilion zv5000 (DS502A#ABA)")},
  105. (void *)1},
  106. { set_max_cstate, "Asus L8400B", {
  107. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer Inc."),
  108. DMI_MATCH(DMI_PRODUCT_NAME,"L8400B series Notebook PC")},
  109. (void *)1},
  110. {},
  111. };
  112. /*
  113. * Callers should disable interrupts before the call and enable
  114. * interrupts after return.
  115. */
  116. static void acpi_safe_halt(void)
  117. {
  118. current_thread_info()->status &= ~TS_POLLING;
  119. /*
  120. * TS_POLLING-cleared state must be visible before we
  121. * test NEED_RESCHED:
  122. */
  123. smp_mb();
  124. if (!need_resched()) {
  125. safe_halt();
  126. local_irq_disable();
  127. }
  128. current_thread_info()->status |= TS_POLLING;
  129. }
  130. #ifdef ARCH_APICTIMER_STOPS_ON_C3
  131. /*
  132. * Some BIOS implementations switch to C3 in the published C2 state.
  133. * This seems to be a common problem on AMD boxen, but other vendors
  134. * are affected too. We pick the most conservative approach: we assume
  135. * that the local APIC stops in both C2 and C3.
  136. */
  137. static void lapic_timer_check_state(int state, struct acpi_processor *pr,
  138. struct acpi_processor_cx *cx)
  139. {
  140. struct acpi_processor_power *pwr = &pr->power;
  141. u8 type = local_apic_timer_c2_ok ? ACPI_STATE_C3 : ACPI_STATE_C2;
  142. if (cpu_has(&cpu_data(pr->id), X86_FEATURE_ARAT))
  143. return;
  144. if (amd_e400_c1e_detected)
  145. type = ACPI_STATE_C1;
  146. /*
  147. * Check, if one of the previous states already marked the lapic
  148. * unstable
  149. */
  150. if (pwr->timer_broadcast_on_state < state)
  151. return;
  152. if (cx->type >= type)
  153. pr->power.timer_broadcast_on_state = state;
  154. }
  155. static void __lapic_timer_propagate_broadcast(void *arg)
  156. {
  157. struct acpi_processor *pr = (struct acpi_processor *) arg;
  158. unsigned long reason;
  159. reason = pr->power.timer_broadcast_on_state < INT_MAX ?
  160. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  161. clockevents_notify(reason, &pr->id);
  162. }
  163. static void lapic_timer_propagate_broadcast(struct acpi_processor *pr)
  164. {
  165. smp_call_function_single(pr->id, __lapic_timer_propagate_broadcast,
  166. (void *)pr, 1);
  167. }
  168. /* Power(C) State timer broadcast control */
  169. static void lapic_timer_state_broadcast(struct acpi_processor *pr,
  170. struct acpi_processor_cx *cx,
  171. int broadcast)
  172. {
  173. int state = cx - pr->power.states;
  174. if (state >= pr->power.timer_broadcast_on_state) {
  175. unsigned long reason;
  176. reason = broadcast ? CLOCK_EVT_NOTIFY_BROADCAST_ENTER :
  177. CLOCK_EVT_NOTIFY_BROADCAST_EXIT;
  178. clockevents_notify(reason, &pr->id);
  179. }
  180. }
  181. #else
  182. static void lapic_timer_check_state(int state, struct acpi_processor *pr,
  183. struct acpi_processor_cx *cstate) { }
  184. static void lapic_timer_propagate_broadcast(struct acpi_processor *pr) { }
  185. static void lapic_timer_state_broadcast(struct acpi_processor *pr,
  186. struct acpi_processor_cx *cx,
  187. int broadcast)
  188. {
  189. }
  190. #endif
  191. static u32 saved_bm_rld;
  192. static void acpi_idle_bm_rld_save(void)
  193. {
  194. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &saved_bm_rld);
  195. }
  196. static void acpi_idle_bm_rld_restore(void)
  197. {
  198. u32 resumed_bm_rld;
  199. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &resumed_bm_rld);
  200. if (resumed_bm_rld != saved_bm_rld)
  201. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, saved_bm_rld);
  202. }
  203. int acpi_processor_suspend(struct acpi_device * device, pm_message_t state)
  204. {
  205. acpi_idle_bm_rld_save();
  206. return 0;
  207. }
  208. int acpi_processor_resume(struct acpi_device * device)
  209. {
  210. acpi_idle_bm_rld_restore();
  211. return 0;
  212. }
  213. #if defined(CONFIG_X86)
  214. static void tsc_check_state(int state)
  215. {
  216. switch (boot_cpu_data.x86_vendor) {
  217. case X86_VENDOR_AMD:
  218. case X86_VENDOR_INTEL:
  219. /*
  220. * AMD Fam10h TSC will tick in all
  221. * C/P/S0/S1 states when this bit is set.
  222. */
  223. if (boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  224. return;
  225. /*FALL THROUGH*/
  226. default:
  227. /* TSC could halt in idle, so notify users */
  228. if (state > ACPI_STATE_C1)
  229. mark_tsc_unstable("TSC halts in idle");
  230. }
  231. }
  232. #else
  233. static void tsc_check_state(int state) { return; }
  234. #endif
  235. static int acpi_processor_get_power_info_fadt(struct acpi_processor *pr)
  236. {
  237. if (!pr)
  238. return -EINVAL;
  239. if (!pr->pblk)
  240. return -ENODEV;
  241. /* if info is obtained from pblk/fadt, type equals state */
  242. pr->power.states[ACPI_STATE_C2].type = ACPI_STATE_C2;
  243. pr->power.states[ACPI_STATE_C3].type = ACPI_STATE_C3;
  244. #ifndef CONFIG_HOTPLUG_CPU
  245. /*
  246. * Check for P_LVL2_UP flag before entering C2 and above on
  247. * an SMP system.
  248. */
  249. if ((num_online_cpus() > 1) &&
  250. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  251. return -ENODEV;
  252. #endif
  253. /* determine C2 and C3 address from pblk */
  254. pr->power.states[ACPI_STATE_C2].address = pr->pblk + 4;
  255. pr->power.states[ACPI_STATE_C3].address = pr->pblk + 5;
  256. /* determine latencies from FADT */
  257. pr->power.states[ACPI_STATE_C2].latency = acpi_gbl_FADT.C2latency;
  258. pr->power.states[ACPI_STATE_C3].latency = acpi_gbl_FADT.C3latency;
  259. /*
  260. * FADT specified C2 latency must be less than or equal to
  261. * 100 microseconds.
  262. */
  263. if (acpi_gbl_FADT.C2latency > ACPI_PROCESSOR_MAX_C2_LATENCY) {
  264. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  265. "C2 latency too large [%d]\n", acpi_gbl_FADT.C2latency));
  266. /* invalidate C2 */
  267. pr->power.states[ACPI_STATE_C2].address = 0;
  268. }
  269. /*
  270. * FADT supplied C3 latency must be less than or equal to
  271. * 1000 microseconds.
  272. */
  273. if (acpi_gbl_FADT.C3latency > ACPI_PROCESSOR_MAX_C3_LATENCY) {
  274. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  275. "C3 latency too large [%d]\n", acpi_gbl_FADT.C3latency));
  276. /* invalidate C3 */
  277. pr->power.states[ACPI_STATE_C3].address = 0;
  278. }
  279. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  280. "lvl2[0x%08x] lvl3[0x%08x]\n",
  281. pr->power.states[ACPI_STATE_C2].address,
  282. pr->power.states[ACPI_STATE_C3].address));
  283. return 0;
  284. }
  285. static int acpi_processor_get_power_info_default(struct acpi_processor *pr)
  286. {
  287. if (!pr->power.states[ACPI_STATE_C1].valid) {
  288. /* set the first C-State to C1 */
  289. /* all processors need to support C1 */
  290. pr->power.states[ACPI_STATE_C1].type = ACPI_STATE_C1;
  291. pr->power.states[ACPI_STATE_C1].valid = 1;
  292. pr->power.states[ACPI_STATE_C1].entry_method = ACPI_CSTATE_HALT;
  293. }
  294. /* the C0 state only exists as a filler in our array */
  295. pr->power.states[ACPI_STATE_C0].valid = 1;
  296. return 0;
  297. }
  298. static int acpi_processor_get_power_info_cst(struct acpi_processor *pr)
  299. {
  300. acpi_status status = 0;
  301. u64 count;
  302. int current_count;
  303. int i;
  304. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
  305. union acpi_object *cst;
  306. if (nocst)
  307. return -ENODEV;
  308. current_count = 0;
  309. status = acpi_evaluate_object(pr->handle, "_CST", NULL, &buffer);
  310. if (ACPI_FAILURE(status)) {
  311. ACPI_DEBUG_PRINT((ACPI_DB_INFO, "No _CST, giving up\n"));
  312. return -ENODEV;
  313. }
  314. cst = buffer.pointer;
  315. /* There must be at least 2 elements */
  316. if (!cst || (cst->type != ACPI_TYPE_PACKAGE) || cst->package.count < 2) {
  317. printk(KERN_ERR PREFIX "not enough elements in _CST\n");
  318. status = -EFAULT;
  319. goto end;
  320. }
  321. count = cst->package.elements[0].integer.value;
  322. /* Validate number of power states. */
  323. if (count < 1 || count != cst->package.count - 1) {
  324. printk(KERN_ERR PREFIX "count given by _CST is not valid\n");
  325. status = -EFAULT;
  326. goto end;
  327. }
  328. /* Tell driver that at least _CST is supported. */
  329. pr->flags.has_cst = 1;
  330. for (i = 1; i <= count; i++) {
  331. union acpi_object *element;
  332. union acpi_object *obj;
  333. struct acpi_power_register *reg;
  334. struct acpi_processor_cx cx;
  335. memset(&cx, 0, sizeof(cx));
  336. element = &(cst->package.elements[i]);
  337. if (element->type != ACPI_TYPE_PACKAGE)
  338. continue;
  339. if (element->package.count != 4)
  340. continue;
  341. obj = &(element->package.elements[0]);
  342. if (obj->type != ACPI_TYPE_BUFFER)
  343. continue;
  344. reg = (struct acpi_power_register *)obj->buffer.pointer;
  345. if (reg->space_id != ACPI_ADR_SPACE_SYSTEM_IO &&
  346. (reg->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE))
  347. continue;
  348. /* There should be an easy way to extract an integer... */
  349. obj = &(element->package.elements[1]);
  350. if (obj->type != ACPI_TYPE_INTEGER)
  351. continue;
  352. cx.type = obj->integer.value;
  353. /*
  354. * Some buggy BIOSes won't list C1 in _CST -
  355. * Let acpi_processor_get_power_info_default() handle them later
  356. */
  357. if (i == 1 && cx.type != ACPI_STATE_C1)
  358. current_count++;
  359. cx.address = reg->address;
  360. cx.index = current_count + 1;
  361. cx.entry_method = ACPI_CSTATE_SYSTEMIO;
  362. if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE) {
  363. if (acpi_processor_ffh_cstate_probe
  364. (pr->id, &cx, reg) == 0) {
  365. cx.entry_method = ACPI_CSTATE_FFH;
  366. } else if (cx.type == ACPI_STATE_C1) {
  367. /*
  368. * C1 is a special case where FIXED_HARDWARE
  369. * can be handled in non-MWAIT way as well.
  370. * In that case, save this _CST entry info.
  371. * Otherwise, ignore this info and continue.
  372. */
  373. cx.entry_method = ACPI_CSTATE_HALT;
  374. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
  375. } else {
  376. continue;
  377. }
  378. if (cx.type == ACPI_STATE_C1 &&
  379. (boot_option_idle_override == IDLE_NOMWAIT)) {
  380. /*
  381. * In most cases the C1 space_id obtained from
  382. * _CST object is FIXED_HARDWARE access mode.
  383. * But when the option of idle=halt is added,
  384. * the entry_method type should be changed from
  385. * CSTATE_FFH to CSTATE_HALT.
  386. * When the option of idle=nomwait is added,
  387. * the C1 entry_method type should be
  388. * CSTATE_HALT.
  389. */
  390. cx.entry_method = ACPI_CSTATE_HALT;
  391. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
  392. }
  393. } else {
  394. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI IOPORT 0x%x",
  395. cx.address);
  396. }
  397. if (cx.type == ACPI_STATE_C1) {
  398. cx.valid = 1;
  399. }
  400. obj = &(element->package.elements[2]);
  401. if (obj->type != ACPI_TYPE_INTEGER)
  402. continue;
  403. cx.latency = obj->integer.value;
  404. obj = &(element->package.elements[3]);
  405. if (obj->type != ACPI_TYPE_INTEGER)
  406. continue;
  407. cx.power = obj->integer.value;
  408. current_count++;
  409. memcpy(&(pr->power.states[current_count]), &cx, sizeof(cx));
  410. /*
  411. * We support total ACPI_PROCESSOR_MAX_POWER - 1
  412. * (From 1 through ACPI_PROCESSOR_MAX_POWER - 1)
  413. */
  414. if (current_count >= (ACPI_PROCESSOR_MAX_POWER - 1)) {
  415. printk(KERN_WARNING
  416. "Limiting number of power states to max (%d)\n",
  417. ACPI_PROCESSOR_MAX_POWER);
  418. printk(KERN_WARNING
  419. "Please increase ACPI_PROCESSOR_MAX_POWER if needed.\n");
  420. break;
  421. }
  422. }
  423. ACPI_DEBUG_PRINT((ACPI_DB_INFO, "Found %d power states\n",
  424. current_count));
  425. /* Validate number of power states discovered */
  426. if (current_count < 2)
  427. status = -EFAULT;
  428. end:
  429. kfree(buffer.pointer);
  430. return status;
  431. }
  432. static void acpi_processor_power_verify_c3(struct acpi_processor *pr,
  433. struct acpi_processor_cx *cx)
  434. {
  435. static int bm_check_flag = -1;
  436. static int bm_control_flag = -1;
  437. if (!cx->address)
  438. return;
  439. /*
  440. * PIIX4 Erratum #18: We don't support C3 when Type-F (fast)
  441. * DMA transfers are used by any ISA device to avoid livelock.
  442. * Note that we could disable Type-F DMA (as recommended by
  443. * the erratum), but this is known to disrupt certain ISA
  444. * devices thus we take the conservative approach.
  445. */
  446. else if (errata.piix4.fdma) {
  447. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  448. "C3 not supported on PIIX4 with Type-F DMA\n"));
  449. return;
  450. }
  451. /* All the logic here assumes flags.bm_check is same across all CPUs */
  452. if (bm_check_flag == -1) {
  453. /* Determine whether bm_check is needed based on CPU */
  454. acpi_processor_power_init_bm_check(&(pr->flags), pr->id);
  455. bm_check_flag = pr->flags.bm_check;
  456. bm_control_flag = pr->flags.bm_control;
  457. } else {
  458. pr->flags.bm_check = bm_check_flag;
  459. pr->flags.bm_control = bm_control_flag;
  460. }
  461. if (pr->flags.bm_check) {
  462. if (!pr->flags.bm_control) {
  463. if (pr->flags.has_cst != 1) {
  464. /* bus mastering control is necessary */
  465. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  466. "C3 support requires BM control\n"));
  467. return;
  468. } else {
  469. /* Here we enter C3 without bus mastering */
  470. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  471. "C3 support without BM control\n"));
  472. }
  473. }
  474. } else {
  475. /*
  476. * WBINVD should be set in fadt, for C3 state to be
  477. * supported on when bm_check is not required.
  478. */
  479. if (!(acpi_gbl_FADT.flags & ACPI_FADT_WBINVD)) {
  480. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  481. "Cache invalidation should work properly"
  482. " for C3 to be enabled on SMP systems\n"));
  483. return;
  484. }
  485. }
  486. /*
  487. * Otherwise we've met all of our C3 requirements.
  488. * Normalize the C3 latency to expidite policy. Enable
  489. * checking of bus mastering status (bm_check) so we can
  490. * use this in our C3 policy
  491. */
  492. cx->valid = 1;
  493. cx->latency_ticks = cx->latency;
  494. /*
  495. * On older chipsets, BM_RLD needs to be set
  496. * in order for Bus Master activity to wake the
  497. * system from C3. Newer chipsets handle DMA
  498. * during C3 automatically and BM_RLD is a NOP.
  499. * In either case, the proper way to
  500. * handle BM_RLD is to set it and leave it set.
  501. */
  502. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, 1);
  503. return;
  504. }
  505. static int acpi_processor_power_verify(struct acpi_processor *pr)
  506. {
  507. unsigned int i;
  508. unsigned int working = 0;
  509. pr->power.timer_broadcast_on_state = INT_MAX;
  510. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  511. struct acpi_processor_cx *cx = &pr->power.states[i];
  512. switch (cx->type) {
  513. case ACPI_STATE_C1:
  514. cx->valid = 1;
  515. break;
  516. case ACPI_STATE_C2:
  517. if (!cx->address)
  518. break;
  519. cx->valid = 1;
  520. cx->latency_ticks = cx->latency; /* Normalize latency */
  521. break;
  522. case ACPI_STATE_C3:
  523. acpi_processor_power_verify_c3(pr, cx);
  524. break;
  525. }
  526. if (!cx->valid)
  527. continue;
  528. lapic_timer_check_state(i, pr, cx);
  529. tsc_check_state(cx->type);
  530. working++;
  531. }
  532. lapic_timer_propagate_broadcast(pr);
  533. return (working);
  534. }
  535. static int acpi_processor_get_power_info(struct acpi_processor *pr)
  536. {
  537. unsigned int i;
  538. int result;
  539. /* NOTE: the idle thread may not be running while calling
  540. * this function */
  541. /* Zero initialize all the C-states info. */
  542. memset(pr->power.states, 0, sizeof(pr->power.states));
  543. result = acpi_processor_get_power_info_cst(pr);
  544. if (result == -ENODEV)
  545. result = acpi_processor_get_power_info_fadt(pr);
  546. if (result)
  547. return result;
  548. acpi_processor_get_power_info_default(pr);
  549. pr->power.count = acpi_processor_power_verify(pr);
  550. /*
  551. * if one state of type C2 or C3 is available, mark this
  552. * CPU as being "idle manageable"
  553. */
  554. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER; i++) {
  555. if (pr->power.states[i].valid) {
  556. pr->power.count = i;
  557. if (pr->power.states[i].type >= ACPI_STATE_C2)
  558. pr->flags.power = 1;
  559. }
  560. }
  561. return 0;
  562. }
  563. /**
  564. * acpi_idle_bm_check - checks if bus master activity was detected
  565. */
  566. static int acpi_idle_bm_check(void)
  567. {
  568. u32 bm_status = 0;
  569. if (bm_check_disable)
  570. return 0;
  571. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, &bm_status);
  572. if (bm_status)
  573. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, 1);
  574. /*
  575. * PIIX4 Erratum #18: Note that BM_STS doesn't always reflect
  576. * the true state of bus mastering activity; forcing us to
  577. * manually check the BMIDEA bit of each IDE channel.
  578. */
  579. else if (errata.piix4.bmisx) {
  580. if ((inb_p(errata.piix4.bmisx + 0x02) & 0x01)
  581. || (inb_p(errata.piix4.bmisx + 0x0A) & 0x01))
  582. bm_status = 1;
  583. }
  584. return bm_status;
  585. }
  586. /**
  587. * acpi_idle_do_entry - a helper function that does C2 and C3 type entry
  588. * @cx: cstate data
  589. *
  590. * Caller disables interrupt before call and enables interrupt after return.
  591. */
  592. static inline void acpi_idle_do_entry(struct acpi_processor_cx *cx)
  593. {
  594. /* Don't trace irqs off for idle */
  595. stop_critical_timings();
  596. if (cx->entry_method == ACPI_CSTATE_FFH) {
  597. /* Call into architectural FFH based C-state */
  598. acpi_processor_ffh_cstate_enter(cx);
  599. } else if (cx->entry_method == ACPI_CSTATE_HALT) {
  600. acpi_safe_halt();
  601. } else {
  602. /* IO port based C-state */
  603. inb(cx->address);
  604. /* Dummy wait op - must do something useless after P_LVL2 read
  605. because chipsets cannot guarantee that STPCLK# signal
  606. gets asserted in time to freeze execution properly. */
  607. inl(acpi_gbl_FADT.xpm_timer_block.address);
  608. }
  609. start_critical_timings();
  610. }
  611. /**
  612. * acpi_idle_enter_c1 - enters an ACPI C1 state-type
  613. * @dev: the target CPU
  614. * @drv: cpuidle driver containing cpuidle state info
  615. * @index: index of target state
  616. *
  617. * This is equivalent to the HALT instruction.
  618. */
  619. static int acpi_idle_enter_c1(struct cpuidle_device *dev,
  620. struct cpuidle_driver *drv, int index)
  621. {
  622. ktime_t kt1, kt2;
  623. s64 idle_time;
  624. struct acpi_processor *pr;
  625. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  626. struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
  627. pr = __this_cpu_read(processors);
  628. dev->last_residency = 0;
  629. if (unlikely(!pr))
  630. return -EINVAL;
  631. local_irq_disable();
  632. lapic_timer_state_broadcast(pr, cx, 1);
  633. kt1 = ktime_get_real();
  634. acpi_idle_do_entry(cx);
  635. kt2 = ktime_get_real();
  636. idle_time = ktime_to_us(ktime_sub(kt2, kt1));
  637. /* Update device last_residency*/
  638. dev->last_residency = (int)idle_time;
  639. local_irq_enable();
  640. cx->usage++;
  641. lapic_timer_state_broadcast(pr, cx, 0);
  642. return index;
  643. }
  644. /**
  645. * acpi_idle_play_dead - enters an ACPI state for long-term idle (i.e. off-lining)
  646. * @dev: the target CPU
  647. * @index: the index of suggested state
  648. */
  649. static int acpi_idle_play_dead(struct cpuidle_device *dev, int index)
  650. {
  651. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  652. struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
  653. ACPI_FLUSH_CPU_CACHE();
  654. while (1) {
  655. if (cx->entry_method == ACPI_CSTATE_HALT)
  656. safe_halt();
  657. else if (cx->entry_method == ACPI_CSTATE_SYSTEMIO) {
  658. inb(cx->address);
  659. /* See comment in acpi_idle_do_entry() */
  660. inl(acpi_gbl_FADT.xpm_timer_block.address);
  661. } else
  662. return -ENODEV;
  663. }
  664. /* Never reached */
  665. return 0;
  666. }
  667. /**
  668. * acpi_idle_enter_simple - enters an ACPI state without BM handling
  669. * @dev: the target CPU
  670. * @drv: cpuidle driver with cpuidle state information
  671. * @index: the index of suggested state
  672. */
  673. static int acpi_idle_enter_simple(struct cpuidle_device *dev,
  674. struct cpuidle_driver *drv, int index)
  675. {
  676. struct acpi_processor *pr;
  677. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  678. struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
  679. ktime_t kt1, kt2;
  680. s64 idle_time_ns;
  681. s64 idle_time;
  682. pr = __this_cpu_read(processors);
  683. dev->last_residency = 0;
  684. if (unlikely(!pr))
  685. return -EINVAL;
  686. local_irq_disable();
  687. if (cx->entry_method != ACPI_CSTATE_FFH) {
  688. current_thread_info()->status &= ~TS_POLLING;
  689. /*
  690. * TS_POLLING-cleared state must be visible before we test
  691. * NEED_RESCHED:
  692. */
  693. smp_mb();
  694. if (unlikely(need_resched())) {
  695. current_thread_info()->status |= TS_POLLING;
  696. local_irq_enable();
  697. return -EINVAL;
  698. }
  699. }
  700. /*
  701. * Must be done before busmaster disable as we might need to
  702. * access HPET !
  703. */
  704. lapic_timer_state_broadcast(pr, cx, 1);
  705. if (cx->type == ACPI_STATE_C3)
  706. ACPI_FLUSH_CPU_CACHE();
  707. kt1 = ktime_get_real();
  708. /* Tell the scheduler that we are going deep-idle: */
  709. sched_clock_idle_sleep_event();
  710. acpi_idle_do_entry(cx);
  711. kt2 = ktime_get_real();
  712. idle_time_ns = ktime_to_ns(ktime_sub(kt2, kt1));
  713. idle_time = idle_time_ns;
  714. do_div(idle_time, NSEC_PER_USEC);
  715. /* Update device last_residency*/
  716. dev->last_residency = (int)idle_time;
  717. /* Tell the scheduler how much we idled: */
  718. sched_clock_idle_wakeup_event(idle_time_ns);
  719. local_irq_enable();
  720. if (cx->entry_method != ACPI_CSTATE_FFH)
  721. current_thread_info()->status |= TS_POLLING;
  722. cx->usage++;
  723. lapic_timer_state_broadcast(pr, cx, 0);
  724. cx->time += idle_time;
  725. return index;
  726. }
  727. static int c3_cpu_count;
  728. static DEFINE_RAW_SPINLOCK(c3_lock);
  729. /**
  730. * acpi_idle_enter_bm - enters C3 with proper BM handling
  731. * @dev: the target CPU
  732. * @drv: cpuidle driver containing state data
  733. * @index: the index of suggested state
  734. *
  735. * If BM is detected, the deepest non-C3 idle state is entered instead.
  736. */
  737. static int acpi_idle_enter_bm(struct cpuidle_device *dev,
  738. struct cpuidle_driver *drv, int index)
  739. {
  740. struct acpi_processor *pr;
  741. struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
  742. struct acpi_processor_cx *cx = cpuidle_get_statedata(state_usage);
  743. ktime_t kt1, kt2;
  744. s64 idle_time_ns;
  745. s64 idle_time;
  746. pr = __this_cpu_read(processors);
  747. dev->last_residency = 0;
  748. if (unlikely(!pr))
  749. return -EINVAL;
  750. if (!cx->bm_sts_skip && acpi_idle_bm_check()) {
  751. if (drv->safe_state_index >= 0) {
  752. return drv->states[drv->safe_state_index].enter(dev,
  753. drv, drv->safe_state_index);
  754. } else {
  755. local_irq_disable();
  756. acpi_safe_halt();
  757. local_irq_enable();
  758. return -EINVAL;
  759. }
  760. }
  761. local_irq_disable();
  762. if (cx->entry_method != ACPI_CSTATE_FFH) {
  763. current_thread_info()->status &= ~TS_POLLING;
  764. /*
  765. * TS_POLLING-cleared state must be visible before we test
  766. * NEED_RESCHED:
  767. */
  768. smp_mb();
  769. if (unlikely(need_resched())) {
  770. current_thread_info()->status |= TS_POLLING;
  771. local_irq_enable();
  772. return -EINVAL;
  773. }
  774. }
  775. acpi_unlazy_tlb(smp_processor_id());
  776. /* Tell the scheduler that we are going deep-idle: */
  777. sched_clock_idle_sleep_event();
  778. /*
  779. * Must be done before busmaster disable as we might need to
  780. * access HPET !
  781. */
  782. lapic_timer_state_broadcast(pr, cx, 1);
  783. kt1 = ktime_get_real();
  784. /*
  785. * disable bus master
  786. * bm_check implies we need ARB_DIS
  787. * !bm_check implies we need cache flush
  788. * bm_control implies whether we can do ARB_DIS
  789. *
  790. * That leaves a case where bm_check is set and bm_control is
  791. * not set. In that case we cannot do much, we enter C3
  792. * without doing anything.
  793. */
  794. if (pr->flags.bm_check && pr->flags.bm_control) {
  795. raw_spin_lock(&c3_lock);
  796. c3_cpu_count++;
  797. /* Disable bus master arbitration when all CPUs are in C3 */
  798. if (c3_cpu_count == num_online_cpus())
  799. acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 1);
  800. raw_spin_unlock(&c3_lock);
  801. } else if (!pr->flags.bm_check) {
  802. ACPI_FLUSH_CPU_CACHE();
  803. }
  804. acpi_idle_do_entry(cx);
  805. /* Re-enable bus master arbitration */
  806. if (pr->flags.bm_check && pr->flags.bm_control) {
  807. raw_spin_lock(&c3_lock);
  808. acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 0);
  809. c3_cpu_count--;
  810. raw_spin_unlock(&c3_lock);
  811. }
  812. kt2 = ktime_get_real();
  813. idle_time_ns = ktime_to_ns(ktime_sub(kt2, kt1));
  814. idle_time = idle_time_ns;
  815. do_div(idle_time, NSEC_PER_USEC);
  816. /* Update device last_residency*/
  817. dev->last_residency = (int)idle_time;
  818. /* Tell the scheduler how much we idled: */
  819. sched_clock_idle_wakeup_event(idle_time_ns);
  820. local_irq_enable();
  821. if (cx->entry_method != ACPI_CSTATE_FFH)
  822. current_thread_info()->status |= TS_POLLING;
  823. cx->usage++;
  824. lapic_timer_state_broadcast(pr, cx, 0);
  825. cx->time += idle_time;
  826. return index;
  827. }
  828. struct cpuidle_driver acpi_idle_driver = {
  829. .name = "acpi_idle",
  830. .owner = THIS_MODULE,
  831. };
  832. /**
  833. * acpi_processor_setup_cpuidle_cx - prepares and configures CPUIDLE
  834. * device i.e. per-cpu data
  835. *
  836. * @pr: the ACPI processor
  837. */
  838. static int acpi_processor_setup_cpuidle_cx(struct acpi_processor *pr)
  839. {
  840. int i, count = CPUIDLE_DRIVER_STATE_START;
  841. struct acpi_processor_cx *cx;
  842. struct cpuidle_state_usage *state_usage;
  843. struct cpuidle_device *dev = &pr->power.dev;
  844. if (!pr->flags.power_setup_done)
  845. return -EINVAL;
  846. if (pr->flags.power == 0) {
  847. return -EINVAL;
  848. }
  849. if (!dev)
  850. return -EINVAL;
  851. dev->cpu = pr->id;
  852. if (max_cstate == 0)
  853. max_cstate = 1;
  854. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  855. cx = &pr->power.states[i];
  856. state_usage = &dev->states_usage[count];
  857. if (!cx->valid)
  858. continue;
  859. #ifdef CONFIG_HOTPLUG_CPU
  860. if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
  861. !pr->flags.has_cst &&
  862. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  863. continue;
  864. #endif
  865. cpuidle_set_statedata(state_usage, cx);
  866. count++;
  867. if (count == CPUIDLE_STATE_MAX)
  868. break;
  869. }
  870. dev->state_count = count;
  871. if (!count)
  872. return -EINVAL;
  873. return 0;
  874. }
  875. /**
  876. * acpi_processor_setup_cpuidle states- prepares and configures cpuidle
  877. * global state data i.e. idle routines
  878. *
  879. * @pr: the ACPI processor
  880. */
  881. static int acpi_processor_setup_cpuidle_states(struct acpi_processor *pr)
  882. {
  883. int i, count = CPUIDLE_DRIVER_STATE_START;
  884. struct acpi_processor_cx *cx;
  885. struct cpuidle_state *state;
  886. struct cpuidle_driver *drv = &acpi_idle_driver;
  887. if (!pr->flags.power_setup_done)
  888. return -EINVAL;
  889. if (pr->flags.power == 0)
  890. return -EINVAL;
  891. drv->safe_state_index = -1;
  892. for (i = 0; i < CPUIDLE_STATE_MAX; i++) {
  893. drv->states[i].name[0] = '\0';
  894. drv->states[i].desc[0] = '\0';
  895. }
  896. if (max_cstate == 0)
  897. max_cstate = 1;
  898. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  899. cx = &pr->power.states[i];
  900. if (!cx->valid)
  901. continue;
  902. #ifdef CONFIG_HOTPLUG_CPU
  903. if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
  904. !pr->flags.has_cst &&
  905. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  906. continue;
  907. #endif
  908. state = &drv->states[count];
  909. snprintf(state->name, CPUIDLE_NAME_LEN, "C%d", i);
  910. strncpy(state->desc, cx->desc, CPUIDLE_DESC_LEN);
  911. state->exit_latency = cx->latency;
  912. state->target_residency = cx->latency * latency_factor;
  913. state->flags = 0;
  914. switch (cx->type) {
  915. case ACPI_STATE_C1:
  916. if (cx->entry_method == ACPI_CSTATE_FFH)
  917. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  918. state->enter = acpi_idle_enter_c1;
  919. state->enter_dead = acpi_idle_play_dead;
  920. drv->safe_state_index = count;
  921. break;
  922. case ACPI_STATE_C2:
  923. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  924. state->enter = acpi_idle_enter_simple;
  925. state->enter_dead = acpi_idle_play_dead;
  926. drv->safe_state_index = count;
  927. break;
  928. case ACPI_STATE_C3:
  929. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  930. state->enter = pr->flags.bm_check ?
  931. acpi_idle_enter_bm :
  932. acpi_idle_enter_simple;
  933. break;
  934. }
  935. count++;
  936. if (count == CPUIDLE_STATE_MAX)
  937. break;
  938. }
  939. drv->state_count = count;
  940. if (!count)
  941. return -EINVAL;
  942. return 0;
  943. }
  944. int acpi_processor_hotplug(struct acpi_processor *pr)
  945. {
  946. int ret = 0;
  947. if (disabled_by_idle_boot_param())
  948. return 0;
  949. if (!pr)
  950. return -EINVAL;
  951. if (nocst) {
  952. return -ENODEV;
  953. }
  954. if (!pr->flags.power_setup_done)
  955. return -ENODEV;
  956. cpuidle_pause_and_lock();
  957. cpuidle_disable_device(&pr->power.dev);
  958. acpi_processor_get_power_info(pr);
  959. if (pr->flags.power) {
  960. acpi_processor_setup_cpuidle_cx(pr);
  961. ret = cpuidle_enable_device(&pr->power.dev);
  962. }
  963. cpuidle_resume_and_unlock();
  964. return ret;
  965. }
  966. int acpi_processor_cst_has_changed(struct acpi_processor *pr)
  967. {
  968. int cpu;
  969. struct acpi_processor *_pr;
  970. if (disabled_by_idle_boot_param())
  971. return 0;
  972. if (!pr)
  973. return -EINVAL;
  974. if (nocst)
  975. return -ENODEV;
  976. if (!pr->flags.power_setup_done)
  977. return -ENODEV;
  978. /*
  979. * FIXME: Design the ACPI notification to make it once per
  980. * system instead of once per-cpu. This condition is a hack
  981. * to make the code that updates C-States be called once.
  982. */
  983. if (pr->id == 0 && cpuidle_get_driver() == &acpi_idle_driver) {
  984. /* Protect against cpu-hotplug */
  985. get_online_cpus();
  986. cpuidle_pause_and_lock();
  987. /* Disable all cpuidle devices */
  988. for_each_online_cpu(cpu) {
  989. _pr = per_cpu(processors, cpu);
  990. if (!_pr || !_pr->flags.power_setup_done)
  991. continue;
  992. cpuidle_disable_device(&_pr->power.dev);
  993. }
  994. /* Populate Updated C-state information */
  995. acpi_processor_get_power_info(pr);
  996. acpi_processor_setup_cpuidle_states(pr);
  997. /* Enable all cpuidle devices */
  998. for_each_online_cpu(cpu) {
  999. _pr = per_cpu(processors, cpu);
  1000. if (!_pr || !_pr->flags.power_setup_done)
  1001. continue;
  1002. acpi_processor_get_power_info(_pr);
  1003. if (_pr->flags.power) {
  1004. acpi_processor_setup_cpuidle_cx(_pr);
  1005. cpuidle_enable_device(&_pr->power.dev);
  1006. }
  1007. }
  1008. cpuidle_resume_and_unlock();
  1009. put_online_cpus();
  1010. }
  1011. return 0;
  1012. }
  1013. static int acpi_processor_registered;
  1014. int __cpuinit acpi_processor_power_init(struct acpi_processor *pr,
  1015. struct acpi_device *device)
  1016. {
  1017. acpi_status status = 0;
  1018. int retval;
  1019. static int first_run;
  1020. if (disabled_by_idle_boot_param())
  1021. return 0;
  1022. if (!first_run) {
  1023. dmi_check_system(processor_power_dmi_table);
  1024. max_cstate = acpi_processor_cstate_check(max_cstate);
  1025. if (max_cstate < ACPI_C_STATES_MAX)
  1026. printk(KERN_NOTICE
  1027. "ACPI: processor limited to max C-state %d\n",
  1028. max_cstate);
  1029. first_run++;
  1030. }
  1031. if (!pr)
  1032. return -EINVAL;
  1033. if (acpi_gbl_FADT.cst_control && !nocst) {
  1034. status =
  1035. acpi_os_write_port(acpi_gbl_FADT.smi_command, acpi_gbl_FADT.cst_control, 8);
  1036. if (ACPI_FAILURE(status)) {
  1037. ACPI_EXCEPTION((AE_INFO, status,
  1038. "Notifying BIOS of _CST ability failed"));
  1039. }
  1040. }
  1041. acpi_processor_get_power_info(pr);
  1042. pr->flags.power_setup_done = 1;
  1043. /*
  1044. * Install the idle handler if processor power management is supported.
  1045. * Note that we use previously set idle handler will be used on
  1046. * platforms that only support C1.
  1047. */
  1048. if (pr->flags.power) {
  1049. /* Register acpi_idle_driver if not already registered */
  1050. if (!acpi_processor_registered) {
  1051. acpi_processor_setup_cpuidle_states(pr);
  1052. retval = cpuidle_register_driver(&acpi_idle_driver);
  1053. if (retval)
  1054. return retval;
  1055. printk(KERN_DEBUG "ACPI: %s registered with cpuidle\n",
  1056. acpi_idle_driver.name);
  1057. }
  1058. /* Register per-cpu cpuidle_device. Cpuidle driver
  1059. * must already be registered before registering device
  1060. */
  1061. acpi_processor_setup_cpuidle_cx(pr);
  1062. retval = cpuidle_register_device(&pr->power.dev);
  1063. if (retval) {
  1064. if (acpi_processor_registered == 0)
  1065. cpuidle_unregister_driver(&acpi_idle_driver);
  1066. return retval;
  1067. }
  1068. acpi_processor_registered++;
  1069. }
  1070. return 0;
  1071. }
  1072. int acpi_processor_power_exit(struct acpi_processor *pr,
  1073. struct acpi_device *device)
  1074. {
  1075. if (disabled_by_idle_boot_param())
  1076. return 0;
  1077. if (pr->flags.power) {
  1078. cpuidle_unregister_device(&pr->power.dev);
  1079. acpi_processor_registered--;
  1080. if (acpi_processor_registered == 0)
  1081. cpuidle_unregister_driver(&acpi_idle_driver);
  1082. }
  1083. pr->flags.power_setup_done = 0;
  1084. return 0;
  1085. }