pgtable_64.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <linux/compiler.h>
  13. #include <linux/const.h>
  14. #include <asm/types.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/asi.h>
  17. #include <asm/page.h>
  18. #include <asm/processor.h>
  19. #include <asm-generic/pgtable-nopud.h>
  20. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  21. * The page copy blockops can use 0x6000000 to 0x8000000.
  22. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  23. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  24. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  25. * The vmalloc area spans 0x100000000 to 0x200000000.
  26. * Since modules need to be in the lowest 32-bits of the address space,
  27. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  28. * There is a single static kernel PMD which maps from 0x0 to address
  29. * 0x400000000.
  30. */
  31. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  32. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  33. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  34. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  35. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  36. #define MODULES_END _AC(0x00000000f0000000,UL)
  37. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  38. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  39. #define VMALLOC_START _AC(0x0000000100000000,UL)
  40. #define VMALLOC_END _AC(0x0000010000000000,UL)
  41. #define VMEMMAP_BASE _AC(0x0000010000000000,UL)
  42. #define vmemmap ((struct page *)VMEMMAP_BASE)
  43. /* XXX All of this needs to be rethought so we can take advantage
  44. * XXX cheetah's full 64-bit virtual address space, ie. no more hole
  45. * XXX in the middle like on spitfire. -DaveM
  46. */
  47. /*
  48. * Given a virtual address, the lowest PAGE_SHIFT bits determine offset
  49. * into the page; the next higher PAGE_SHIFT-3 bits determine the pte#
  50. * in the proper pagetable (the -3 is from the 8 byte ptes, and each page
  51. * table is a single page long). The next higher PMD_BITS determine pmd#
  52. * in the proper pmdtable (where we must have PMD_BITS <= (PAGE_SHIFT-2)
  53. * since the pmd entries are 4 bytes, and each pmd page is a single page
  54. * long). Finally, the higher few bits determine pgde#.
  55. */
  56. /* PMD_SHIFT determines the size of the area a second-level page
  57. * table can map
  58. */
  59. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  60. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  61. #define PMD_MASK (~(PMD_SIZE-1))
  62. #define PMD_BITS (PAGE_SHIFT - 2)
  63. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  64. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3) + PMD_BITS)
  65. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  66. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  67. #define PGDIR_BITS (PAGE_SHIFT - 2)
  68. #ifndef __ASSEMBLY__
  69. #include <linux/sched.h>
  70. /* Entries per page directory level. */
  71. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  72. #define PTRS_PER_PMD (1UL << PMD_BITS)
  73. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  74. /* Kernel has a separate 44bit address space. */
  75. #define FIRST_USER_ADDRESS 0
  76. #define pte_ERROR(e) __builtin_trap()
  77. #define pmd_ERROR(e) __builtin_trap()
  78. #define pgd_ERROR(e) __builtin_trap()
  79. #endif /* !(__ASSEMBLY__) */
  80. /* PTE bits which are the same in SUN4U and SUN4V format. */
  81. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  82. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  83. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  84. /* Advertise support for _PAGE_SPECIAL */
  85. #define __HAVE_ARCH_PTE_SPECIAL
  86. /* SUN4U pte bits... */
  87. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  88. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  89. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  90. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  91. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  92. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  93. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  94. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  95. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  96. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  97. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  98. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  99. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  100. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  101. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  102. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  103. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  104. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  105. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  106. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  107. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  108. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  109. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  110. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  111. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  112. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  113. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  114. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  115. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  116. /* SUN4V pte bits... */
  117. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  118. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  119. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  120. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  121. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  122. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  123. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  124. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  125. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  126. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  127. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  128. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  129. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  130. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  131. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  132. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  133. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  134. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  135. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  136. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  137. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  138. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  139. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  140. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  141. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  142. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  143. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  144. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  145. #if PAGE_SHIFT == 13
  146. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  147. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  148. #elif PAGE_SHIFT == 16
  149. #define _PAGE_SZBITS_4U _PAGE_SZ64K_4U
  150. #define _PAGE_SZBITS_4V _PAGE_SZ64K_4V
  151. #else
  152. #error Wrong PAGE_SHIFT specified
  153. #endif
  154. #if defined(CONFIG_HUGETLB_PAGE_SIZE_4MB)
  155. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  156. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  157. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_512K)
  158. #define _PAGE_SZHUGE_4U _PAGE_SZ512K_4U
  159. #define _PAGE_SZHUGE_4V _PAGE_SZ512K_4V
  160. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_64K)
  161. #define _PAGE_SZHUGE_4U _PAGE_SZ64K_4U
  162. #define _PAGE_SZHUGE_4V _PAGE_SZ64K_4V
  163. #endif
  164. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  165. #define __P000 __pgprot(0)
  166. #define __P001 __pgprot(0)
  167. #define __P010 __pgprot(0)
  168. #define __P011 __pgprot(0)
  169. #define __P100 __pgprot(0)
  170. #define __P101 __pgprot(0)
  171. #define __P110 __pgprot(0)
  172. #define __P111 __pgprot(0)
  173. #define __S000 __pgprot(0)
  174. #define __S001 __pgprot(0)
  175. #define __S010 __pgprot(0)
  176. #define __S011 __pgprot(0)
  177. #define __S100 __pgprot(0)
  178. #define __S101 __pgprot(0)
  179. #define __S110 __pgprot(0)
  180. #define __S111 __pgprot(0)
  181. #ifndef __ASSEMBLY__
  182. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  183. extern unsigned long pte_sz_bits(unsigned long size);
  184. extern pgprot_t PAGE_KERNEL;
  185. extern pgprot_t PAGE_KERNEL_LOCKED;
  186. extern pgprot_t PAGE_COPY;
  187. extern pgprot_t PAGE_SHARED;
  188. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  189. extern unsigned long _PAGE_IE;
  190. extern unsigned long _PAGE_E;
  191. extern unsigned long _PAGE_CACHE;
  192. extern unsigned long pg_iobits;
  193. extern unsigned long _PAGE_ALL_SZ_BITS;
  194. extern unsigned long _PAGE_SZBITS;
  195. extern struct page *mem_map_zero;
  196. #define ZERO_PAGE(vaddr) (mem_map_zero)
  197. /* PFNs are real physical page numbers. However, mem_map only begins to record
  198. * per-page information starting at pfn_base. This is to handle systems where
  199. * the first physical page in the machine is at some huge physical address,
  200. * such as 4GB. This is common on a partitioned E10000, for example.
  201. */
  202. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  203. {
  204. unsigned long paddr = pfn << PAGE_SHIFT;
  205. unsigned long sz_bits;
  206. sz_bits = 0UL;
  207. if (_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL) {
  208. __asm__ __volatile__(
  209. "\n661: sethi %%uhi(%1), %0\n"
  210. " sllx %0, 32, %0\n"
  211. " .section .sun4v_2insn_patch, \"ax\"\n"
  212. " .word 661b\n"
  213. " mov %2, %0\n"
  214. " nop\n"
  215. " .previous\n"
  216. : "=r" (sz_bits)
  217. : "i" (_PAGE_SZBITS_4U), "i" (_PAGE_SZBITS_4V));
  218. }
  219. return __pte(paddr | sz_bits | pgprot_val(prot));
  220. }
  221. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  222. /* This one can be done with two shifts. */
  223. static inline unsigned long pte_pfn(pte_t pte)
  224. {
  225. unsigned long ret;
  226. __asm__ __volatile__(
  227. "\n661: sllx %1, %2, %0\n"
  228. " srlx %0, %3, %0\n"
  229. " .section .sun4v_2insn_patch, \"ax\"\n"
  230. " .word 661b\n"
  231. " sllx %1, %4, %0\n"
  232. " srlx %0, %5, %0\n"
  233. " .previous\n"
  234. : "=r" (ret)
  235. : "r" (pte_val(pte)),
  236. "i" (21), "i" (21 + PAGE_SHIFT),
  237. "i" (8), "i" (8 + PAGE_SHIFT));
  238. return ret;
  239. }
  240. #define pte_page(x) pfn_to_page(pte_pfn(x))
  241. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  242. {
  243. unsigned long mask, tmp;
  244. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  245. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  246. *
  247. * Even if we use negation tricks the result is still a 6
  248. * instruction sequence, so don't try to play fancy and just
  249. * do the most straightforward implementation.
  250. *
  251. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  252. */
  253. __asm__ __volatile__(
  254. "\n661: sethi %%uhi(%2), %1\n"
  255. " sethi %%hi(%2), %0\n"
  256. "\n662: or %1, %%ulo(%2), %1\n"
  257. " or %0, %%lo(%2), %0\n"
  258. "\n663: sllx %1, 32, %1\n"
  259. " or %0, %1, %0\n"
  260. " .section .sun4v_2insn_patch, \"ax\"\n"
  261. " .word 661b\n"
  262. " sethi %%uhi(%3), %1\n"
  263. " sethi %%hi(%3), %0\n"
  264. " .word 662b\n"
  265. " or %1, %%ulo(%3), %1\n"
  266. " or %0, %%lo(%3), %0\n"
  267. " .word 663b\n"
  268. " sllx %1, 32, %1\n"
  269. " or %0, %1, %0\n"
  270. " .previous\n"
  271. : "=r" (mask), "=r" (tmp)
  272. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  273. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U | _PAGE_PRESENT_4U |
  274. _PAGE_SZBITS_4U | _PAGE_SPECIAL),
  275. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  276. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V | _PAGE_PRESENT_4V |
  277. _PAGE_SZBITS_4V | _PAGE_SPECIAL));
  278. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  279. }
  280. static inline pte_t pgoff_to_pte(unsigned long off)
  281. {
  282. off <<= PAGE_SHIFT;
  283. __asm__ __volatile__(
  284. "\n661: or %0, %2, %0\n"
  285. " .section .sun4v_1insn_patch, \"ax\"\n"
  286. " .word 661b\n"
  287. " or %0, %3, %0\n"
  288. " .previous\n"
  289. : "=r" (off)
  290. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  291. return __pte(off);
  292. }
  293. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  294. {
  295. unsigned long val = pgprot_val(prot);
  296. __asm__ __volatile__(
  297. "\n661: andn %0, %2, %0\n"
  298. " or %0, %3, %0\n"
  299. " .section .sun4v_2insn_patch, \"ax\"\n"
  300. " .word 661b\n"
  301. " andn %0, %4, %0\n"
  302. " or %0, %5, %0\n"
  303. " .previous\n"
  304. : "=r" (val)
  305. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  306. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  307. return __pgprot(val);
  308. }
  309. /* Various pieces of code check for platform support by ifdef testing
  310. * on "pgprot_noncached". That's broken and should be fixed, but for
  311. * now...
  312. */
  313. #define pgprot_noncached pgprot_noncached
  314. #ifdef CONFIG_HUGETLB_PAGE
  315. static inline pte_t pte_mkhuge(pte_t pte)
  316. {
  317. unsigned long mask;
  318. __asm__ __volatile__(
  319. "\n661: sethi %%uhi(%1), %0\n"
  320. " sllx %0, 32, %0\n"
  321. " .section .sun4v_2insn_patch, \"ax\"\n"
  322. " .word 661b\n"
  323. " mov %2, %0\n"
  324. " nop\n"
  325. " .previous\n"
  326. : "=r" (mask)
  327. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  328. return __pte(pte_val(pte) | mask);
  329. }
  330. #endif
  331. static inline pte_t pte_mkdirty(pte_t pte)
  332. {
  333. unsigned long val = pte_val(pte), tmp;
  334. __asm__ __volatile__(
  335. "\n661: or %0, %3, %0\n"
  336. " nop\n"
  337. "\n662: nop\n"
  338. " nop\n"
  339. " .section .sun4v_2insn_patch, \"ax\"\n"
  340. " .word 661b\n"
  341. " sethi %%uhi(%4), %1\n"
  342. " sllx %1, 32, %1\n"
  343. " .word 662b\n"
  344. " or %1, %%lo(%4), %1\n"
  345. " or %0, %1, %0\n"
  346. " .previous\n"
  347. : "=r" (val), "=r" (tmp)
  348. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  349. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  350. return __pte(val);
  351. }
  352. static inline pte_t pte_mkclean(pte_t pte)
  353. {
  354. unsigned long val = pte_val(pte), tmp;
  355. __asm__ __volatile__(
  356. "\n661: andn %0, %3, %0\n"
  357. " nop\n"
  358. "\n662: nop\n"
  359. " nop\n"
  360. " .section .sun4v_2insn_patch, \"ax\"\n"
  361. " .word 661b\n"
  362. " sethi %%uhi(%4), %1\n"
  363. " sllx %1, 32, %1\n"
  364. " .word 662b\n"
  365. " or %1, %%lo(%4), %1\n"
  366. " andn %0, %1, %0\n"
  367. " .previous\n"
  368. : "=r" (val), "=r" (tmp)
  369. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  370. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  371. return __pte(val);
  372. }
  373. static inline pte_t pte_mkwrite(pte_t pte)
  374. {
  375. unsigned long val = pte_val(pte), mask;
  376. __asm__ __volatile__(
  377. "\n661: mov %1, %0\n"
  378. " nop\n"
  379. " .section .sun4v_2insn_patch, \"ax\"\n"
  380. " .word 661b\n"
  381. " sethi %%uhi(%2), %0\n"
  382. " sllx %0, 32, %0\n"
  383. " .previous\n"
  384. : "=r" (mask)
  385. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  386. return __pte(val | mask);
  387. }
  388. static inline pte_t pte_wrprotect(pte_t pte)
  389. {
  390. unsigned long val = pte_val(pte), tmp;
  391. __asm__ __volatile__(
  392. "\n661: andn %0, %3, %0\n"
  393. " nop\n"
  394. "\n662: nop\n"
  395. " nop\n"
  396. " .section .sun4v_2insn_patch, \"ax\"\n"
  397. " .word 661b\n"
  398. " sethi %%uhi(%4), %1\n"
  399. " sllx %1, 32, %1\n"
  400. " .word 662b\n"
  401. " or %1, %%lo(%4), %1\n"
  402. " andn %0, %1, %0\n"
  403. " .previous\n"
  404. : "=r" (val), "=r" (tmp)
  405. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  406. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  407. return __pte(val);
  408. }
  409. static inline pte_t pte_mkold(pte_t pte)
  410. {
  411. unsigned long mask;
  412. __asm__ __volatile__(
  413. "\n661: mov %1, %0\n"
  414. " nop\n"
  415. " .section .sun4v_2insn_patch, \"ax\"\n"
  416. " .word 661b\n"
  417. " sethi %%uhi(%2), %0\n"
  418. " sllx %0, 32, %0\n"
  419. " .previous\n"
  420. : "=r" (mask)
  421. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  422. mask |= _PAGE_R;
  423. return __pte(pte_val(pte) & ~mask);
  424. }
  425. static inline pte_t pte_mkyoung(pte_t pte)
  426. {
  427. unsigned long mask;
  428. __asm__ __volatile__(
  429. "\n661: mov %1, %0\n"
  430. " nop\n"
  431. " .section .sun4v_2insn_patch, \"ax\"\n"
  432. " .word 661b\n"
  433. " sethi %%uhi(%2), %0\n"
  434. " sllx %0, 32, %0\n"
  435. " .previous\n"
  436. : "=r" (mask)
  437. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  438. mask |= _PAGE_R;
  439. return __pte(pte_val(pte) | mask);
  440. }
  441. static inline pte_t pte_mkspecial(pte_t pte)
  442. {
  443. pte_val(pte) |= _PAGE_SPECIAL;
  444. return pte;
  445. }
  446. static inline unsigned long pte_young(pte_t pte)
  447. {
  448. unsigned long mask;
  449. __asm__ __volatile__(
  450. "\n661: mov %1, %0\n"
  451. " nop\n"
  452. " .section .sun4v_2insn_patch, \"ax\"\n"
  453. " .word 661b\n"
  454. " sethi %%uhi(%2), %0\n"
  455. " sllx %0, 32, %0\n"
  456. " .previous\n"
  457. : "=r" (mask)
  458. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  459. return (pte_val(pte) & mask);
  460. }
  461. static inline unsigned long pte_dirty(pte_t pte)
  462. {
  463. unsigned long mask;
  464. __asm__ __volatile__(
  465. "\n661: mov %1, %0\n"
  466. " nop\n"
  467. " .section .sun4v_2insn_patch, \"ax\"\n"
  468. " .word 661b\n"
  469. " sethi %%uhi(%2), %0\n"
  470. " sllx %0, 32, %0\n"
  471. " .previous\n"
  472. : "=r" (mask)
  473. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  474. return (pte_val(pte) & mask);
  475. }
  476. static inline unsigned long pte_write(pte_t pte)
  477. {
  478. unsigned long mask;
  479. __asm__ __volatile__(
  480. "\n661: mov %1, %0\n"
  481. " nop\n"
  482. " .section .sun4v_2insn_patch, \"ax\"\n"
  483. " .word 661b\n"
  484. " sethi %%uhi(%2), %0\n"
  485. " sllx %0, 32, %0\n"
  486. " .previous\n"
  487. : "=r" (mask)
  488. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  489. return (pte_val(pte) & mask);
  490. }
  491. static inline unsigned long pte_exec(pte_t pte)
  492. {
  493. unsigned long mask;
  494. __asm__ __volatile__(
  495. "\n661: sethi %%hi(%1), %0\n"
  496. " .section .sun4v_1insn_patch, \"ax\"\n"
  497. " .word 661b\n"
  498. " mov %2, %0\n"
  499. " .previous\n"
  500. : "=r" (mask)
  501. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  502. return (pte_val(pte) & mask);
  503. }
  504. static inline unsigned long pte_file(pte_t pte)
  505. {
  506. unsigned long val = pte_val(pte);
  507. __asm__ __volatile__(
  508. "\n661: and %0, %2, %0\n"
  509. " .section .sun4v_1insn_patch, \"ax\"\n"
  510. " .word 661b\n"
  511. " and %0, %3, %0\n"
  512. " .previous\n"
  513. : "=r" (val)
  514. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  515. return val;
  516. }
  517. static inline unsigned long pte_present(pte_t pte)
  518. {
  519. unsigned long val = pte_val(pte);
  520. __asm__ __volatile__(
  521. "\n661: and %0, %2, %0\n"
  522. " .section .sun4v_1insn_patch, \"ax\"\n"
  523. " .word 661b\n"
  524. " and %0, %3, %0\n"
  525. " .previous\n"
  526. : "=r" (val)
  527. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  528. return val;
  529. }
  530. static inline unsigned long pte_special(pte_t pte)
  531. {
  532. return pte_val(pte) & _PAGE_SPECIAL;
  533. }
  534. #define pmd_set(pmdp, ptep) \
  535. (pmd_val(*(pmdp)) = (__pa((unsigned long) (ptep)) >> 11UL))
  536. #define pud_set(pudp, pmdp) \
  537. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> 11UL))
  538. #define __pmd_page(pmd) \
  539. ((unsigned long) __va((((unsigned long)pmd_val(pmd))<<11UL)))
  540. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  541. #define pud_page_vaddr(pud) \
  542. ((unsigned long) __va((((unsigned long)pud_val(pud))<<11UL)))
  543. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  544. #define pmd_none(pmd) (!pmd_val(pmd))
  545. #define pmd_bad(pmd) (0)
  546. #define pmd_present(pmd) (pmd_val(pmd) != 0U)
  547. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0U)
  548. #define pud_none(pud) (!pud_val(pud))
  549. #define pud_bad(pud) (0)
  550. #define pud_present(pud) (pud_val(pud) != 0U)
  551. #define pud_clear(pudp) (pud_val(*(pudp)) = 0U)
  552. /* Same in both SUN4V and SUN4U. */
  553. #define pte_none(pte) (!pte_val(pte))
  554. /* to find an entry in a page-table-directory. */
  555. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  556. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  557. /* to find an entry in a kernel page-table-directory */
  558. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  559. /* Find an entry in the second-level page table.. */
  560. #define pmd_offset(pudp, address) \
  561. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  562. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  563. /* Find an entry in the third-level page table.. */
  564. #define pte_index(dir, address) \
  565. ((pte_t *) __pmd_page(*(dir)) + \
  566. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  567. #define pte_offset_kernel pte_index
  568. #define pte_offset_map pte_index
  569. #define pte_unmap(pte) do { } while (0)
  570. /* Actual page table PTE updates. */
  571. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  572. pte_t *ptep, pte_t orig, int fullmm);
  573. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  574. pte_t *ptep, pte_t pte, int fullmm)
  575. {
  576. pte_t orig = *ptep;
  577. *ptep = pte;
  578. /* It is more efficient to let flush_tlb_kernel_range()
  579. * handle init_mm tlb flushes.
  580. *
  581. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  582. * and SUN4V pte layout, so this inline test is fine.
  583. */
  584. if (likely(mm != &init_mm) && (pte_val(orig) & _PAGE_VALID))
  585. tlb_batch_add(mm, addr, ptep, orig, fullmm);
  586. }
  587. #define set_pte_at(mm,addr,ptep,pte) \
  588. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  589. #define pte_clear(mm,addr,ptep) \
  590. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  591. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  592. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  593. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  594. #ifdef DCACHE_ALIASING_POSSIBLE
  595. #define __HAVE_ARCH_MOVE_PTE
  596. #define move_pte(pte, prot, old_addr, new_addr) \
  597. ({ \
  598. pte_t newpte = (pte); \
  599. if (tlb_type != hypervisor && pte_present(pte)) { \
  600. unsigned long this_pfn = pte_pfn(pte); \
  601. \
  602. if (pfn_valid(this_pfn) && \
  603. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  604. flush_dcache_page_all(current->mm, \
  605. pfn_to_page(this_pfn)); \
  606. } \
  607. newpte; \
  608. })
  609. #endif
  610. extern pgd_t swapper_pg_dir[2048];
  611. extern pmd_t swapper_low_pmd_dir[2048];
  612. extern void paging_init(void);
  613. extern unsigned long find_ecache_flush_span(unsigned long size);
  614. struct seq_file;
  615. extern void mmu_info(struct seq_file *);
  616. /* These do nothing with the way I have things setup. */
  617. #define mmu_lockarea(vaddr, len) (vaddr)
  618. #define mmu_unlockarea(vaddr, len) do { } while(0)
  619. struct vm_area_struct;
  620. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  621. /* Encode and de-code a swap entry */
  622. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  623. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  624. #define __swp_entry(type, offset) \
  625. ( (swp_entry_t) \
  626. { \
  627. (((long)(type) << PAGE_SHIFT) | \
  628. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  629. } )
  630. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  631. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  632. /* File offset in PTE support. */
  633. extern unsigned long pte_file(pte_t);
  634. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  635. extern pte_t pgoff_to_pte(unsigned long);
  636. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  637. extern unsigned long sparc64_valid_addr_bitmap[];
  638. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  639. static inline bool kern_addr_valid(unsigned long addr)
  640. {
  641. unsigned long paddr = __pa(addr);
  642. if ((paddr >> 41UL) != 0UL)
  643. return false;
  644. return test_bit(paddr >> 22, sparc64_valid_addr_bitmap);
  645. }
  646. extern int page_in_phys_avail(unsigned long paddr);
  647. /*
  648. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  649. * its high 4 bits. These macros/functions put it there or get it from there.
  650. */
  651. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  652. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  653. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  654. extern int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  655. unsigned long, pgprot_t);
  656. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  657. unsigned long from, unsigned long pfn,
  658. unsigned long size, pgprot_t prot)
  659. {
  660. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  661. int space = GET_IOSPACE(pfn);
  662. unsigned long phys_base;
  663. phys_base = offset | (((unsigned long) space) << 32UL);
  664. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  665. }
  666. #include <asm/tlbflush.h>
  667. #include <asm-generic/pgtable.h>
  668. /* We provide our own get_unmapped_area to cope with VA holes and
  669. * SHM area cache aliasing for userland.
  670. */
  671. #define HAVE_ARCH_UNMAPPED_AREA
  672. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  673. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  674. * the largest alignment possible such that larget PTEs can be used.
  675. */
  676. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  677. unsigned long, unsigned long,
  678. unsigned long);
  679. #define HAVE_ARCH_FB_UNMAPPED_AREA
  680. extern void pgtable_cache_init(void);
  681. extern void sun4v_register_fault_status(void);
  682. extern void sun4v_ktsb_register(void);
  683. extern void __init cheetah_ecache_flush_init(void);
  684. extern void sun4v_patch_tlb_handlers(void);
  685. extern unsigned long cmdline_memory_size;
  686. extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  687. #endif /* !(__ASSEMBLY__) */
  688. #endif /* !(_SPARC64_PGTABLE_H) */