setup_32.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Common prep/pmac/chrp boot and setup code.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/string.h>
  6. #include <linux/sched.h>
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/reboot.h>
  10. #include <linux/delay.h>
  11. #include <linux/initrd.h>
  12. #include <linux/tty.h>
  13. #include <linux/bootmem.h>
  14. #include <linux/seq_file.h>
  15. #include <linux/root_dev.h>
  16. #include <linux/cpu.h>
  17. #include <linux/console.h>
  18. #include <linux/memblock.h>
  19. #include <asm/io.h>
  20. #include <asm/prom.h>
  21. #include <asm/processor.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/setup.h>
  24. #include <asm/smp.h>
  25. #include <asm/elf.h>
  26. #include <asm/cputable.h>
  27. #include <asm/bootx.h>
  28. #include <asm/btext.h>
  29. #include <asm/machdep.h>
  30. #include <asm/uaccess.h>
  31. #include <asm/pmac_feature.h>
  32. #include <asm/sections.h>
  33. #include <asm/nvram.h>
  34. #include <asm/xmon.h>
  35. #include <asm/time.h>
  36. #include <asm/serial.h>
  37. #include <asm/udbg.h>
  38. #include <asm/mmu_context.h>
  39. #include "setup.h"
  40. #define DBG(fmt...)
  41. extern void bootx_init(unsigned long r4, unsigned long phys);
  42. int boot_cpuid = -1;
  43. EXPORT_SYMBOL_GPL(boot_cpuid);
  44. int boot_cpuid_phys;
  45. EXPORT_SYMBOL_GPL(boot_cpuid_phys);
  46. int smp_hw_index[NR_CPUS];
  47. unsigned long ISA_DMA_THRESHOLD;
  48. unsigned int DMA_MODE_READ;
  49. unsigned int DMA_MODE_WRITE;
  50. #ifdef CONFIG_VGA_CONSOLE
  51. unsigned long vgacon_remap_base;
  52. EXPORT_SYMBOL(vgacon_remap_base);
  53. #endif
  54. /*
  55. * These are used in binfmt_elf.c to put aux entries on the stack
  56. * for each elf executable being started.
  57. */
  58. int dcache_bsize;
  59. int icache_bsize;
  60. int ucache_bsize;
  61. /*
  62. * We're called here very early in the boot. We determine the machine
  63. * type and call the appropriate low-level setup functions.
  64. * -- Cort <cort@fsmlabs.com>
  65. *
  66. * Note that the kernel may be running at an address which is different
  67. * from the address that it was linked at, so we must use RELOC/PTRRELOC
  68. * to access static data (including strings). -- paulus
  69. */
  70. notrace unsigned long __init early_init(unsigned long dt_ptr)
  71. {
  72. unsigned long offset = reloc_offset();
  73. struct cpu_spec *spec;
  74. /* First zero the BSS -- use memset_io, some platforms don't have
  75. * caches on yet */
  76. memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
  77. __bss_stop - __bss_start);
  78. /*
  79. * Identify the CPU type and fix up code sections
  80. * that depend on which cpu we have.
  81. */
  82. spec = identify_cpu(offset, mfspr(SPRN_PVR));
  83. do_feature_fixups(spec->cpu_features,
  84. PTRRELOC(&__start___ftr_fixup),
  85. PTRRELOC(&__stop___ftr_fixup));
  86. do_feature_fixups(spec->mmu_features,
  87. PTRRELOC(&__start___mmu_ftr_fixup),
  88. PTRRELOC(&__stop___mmu_ftr_fixup));
  89. do_lwsync_fixups(spec->cpu_features,
  90. PTRRELOC(&__start___lwsync_fixup),
  91. PTRRELOC(&__stop___lwsync_fixup));
  92. do_final_fixups();
  93. return KERNELBASE + offset;
  94. }
  95. /*
  96. * Find out what kind of machine we're on and save any data we need
  97. * from the early boot process (devtree is copied on pmac by prom_init()).
  98. * This is called very early on the boot process, after a minimal
  99. * MMU environment has been set up but before MMU_init is called.
  100. */
  101. notrace void __init machine_init(u64 dt_ptr)
  102. {
  103. lockdep_init();
  104. /* Enable early debugging if any specified (see udbg.h) */
  105. udbg_early_init();
  106. /* Do some early initialization based on the flat device tree */
  107. early_init_devtree(__va(dt_ptr));
  108. early_init_mmu();
  109. probe_machine();
  110. setup_kdump_trampoline();
  111. #ifdef CONFIG_6xx
  112. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  113. cpu_has_feature(CPU_FTR_CAN_NAP))
  114. ppc_md.power_save = ppc6xx_idle;
  115. #endif
  116. #ifdef CONFIG_E500
  117. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  118. cpu_has_feature(CPU_FTR_CAN_NAP))
  119. ppc_md.power_save = e500_idle;
  120. #endif
  121. if (ppc_md.progress)
  122. ppc_md.progress("id mach(): done", 0x200);
  123. }
  124. #ifdef CONFIG_BOOKE_WDT
  125. extern u32 booke_wdt_enabled;
  126. extern u32 booke_wdt_period;
  127. /* Checks wdt=x and wdt_period=xx command-line option */
  128. notrace int __init early_parse_wdt(char *p)
  129. {
  130. if (p && strncmp(p, "0", 1) != 0)
  131. booke_wdt_enabled = 1;
  132. return 0;
  133. }
  134. early_param("wdt", early_parse_wdt);
  135. int __init early_parse_wdt_period (char *p)
  136. {
  137. if (p)
  138. booke_wdt_period = simple_strtoul(p, NULL, 0);
  139. return 0;
  140. }
  141. early_param("wdt_period", early_parse_wdt_period);
  142. #endif /* CONFIG_BOOKE_WDT */
  143. /* Checks "l2cr=xxxx" command-line option */
  144. int __init ppc_setup_l2cr(char *str)
  145. {
  146. if (cpu_has_feature(CPU_FTR_L2CR)) {
  147. unsigned long val = simple_strtoul(str, NULL, 0);
  148. printk(KERN_INFO "l2cr set to %lx\n", val);
  149. _set_L2CR(0); /* force invalidate by disable cache */
  150. _set_L2CR(val); /* and enable it */
  151. }
  152. return 1;
  153. }
  154. __setup("l2cr=", ppc_setup_l2cr);
  155. /* Checks "l3cr=xxxx" command-line option */
  156. int __init ppc_setup_l3cr(char *str)
  157. {
  158. if (cpu_has_feature(CPU_FTR_L3CR)) {
  159. unsigned long val = simple_strtoul(str, NULL, 0);
  160. printk(KERN_INFO "l3cr set to %lx\n", val);
  161. _set_L3CR(val); /* and enable it */
  162. }
  163. return 1;
  164. }
  165. __setup("l3cr=", ppc_setup_l3cr);
  166. #ifdef CONFIG_GENERIC_NVRAM
  167. /* Generic nvram hooks used by drivers/char/gen_nvram.c */
  168. unsigned char nvram_read_byte(int addr)
  169. {
  170. if (ppc_md.nvram_read_val)
  171. return ppc_md.nvram_read_val(addr);
  172. return 0xff;
  173. }
  174. EXPORT_SYMBOL(nvram_read_byte);
  175. void nvram_write_byte(unsigned char val, int addr)
  176. {
  177. if (ppc_md.nvram_write_val)
  178. ppc_md.nvram_write_val(addr, val);
  179. }
  180. EXPORT_SYMBOL(nvram_write_byte);
  181. ssize_t nvram_get_size(void)
  182. {
  183. if (ppc_md.nvram_size)
  184. return ppc_md.nvram_size();
  185. return -1;
  186. }
  187. EXPORT_SYMBOL(nvram_get_size);
  188. void nvram_sync(void)
  189. {
  190. if (ppc_md.nvram_sync)
  191. ppc_md.nvram_sync();
  192. }
  193. EXPORT_SYMBOL(nvram_sync);
  194. #endif /* CONFIG_NVRAM */
  195. int __init ppc_init(void)
  196. {
  197. /* clear the progress line */
  198. if (ppc_md.progress)
  199. ppc_md.progress(" ", 0xffff);
  200. /* call platform init */
  201. if (ppc_md.init != NULL) {
  202. ppc_md.init();
  203. }
  204. return 0;
  205. }
  206. arch_initcall(ppc_init);
  207. static void __init irqstack_early_init(void)
  208. {
  209. unsigned int i;
  210. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  211. * as the memblock is limited to lowmem by default */
  212. for_each_possible_cpu(i) {
  213. softirq_ctx[i] = (struct thread_info *)
  214. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  215. hardirq_ctx[i] = (struct thread_info *)
  216. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  217. }
  218. }
  219. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  220. static void __init exc_lvl_early_init(void)
  221. {
  222. unsigned int i, hw_cpu;
  223. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  224. * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
  225. for_each_possible_cpu(i) {
  226. hw_cpu = get_hard_smp_processor_id(i);
  227. critirq_ctx[hw_cpu] = (struct thread_info *)
  228. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  229. #ifdef CONFIG_BOOKE
  230. dbgirq_ctx[hw_cpu] = (struct thread_info *)
  231. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  232. mcheckirq_ctx[hw_cpu] = (struct thread_info *)
  233. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  234. #endif
  235. }
  236. }
  237. #else
  238. #define exc_lvl_early_init()
  239. #endif
  240. /* Warning, IO base is not yet inited */
  241. void __init setup_arch(char **cmdline_p)
  242. {
  243. *cmdline_p = cmd_line;
  244. /* so udelay does something sensible, assume <= 1000 bogomips */
  245. loops_per_jiffy = 500000000 / HZ;
  246. unflatten_device_tree();
  247. check_for_initrd();
  248. if (ppc_md.init_early)
  249. ppc_md.init_early();
  250. find_legacy_serial_ports();
  251. smp_setup_cpu_maps();
  252. /* Register early console */
  253. register_early_udbg_console();
  254. xmon_setup();
  255. /*
  256. * Set cache line size based on type of cpu as a default.
  257. * Systems with OF can look in the properties on the cpu node(s)
  258. * for a possibly more accurate value.
  259. */
  260. dcache_bsize = cur_cpu_spec->dcache_bsize;
  261. icache_bsize = cur_cpu_spec->icache_bsize;
  262. ucache_bsize = 0;
  263. if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
  264. ucache_bsize = icache_bsize = dcache_bsize;
  265. /* reboot on panic */
  266. panic_timeout = 180;
  267. if (ppc_md.panic)
  268. setup_panic();
  269. init_mm.start_code = (unsigned long)_stext;
  270. init_mm.end_code = (unsigned long) _etext;
  271. init_mm.end_data = (unsigned long) _edata;
  272. init_mm.brk = klimit;
  273. exc_lvl_early_init();
  274. irqstack_early_init();
  275. /* set up the bootmem stuff with available memory */
  276. do_init_bootmem();
  277. if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
  278. #ifdef CONFIG_DUMMY_CONSOLE
  279. conswitchp = &dummy_con;
  280. #endif
  281. if (ppc_md.setup_arch)
  282. ppc_md.setup_arch();
  283. if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
  284. paging_init();
  285. /* Initialize the MMU context management stuff */
  286. mmu_context_init();
  287. }