pci_64.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/export.h>
  20. #include <linux/mm.h>
  21. #include <linux/list.h>
  22. #include <linux/syscalls.h>
  23. #include <linux/irq.h>
  24. #include <linux/vmalloc.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #include <asm/pci-bridge.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/machdep.h>
  31. #include <asm/ppc-pci.h>
  32. /* pci_io_base -- the base address from which io bars are offsets.
  33. * This is the lowest I/O base address (so bar values are always positive),
  34. * and it *must* be the start of ISA space if an ISA bus exists because
  35. * ISA drivers use hard coded offsets. If no ISA bus exists nothing
  36. * is mapped on the first 64K of IO space
  37. */
  38. unsigned long pci_io_base = ISA_IO_BASE;
  39. EXPORT_SYMBOL(pci_io_base);
  40. static int __init pcibios_init(void)
  41. {
  42. struct pci_controller *hose, *tmp;
  43. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  44. /* For now, override phys_mem_access_prot. If we need it,g
  45. * later, we may move that initialization to each ppc_md
  46. */
  47. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  48. /* On ppc64, we always enable PCI domains and we keep domain 0
  49. * backward compatible in /proc for video cards
  50. */
  51. pci_add_flags(PCI_ENABLE_PROC_DOMAINS | PCI_COMPAT_DOMAIN_0);
  52. /* Scan all of the recorded PCI controllers. */
  53. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  54. pcibios_scan_phb(hose);
  55. pci_bus_add_devices(hose->bus);
  56. }
  57. /* Call common code to handle resource allocation */
  58. pcibios_resource_survey();
  59. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  60. return 0;
  61. }
  62. subsys_initcall(pcibios_init);
  63. #ifdef CONFIG_HOTPLUG
  64. int pcibios_unmap_io_space(struct pci_bus *bus)
  65. {
  66. struct pci_controller *hose;
  67. WARN_ON(bus == NULL);
  68. /* If this is not a PHB, we only flush the hash table over
  69. * the area mapped by this bridge. We don't play with the PTE
  70. * mappings since we might have to deal with sub-page alignemnts
  71. * so flushing the hash table is the only sane way to make sure
  72. * that no hash entries are covering that removed bridge area
  73. * while still allowing other busses overlapping those pages
  74. *
  75. * Note: If we ever support P2P hotplug on Book3E, we'll have
  76. * to do an appropriate TLB flush here too
  77. */
  78. if (bus->self) {
  79. #ifdef CONFIG_PPC_STD_MMU_64
  80. struct resource *res = bus->resource[0];
  81. #endif
  82. pr_debug("IO unmapping for PCI-PCI bridge %s\n",
  83. pci_name(bus->self));
  84. #ifdef CONFIG_PPC_STD_MMU_64
  85. __flush_hash_table_range(&init_mm, res->start + _IO_BASE,
  86. res->end + _IO_BASE + 1);
  87. #endif
  88. return 0;
  89. }
  90. /* Get the host bridge */
  91. hose = pci_bus_to_host(bus);
  92. /* Check if we have IOs allocated */
  93. if (hose->io_base_alloc == 0)
  94. return 0;
  95. pr_debug("IO unmapping for PHB %s\n", hose->dn->full_name);
  96. pr_debug(" alloc=0x%p\n", hose->io_base_alloc);
  97. /* This is a PHB, we fully unmap the IO area */
  98. vunmap(hose->io_base_alloc);
  99. return 0;
  100. }
  101. EXPORT_SYMBOL_GPL(pcibios_unmap_io_space);
  102. #endif /* CONFIG_HOTPLUG */
  103. static int __devinit pcibios_map_phb_io_space(struct pci_controller *hose)
  104. {
  105. struct vm_struct *area;
  106. unsigned long phys_page;
  107. unsigned long size_page;
  108. unsigned long io_virt_offset;
  109. phys_page = _ALIGN_DOWN(hose->io_base_phys, PAGE_SIZE);
  110. size_page = _ALIGN_UP(hose->pci_io_size, PAGE_SIZE);
  111. /* Make sure IO area address is clear */
  112. hose->io_base_alloc = NULL;
  113. /* If there's no IO to map on that bus, get away too */
  114. if (hose->pci_io_size == 0 || hose->io_base_phys == 0)
  115. return 0;
  116. /* Let's allocate some IO space for that guy. We don't pass
  117. * VM_IOREMAP because we don't care about alignment tricks that
  118. * the core does in that case. Maybe we should due to stupid card
  119. * with incomplete address decoding but I'd rather not deal with
  120. * those outside of the reserved 64K legacy region.
  121. */
  122. area = __get_vm_area(size_page, 0, PHB_IO_BASE, PHB_IO_END);
  123. if (area == NULL)
  124. return -ENOMEM;
  125. hose->io_base_alloc = area->addr;
  126. hose->io_base_virt = (void __iomem *)(area->addr +
  127. hose->io_base_phys - phys_page);
  128. pr_debug("IO mapping for PHB %s\n", hose->dn->full_name);
  129. pr_debug(" phys=0x%016llx, virt=0x%p (alloc=0x%p)\n",
  130. hose->io_base_phys, hose->io_base_virt, hose->io_base_alloc);
  131. pr_debug(" size=0x%016llx (alloc=0x%016lx)\n",
  132. hose->pci_io_size, size_page);
  133. /* Establish the mapping */
  134. if (__ioremap_at(phys_page, area->addr, size_page,
  135. _PAGE_NO_CACHE | _PAGE_GUARDED) == NULL)
  136. return -ENOMEM;
  137. /* Fixup hose IO resource */
  138. io_virt_offset = pcibios_io_space_offset(hose);
  139. hose->io_resource.start += io_virt_offset;
  140. hose->io_resource.end += io_virt_offset;
  141. pr_debug(" hose->io_resource=%pR\n", &hose->io_resource);
  142. return 0;
  143. }
  144. int __devinit pcibios_map_io_space(struct pci_bus *bus)
  145. {
  146. WARN_ON(bus == NULL);
  147. /* If this not a PHB, nothing to do, page tables still exist and
  148. * thus HPTEs will be faulted in when needed
  149. */
  150. if (bus->self) {
  151. pr_debug("IO mapping for PCI-PCI bridge %s\n",
  152. pci_name(bus->self));
  153. pr_debug(" virt=0x%016llx...0x%016llx\n",
  154. bus->resource[0]->start + _IO_BASE,
  155. bus->resource[0]->end + _IO_BASE);
  156. return 0;
  157. }
  158. return pcibios_map_phb_io_space(pci_bus_to_host(bus));
  159. }
  160. EXPORT_SYMBOL_GPL(pcibios_map_io_space);
  161. void __devinit pcibios_setup_phb_io_space(struct pci_controller *hose)
  162. {
  163. pcibios_map_phb_io_space(hose);
  164. }
  165. #define IOBASE_BRIDGE_NUMBER 0
  166. #define IOBASE_MEMORY 1
  167. #define IOBASE_IO 2
  168. #define IOBASE_ISA_IO 3
  169. #define IOBASE_ISA_MEM 4
  170. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  171. unsigned long in_devfn)
  172. {
  173. struct pci_controller* hose;
  174. struct list_head *ln;
  175. struct pci_bus *bus = NULL;
  176. struct device_node *hose_node;
  177. /* Argh ! Please forgive me for that hack, but that's the
  178. * simplest way to get existing XFree to not lockup on some
  179. * G5 machines... So when something asks for bus 0 io base
  180. * (bus 0 is HT root), we return the AGP one instead.
  181. */
  182. if (in_bus == 0 && of_machine_is_compatible("MacRISC4")) {
  183. struct device_node *agp;
  184. agp = of_find_compatible_node(NULL, NULL, "u3-agp");
  185. if (agp)
  186. in_bus = 0xf0;
  187. of_node_put(agp);
  188. }
  189. /* That syscall isn't quite compatible with PCI domains, but it's
  190. * used on pre-domains setup. We return the first match
  191. */
  192. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  193. bus = pci_bus_b(ln);
  194. if (in_bus >= bus->number && in_bus <= bus->subordinate)
  195. break;
  196. bus = NULL;
  197. }
  198. if (bus == NULL || bus->dev.of_node == NULL)
  199. return -ENODEV;
  200. hose_node = bus->dev.of_node;
  201. hose = PCI_DN(hose_node)->phb;
  202. switch (which) {
  203. case IOBASE_BRIDGE_NUMBER:
  204. return (long)hose->first_busno;
  205. case IOBASE_MEMORY:
  206. return (long)hose->pci_mem_offset;
  207. case IOBASE_IO:
  208. return (long)hose->io_base_phys;
  209. case IOBASE_ISA_IO:
  210. return (long)isa_io_base;
  211. case IOBASE_ISA_MEM:
  212. return -EINVAL;
  213. }
  214. return -EOPNOTSUPP;
  215. }
  216. #ifdef CONFIG_NUMA
  217. int pcibus_to_node(struct pci_bus *bus)
  218. {
  219. struct pci_controller *phb = pci_bus_to_host(bus);
  220. return phb->node;
  221. }
  222. EXPORT_SYMBOL(pcibus_to_node);
  223. #endif