head_8xx.S 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define DO_8xx_CPU6(val, reg) \
  35. li reg, val; \
  36. stw reg, 12(r0); \
  37. lwz reg, 12(r0);
  38. #else
  39. #define DO_8xx_CPU6(val, reg)
  40. #endif
  41. __HEAD
  42. _ENTRY(_stext);
  43. _ENTRY(_start);
  44. /* MPC8xx
  45. * This port was done on an MBX board with an 860. Right now I only
  46. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  47. * code there loads up some registers before calling us:
  48. * r3: ptr to board info data
  49. * r4: initrd_start or if no initrd then 0
  50. * r5: initrd_end - unused if r4 is 0
  51. * r6: Start of command line string
  52. * r7: End of command line string
  53. *
  54. * I decided to use conditional compilation instead of checking PVR and
  55. * adding more processor specific branches around code I don't need.
  56. * Since this is an embedded processor, I also appreciate any memory
  57. * savings I can get.
  58. *
  59. * The MPC8xx does not have any BATs, but it supports large page sizes.
  60. * We first initialize the MMU to support 8M byte pages, then load one
  61. * entry into each of the instruction and data TLBs to map the first
  62. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  63. * the "internal" processor registers before MMU_init is called.
  64. *
  65. * The TLB code currently contains a major hack. Since I use the condition
  66. * code register, I have to save and restore it. I am out of registers, so
  67. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  68. * To avoid making any decisions, I need to use the "segment" valid bit
  69. * in the first level table, but that would require many changes to the
  70. * Linux page directory/table functions that I don't want to do right now.
  71. *
  72. * -- Dan
  73. */
  74. .globl __start
  75. __start:
  76. mr r31,r3 /* save device tree ptr */
  77. /* We have to turn on the MMU right away so we get cache modes
  78. * set correctly.
  79. */
  80. bl initial_mmu
  81. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  82. * ready to work.
  83. */
  84. turn_on_mmu:
  85. mfmsr r0
  86. ori r0,r0,MSR_DR|MSR_IR
  87. mtspr SPRN_SRR1,r0
  88. lis r0,start_here@h
  89. ori r0,r0,start_here@l
  90. mtspr SPRN_SRR0,r0
  91. SYNC
  92. rfi /* enables MMU */
  93. /*
  94. * Exception entry code. This code runs with address translation
  95. * turned off, i.e. using physical addresses.
  96. * We assume sprg3 has the physical address of the current
  97. * task's thread_struct.
  98. */
  99. #define EXCEPTION_PROLOG \
  100. mtspr SPRN_SPRG_SCRATCH0,r10; \
  101. mtspr SPRN_SPRG_SCRATCH1,r11; \
  102. mfcr r10; \
  103. EXCEPTION_PROLOG_1; \
  104. EXCEPTION_PROLOG_2
  105. #define EXCEPTION_PROLOG_1 \
  106. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  107. andi. r11,r11,MSR_PR; \
  108. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  109. beq 1f; \
  110. mfspr r11,SPRN_SPRG_THREAD; \
  111. lwz r11,THREAD_INFO-THREAD(r11); \
  112. addi r11,r11,THREAD_SIZE; \
  113. tophys(r11,r11); \
  114. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  115. #define EXCEPTION_PROLOG_2 \
  116. CLR_TOP32(r11); \
  117. stw r10,_CCR(r11); /* save registers */ \
  118. stw r12,GPR12(r11); \
  119. stw r9,GPR9(r11); \
  120. mfspr r10,SPRN_SPRG_SCRATCH0; \
  121. stw r10,GPR10(r11); \
  122. mfspr r12,SPRN_SPRG_SCRATCH1; \
  123. stw r12,GPR11(r11); \
  124. mflr r10; \
  125. stw r10,_LINK(r11); \
  126. mfspr r12,SPRN_SRR0; \
  127. mfspr r9,SPRN_SRR1; \
  128. stw r1,GPR1(r11); \
  129. stw r1,0(r11); \
  130. tovirt(r1,r11); /* set new kernel sp */ \
  131. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  132. MTMSRD(r10); /* (except for mach check in rtas) */ \
  133. stw r0,GPR0(r11); \
  134. SAVE_4GPRS(3, r11); \
  135. SAVE_2GPRS(7, r11)
  136. /*
  137. * Note: code which follows this uses cr0.eq (set if from kernel),
  138. * r11, r12 (SRR0), and r9 (SRR1).
  139. *
  140. * Note2: once we have set r1 we are in a position to take exceptions
  141. * again, and we could thus set MSR:RI at that point.
  142. */
  143. /*
  144. * Exception vectors.
  145. */
  146. #define EXCEPTION(n, label, hdlr, xfer) \
  147. . = n; \
  148. label: \
  149. EXCEPTION_PROLOG; \
  150. addi r3,r1,STACK_FRAME_OVERHEAD; \
  151. xfer(n, hdlr)
  152. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  153. li r10,trap; \
  154. stw r10,_TRAP(r11); \
  155. li r10,MSR_KERNEL; \
  156. copyee(r10, r9); \
  157. bl tfer; \
  158. i##n: \
  159. .long hdlr; \
  160. .long ret
  161. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  162. #define NOCOPY(d, s)
  163. #define EXC_XFER_STD(n, hdlr) \
  164. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  165. ret_from_except_full)
  166. #define EXC_XFER_LITE(n, hdlr) \
  167. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  168. ret_from_except)
  169. #define EXC_XFER_EE(n, hdlr) \
  170. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  171. ret_from_except_full)
  172. #define EXC_XFER_EE_LITE(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  174. ret_from_except)
  175. /* System reset */
  176. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  177. /* Machine check */
  178. . = 0x200
  179. MachineCheck:
  180. EXCEPTION_PROLOG
  181. mfspr r4,SPRN_DAR
  182. stw r4,_DAR(r11)
  183. li r5,0x00f0
  184. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  185. mfspr r5,SPRN_DSISR
  186. stw r5,_DSISR(r11)
  187. addi r3,r1,STACK_FRAME_OVERHEAD
  188. EXC_XFER_STD(0x200, machine_check_exception)
  189. /* Data access exception.
  190. * This is "never generated" by the MPC8xx. We jump to it for other
  191. * translation errors.
  192. */
  193. . = 0x300
  194. DataAccess:
  195. EXCEPTION_PROLOG
  196. mfspr r10,SPRN_DSISR
  197. stw r10,_DSISR(r11)
  198. mr r5,r10
  199. mfspr r4,SPRN_DAR
  200. li r10,0x00f0
  201. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  202. EXC_XFER_LITE(0x300, handle_page_fault)
  203. /* Instruction access exception.
  204. * This is "never generated" by the MPC8xx. We jump to it for other
  205. * translation errors.
  206. */
  207. . = 0x400
  208. InstructionAccess:
  209. EXCEPTION_PROLOG
  210. mr r4,r12
  211. mr r5,r9
  212. EXC_XFER_LITE(0x400, handle_page_fault)
  213. /* External interrupt */
  214. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  215. /* Alignment exception */
  216. . = 0x600
  217. Alignment:
  218. EXCEPTION_PROLOG
  219. mfspr r4,SPRN_DAR
  220. stw r4,_DAR(r11)
  221. li r5,0x00f0
  222. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  223. mfspr r5,SPRN_DSISR
  224. stw r5,_DSISR(r11)
  225. addi r3,r1,STACK_FRAME_OVERHEAD
  226. EXC_XFER_EE(0x600, alignment_exception)
  227. /* Program check exception */
  228. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  229. /* No FPU on MPC8xx. This exception is not supposed to happen.
  230. */
  231. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  232. /* Decrementer */
  233. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  234. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  235. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  236. /* System call */
  237. . = 0xc00
  238. SystemCall:
  239. EXCEPTION_PROLOG
  240. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  241. /* Single step - not used on 601 */
  242. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  243. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  244. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  245. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  246. * for all unimplemented and illegal instructions.
  247. */
  248. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  249. . = 0x1100
  250. /*
  251. * For the MPC8xx, this is a software tablewalk to load the instruction
  252. * TLB. It is modelled after the example in the Motorola manual. The task
  253. * switch loads the M_TWB register with the pointer to the first level table.
  254. * If we discover there is no second level table (value is zero) or if there
  255. * is an invalid pte, we load that into the TLB, which causes another fault
  256. * into the TLB Error interrupt where we can handle such problems.
  257. * We have to use the MD_xxx registers for the tablewalk because the
  258. * equivalent MI_xxx registers only perform the attribute functions.
  259. */
  260. InstructionTLBMiss:
  261. #ifdef CONFIG_8xx_CPU6
  262. stw r3, 8(r0)
  263. #endif
  264. DO_8xx_CPU6(0x3f80, r3)
  265. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  266. mfcr r10
  267. #ifdef CONFIG_8xx_CPU6
  268. stw r10, 0(r0)
  269. stw r11, 4(r0)
  270. #else
  271. mtspr SPRN_DAR, r10
  272. mtspr SPRN_SPRG2, r11
  273. #endif
  274. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  275. #ifdef CONFIG_8xx_CPU15
  276. addi r11, r10, 0x1000
  277. tlbie r11
  278. addi r11, r10, -0x1000
  279. tlbie r11
  280. #endif
  281. DO_8xx_CPU6(0x3780, r3)
  282. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  283. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  284. /* If we are faulting a kernel address, we have to use the
  285. * kernel page tables.
  286. */
  287. #ifdef CONFIG_MODULES
  288. /* Only modules will cause ITLB Misses as we always
  289. * pin the first 8MB of kernel memory */
  290. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  291. beq 3f
  292. lis r11, swapper_pg_dir@h
  293. ori r11, r11, swapper_pg_dir@l
  294. rlwimi r10, r11, 0, 2, 19
  295. 3:
  296. #endif
  297. lwz r11, 0(r10) /* Get the level 1 entry */
  298. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  299. beq 2f /* If zero, don't try to find a pte */
  300. /* We have a pte table, so load the MI_TWC with the attributes
  301. * for this "segment."
  302. */
  303. ori r11,r11,1 /* Set valid bit */
  304. DO_8xx_CPU6(0x2b80, r3)
  305. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  306. DO_8xx_CPU6(0x3b80, r3)
  307. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  308. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  309. lwz r10, 0(r11) /* Get the pte */
  310. #ifdef CONFIG_SWAP
  311. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  312. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  313. bne- cr0, 2f
  314. #endif
  315. /* The Linux PTE won't go exactly into the MMU TLB.
  316. * Software indicator bits 21 and 28 must be clear.
  317. * Software indicator bits 24, 25, 26, and 27 must be
  318. * set. All other Linux PTE bits control the behavior
  319. * of the MMU.
  320. */
  321. li r11, 0x00f0
  322. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  323. DO_8xx_CPU6(0x2d80, r3)
  324. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  325. /* Restore registers */
  326. #ifndef CONFIG_8xx_CPU6
  327. mfspr r10, SPRN_DAR
  328. mtcr r10
  329. mtspr SPRN_DAR, r11 /* Tag DAR */
  330. mfspr r11, SPRN_SPRG2
  331. #else
  332. lwz r11, 0(r0)
  333. mtcr r11
  334. lwz r11, 4(r0)
  335. lwz r3, 8(r0)
  336. #endif
  337. mfspr r10, SPRN_M_TW
  338. rfi
  339. 2:
  340. mfspr r11, SPRN_SRR1
  341. /* clear all error bits as TLB Miss
  342. * sets a few unconditionally
  343. */
  344. rlwinm r11, r11, 0, 0xffff
  345. mtspr SPRN_SRR1, r11
  346. /* Restore registers */
  347. #ifndef CONFIG_8xx_CPU6
  348. mfspr r10, SPRN_DAR
  349. mtcr r10
  350. li r11, 0x00f0
  351. mtspr SPRN_DAR, r11 /* Tag DAR */
  352. mfspr r11, SPRN_SPRG2
  353. #else
  354. lwz r11, 0(r0)
  355. mtcr r11
  356. lwz r11, 4(r0)
  357. lwz r3, 8(r0)
  358. #endif
  359. mfspr r10, SPRN_M_TW
  360. b InstructionAccess
  361. . = 0x1200
  362. DataStoreTLBMiss:
  363. #ifdef CONFIG_8xx_CPU6
  364. stw r3, 8(r0)
  365. #endif
  366. DO_8xx_CPU6(0x3f80, r3)
  367. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  368. mfcr r10
  369. #ifdef CONFIG_8xx_CPU6
  370. stw r10, 0(r0)
  371. stw r11, 4(r0)
  372. #else
  373. mtspr SPRN_DAR, r10
  374. mtspr SPRN_SPRG2, r11
  375. #endif
  376. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  377. /* If we are faulting a kernel address, we have to use the
  378. * kernel page tables.
  379. */
  380. andi. r11, r10, 0x0800
  381. beq 3f
  382. lis r11, swapper_pg_dir@h
  383. ori r11, r11, swapper_pg_dir@l
  384. rlwimi r10, r11, 0, 2, 19
  385. 3:
  386. lwz r11, 0(r10) /* Get the level 1 entry */
  387. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  388. beq 2f /* If zero, don't try to find a pte */
  389. /* We have a pte table, so load fetch the pte from the table.
  390. */
  391. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  392. DO_8xx_CPU6(0x3b80, r3)
  393. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  394. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  395. lwz r10, 0(r10) /* Get the pte */
  396. /* Insert the Guarded flag into the TWC from the Linux PTE.
  397. * It is bit 27 of both the Linux PTE and the TWC (at least
  398. * I got that right :-). It will be better when we can put
  399. * this into the Linux pgd/pmd and load it in the operation
  400. * above.
  401. */
  402. rlwimi r11, r10, 0, 27, 27
  403. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  404. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  405. */
  406. rlwimi r11, r10, 32-5, 30, 30
  407. DO_8xx_CPU6(0x3b80, r3)
  408. mtspr SPRN_MD_TWC, r11
  409. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  410. * We also need to know if the insn is a load/store, so:
  411. * Clear _PAGE_PRESENT and load that which will
  412. * trap into DTLB Error with store bit set accordinly.
  413. */
  414. /* PRESENT=0x1, ACCESSED=0x20
  415. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  416. * r10 = (r10 & ~PRESENT) | r11;
  417. */
  418. #ifdef CONFIG_SWAP
  419. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  420. and r11, r11, r10
  421. rlwimi r10, r11, 0, _PAGE_PRESENT
  422. #endif
  423. /* Honour kernel RO, User NA */
  424. /* 0x200 == Extended encoding, bit 22 */
  425. rlwimi r10, r10, 32-2, 0x200 /* Copy USER to bit 22, 0x200 */
  426. /* r11 = (r10 & _PAGE_RW) >> 1 */
  427. rlwinm r11, r10, 32-1, 0x200
  428. or r10, r11, r10
  429. /* invert RW and 0x200 bits */
  430. xori r10, r10, _PAGE_RW | 0x200
  431. /* The Linux PTE won't go exactly into the MMU TLB.
  432. * Software indicator bits 22 and 28 must be clear.
  433. * Software indicator bits 24, 25, 26, and 27 must be
  434. * set. All other Linux PTE bits control the behavior
  435. * of the MMU.
  436. */
  437. 2: li r11, 0x00f0
  438. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  439. DO_8xx_CPU6(0x3d80, r3)
  440. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  441. /* Restore registers */
  442. #ifndef CONFIG_8xx_CPU6
  443. mfspr r10, SPRN_DAR
  444. mtcr r10
  445. mtspr SPRN_DAR, r11 /* Tag DAR */
  446. mfspr r11, SPRN_SPRG2
  447. #else
  448. mtspr SPRN_DAR, r11 /* Tag DAR */
  449. lwz r11, 0(r0)
  450. mtcr r11
  451. lwz r11, 4(r0)
  452. lwz r3, 8(r0)
  453. #endif
  454. mfspr r10, SPRN_M_TW
  455. rfi
  456. /* This is an instruction TLB error on the MPC8xx. This could be due
  457. * to many reasons, such as executing guarded memory or illegal instruction
  458. * addresses. There is nothing to do but handle a big time error fault.
  459. */
  460. . = 0x1300
  461. InstructionTLBError:
  462. b InstructionAccess
  463. /* This is the data TLB error on the MPC8xx. This could be due to
  464. * many reasons, including a dirty update to a pte. We can catch that
  465. * one here, but anything else is an error. First, we track down the
  466. * Linux pte. If it is valid, write access is allowed, but the
  467. * page dirty bit is not set, we will set it and reload the TLB. For
  468. * any other case, we bail out to a higher level function that can
  469. * handle it.
  470. */
  471. . = 0x1400
  472. DataTLBError:
  473. #ifdef CONFIG_8xx_CPU6
  474. stw r3, 8(r0)
  475. #endif
  476. DO_8xx_CPU6(0x3f80, r3)
  477. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  478. mfcr r10
  479. stw r10, 0(r0)
  480. stw r11, 4(r0)
  481. mfspr r10, SPRN_DAR
  482. cmpwi cr0, r10, 0x00f0
  483. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  484. DARFixed:/* Return from dcbx instruction bug workaround, r10 holds value of DAR */
  485. mfspr r10, SPRN_M_TW /* Restore registers */
  486. lwz r11, 0(r0)
  487. mtcr r11
  488. lwz r11, 4(r0)
  489. #ifdef CONFIG_8xx_CPU6
  490. lwz r3, 8(r0)
  491. #endif
  492. b DataAccess
  493. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  494. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  495. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  496. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  497. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  498. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  499. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  500. /* On the MPC8xx, these next four traps are used for development
  501. * support of breakpoints and such. Someday I will get around to
  502. * using them.
  503. */
  504. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  505. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  506. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  507. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  508. . = 0x2000
  509. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  510. * by decoding the registers used by the dcbx instruction and adding them.
  511. * DAR is set to the calculated address and r10 also holds the EA on exit.
  512. */
  513. /* define if you don't want to use self modifying code */
  514. #define NO_SELF_MODIFYING_CODE
  515. FixupDAR:/* Entry point for dcbx workaround. */
  516. /* fetch instruction from memory. */
  517. mfspr r10, SPRN_SRR0
  518. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  519. DO_8xx_CPU6(0x3780, r3)
  520. mtspr SPRN_MD_EPN, r10
  521. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  522. beq- 3f /* Branch if user space */
  523. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  524. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  525. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  526. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  527. DO_8xx_CPU6(0x3b80, r3)
  528. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  529. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  530. lwz r11, 0(r11) /* Get the pte */
  531. /* concat physical page address(r11) and page offset(r10) */
  532. rlwimi r11, r10, 0, 20, 31
  533. lwz r11,0(r11)
  534. /* Check if it really is a dcbx instruction. */
  535. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  536. * no need to include them here */
  537. srwi r10, r11, 26 /* check if major OP code is 31 */
  538. cmpwi cr0, r10, 31
  539. bne- 141f
  540. rlwinm r10, r11, 0, 21, 30
  541. cmpwi cr0, r10, 2028 /* Is dcbz? */
  542. beq+ 142f
  543. cmpwi cr0, r10, 940 /* Is dcbi? */
  544. beq+ 142f
  545. cmpwi cr0, r10, 108 /* Is dcbst? */
  546. beq+ 144f /* Fix up store bit! */
  547. cmpwi cr0, r10, 172 /* Is dcbf? */
  548. beq+ 142f
  549. cmpwi cr0, r10, 1964 /* Is icbi? */
  550. beq+ 142f
  551. 141: mfspr r10, SPRN_DAR /* r10 must hold DAR at exit */
  552. b DARFixed /* Nope, go back to normal TLB processing */
  553. 144: mfspr r10, SPRN_DSISR
  554. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  555. mtspr SPRN_DSISR, r10
  556. 142: /* continue, it was a dcbx, dcbi instruction. */
  557. #ifdef CONFIG_8xx_CPU6
  558. lwz r3, 8(r0) /* restore r3 from memory */
  559. #endif
  560. #ifndef NO_SELF_MODIFYING_CODE
  561. andis. r10,r11,0x1f /* test if reg RA is r0 */
  562. li r10,modified_instr@l
  563. dcbtst r0,r10 /* touch for store */
  564. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  565. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  566. ori r11,r11,532
  567. stw r11,0(r10) /* store add/and instruction */
  568. dcbf 0,r10 /* flush new instr. to memory. */
  569. icbi 0,r10 /* invalidate instr. cache line */
  570. lwz r11, 4(r0) /* restore r11 from memory */
  571. mfspr r10, SPRN_M_TW /* restore r10 from M_TW */
  572. isync /* Wait until new instr is loaded from memory */
  573. modified_instr:
  574. .space 4 /* this is where the add instr. is stored */
  575. bne+ 143f
  576. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  577. 143: mtdar r10 /* store faulting EA in DAR */
  578. b DARFixed /* Go back to normal TLB handling */
  579. #else
  580. mfctr r10
  581. mtdar r10 /* save ctr reg in DAR */
  582. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  583. addi r10, r10, 150f@l /* add start of table */
  584. mtctr r10 /* load ctr with jump address */
  585. xor r10, r10, r10 /* sum starts at zero */
  586. bctr /* jump into table */
  587. 150:
  588. add r10, r10, r0 ;b 151f
  589. add r10, r10, r1 ;b 151f
  590. add r10, r10, r2 ;b 151f
  591. add r10, r10, r3 ;b 151f
  592. add r10, r10, r4 ;b 151f
  593. add r10, r10, r5 ;b 151f
  594. add r10, r10, r6 ;b 151f
  595. add r10, r10, r7 ;b 151f
  596. add r10, r10, r8 ;b 151f
  597. add r10, r10, r9 ;b 151f
  598. mtctr r11 ;b 154f /* r10 needs special handling */
  599. mtctr r11 ;b 153f /* r11 needs special handling */
  600. add r10, r10, r12 ;b 151f
  601. add r10, r10, r13 ;b 151f
  602. add r10, r10, r14 ;b 151f
  603. add r10, r10, r15 ;b 151f
  604. add r10, r10, r16 ;b 151f
  605. add r10, r10, r17 ;b 151f
  606. add r10, r10, r18 ;b 151f
  607. add r10, r10, r19 ;b 151f
  608. add r10, r10, r20 ;b 151f
  609. add r10, r10, r21 ;b 151f
  610. add r10, r10, r22 ;b 151f
  611. add r10, r10, r23 ;b 151f
  612. add r10, r10, r24 ;b 151f
  613. add r10, r10, r25 ;b 151f
  614. add r10, r10, r26 ;b 151f
  615. add r10, r10, r27 ;b 151f
  616. add r10, r10, r28 ;b 151f
  617. add r10, r10, r29 ;b 151f
  618. add r10, r10, r30 ;b 151f
  619. add r10, r10, r31
  620. 151:
  621. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  622. beq 152f /* if reg RA is zero, don't add it */
  623. addi r11, r11, 150b@l /* add start of table */
  624. mtctr r11 /* load ctr with jump address */
  625. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  626. bctr /* jump into table */
  627. 152:
  628. mfdar r11
  629. mtctr r11 /* restore ctr reg from DAR */
  630. mtdar r10 /* save fault EA to DAR */
  631. b DARFixed /* Go back to normal TLB handling */
  632. /* special handling for r10,r11 since these are modified already */
  633. 153: lwz r11, 4(r0) /* load r11 from memory */
  634. b 155f
  635. 154: mfspr r11, SPRN_M_TW /* load r10 from M_TW */
  636. 155: add r10, r10, r11 /* add it */
  637. mfctr r11 /* restore r11 */
  638. b 151b
  639. #endif
  640. .globl giveup_fpu
  641. giveup_fpu:
  642. blr
  643. /*
  644. * This is where the main kernel code starts.
  645. */
  646. start_here:
  647. /* ptr to current */
  648. lis r2,init_task@h
  649. ori r2,r2,init_task@l
  650. /* ptr to phys current thread */
  651. tophys(r4,r2)
  652. addi r4,r4,THREAD /* init task's THREAD */
  653. mtspr SPRN_SPRG_THREAD,r4
  654. /* stack */
  655. lis r1,init_thread_union@ha
  656. addi r1,r1,init_thread_union@l
  657. li r0,0
  658. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  659. bl early_init /* We have to do this with MMU on */
  660. /*
  661. * Decide what sort of machine this is and initialize the MMU.
  662. */
  663. li r3,0
  664. mr r4,r31
  665. bl machine_init
  666. bl MMU_init
  667. /*
  668. * Go back to running unmapped so we can load up new values
  669. * and change to using our exception vectors.
  670. * On the 8xx, all we have to do is invalidate the TLB to clear
  671. * the old 8M byte TLB mappings and load the page table base register.
  672. */
  673. /* The right way to do this would be to track it down through
  674. * init's THREAD like the context switch code does, but this is
  675. * easier......until someone changes init's static structures.
  676. */
  677. lis r6, swapper_pg_dir@h
  678. ori r6, r6, swapper_pg_dir@l
  679. tophys(r6,r6)
  680. #ifdef CONFIG_8xx_CPU6
  681. lis r4, cpu6_errata_word@h
  682. ori r4, r4, cpu6_errata_word@l
  683. li r3, 0x3980
  684. stw r3, 12(r4)
  685. lwz r3, 12(r4)
  686. #endif
  687. mtspr SPRN_M_TWB, r6
  688. lis r4,2f@h
  689. ori r4,r4,2f@l
  690. tophys(r4,r4)
  691. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  692. mtspr SPRN_SRR0,r4
  693. mtspr SPRN_SRR1,r3
  694. rfi
  695. /* Load up the kernel context */
  696. 2:
  697. SYNC /* Force all PTE updates to finish */
  698. tlbia /* Clear all TLB entries */
  699. sync /* wait for tlbia/tlbie to finish */
  700. TLBSYNC /* ... on all CPUs */
  701. /* set up the PTE pointers for the Abatron bdiGDB.
  702. */
  703. tovirt(r6,r6)
  704. lis r5, abatron_pteptrs@h
  705. ori r5, r5, abatron_pteptrs@l
  706. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  707. tophys(r5,r5)
  708. stw r6, 0(r5)
  709. /* Now turn on the MMU for real! */
  710. li r4,MSR_KERNEL
  711. lis r3,start_kernel@h
  712. ori r3,r3,start_kernel@l
  713. mtspr SPRN_SRR0,r3
  714. mtspr SPRN_SRR1,r4
  715. rfi /* enable MMU and jump to start_kernel */
  716. /* Set up the initial MMU state so we can do the first level of
  717. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  718. * virtual to physical. Also, set the cache mode since that is defined
  719. * by TLB entries and perform any additional mapping (like of the IMMR).
  720. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  721. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  722. * these mappings is mapped by page tables.
  723. */
  724. initial_mmu:
  725. tlbia /* Invalidate all TLB entries */
  726. /* Always pin the first 8 MB ITLB to prevent ITLB
  727. misses while mucking around with SRR0/SRR1 in asm
  728. */
  729. lis r8, MI_RSV4I@h
  730. ori r8, r8, 0x1c00
  731. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  732. #ifdef CONFIG_PIN_TLB
  733. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  734. ori r10, r10, 0x1c00
  735. mr r8, r10
  736. #else
  737. lis r10, MD_RESETVAL@h
  738. #endif
  739. #ifndef CONFIG_8xx_COPYBACK
  740. oris r10, r10, MD_WTDEF@h
  741. #endif
  742. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  743. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  744. * we can load the instruction and data TLB registers with the
  745. * same values.
  746. */
  747. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  748. ori r8, r8, MI_EVALID /* Mark it valid */
  749. mtspr SPRN_MI_EPN, r8
  750. mtspr SPRN_MD_EPN, r8
  751. li r8, MI_PS8MEG /* Set 8M byte page */
  752. ori r8, r8, MI_SVALID /* Make it valid */
  753. mtspr SPRN_MI_TWC, r8
  754. mtspr SPRN_MD_TWC, r8
  755. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  756. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  757. mtspr SPRN_MD_RPN, r8
  758. lis r8, MI_Kp@h /* Set the protection mode */
  759. mtspr SPRN_MI_AP, r8
  760. mtspr SPRN_MD_AP, r8
  761. /* Map another 8 MByte at the IMMR to get the processor
  762. * internal registers (among other things).
  763. */
  764. #ifdef CONFIG_PIN_TLB
  765. addi r10, r10, 0x0100
  766. mtspr SPRN_MD_CTR, r10
  767. #endif
  768. mfspr r9, 638 /* Get current IMMR */
  769. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  770. mr r8, r9 /* Create vaddr for TLB */
  771. ori r8, r8, MD_EVALID /* Mark it valid */
  772. mtspr SPRN_MD_EPN, r8
  773. li r8, MD_PS8MEG /* Set 8M byte page */
  774. ori r8, r8, MD_SVALID /* Make it valid */
  775. mtspr SPRN_MD_TWC, r8
  776. mr r8, r9 /* Create paddr for TLB */
  777. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  778. mtspr SPRN_MD_RPN, r8
  779. #ifdef CONFIG_PIN_TLB
  780. /* Map two more 8M kernel data pages.
  781. */
  782. addi r10, r10, 0x0100
  783. mtspr SPRN_MD_CTR, r10
  784. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  785. addis r8, r8, 0x0080 /* Add 8M */
  786. ori r8, r8, MI_EVALID /* Mark it valid */
  787. mtspr SPRN_MD_EPN, r8
  788. li r9, MI_PS8MEG /* Set 8M byte page */
  789. ori r9, r9, MI_SVALID /* Make it valid */
  790. mtspr SPRN_MD_TWC, r9
  791. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  792. addis r11, r11, 0x0080 /* Add 8M */
  793. mtspr SPRN_MD_RPN, r11
  794. addis r8, r8, 0x0080 /* Add 8M */
  795. mtspr SPRN_MD_EPN, r8
  796. mtspr SPRN_MD_TWC, r9
  797. addis r11, r11, 0x0080 /* Add 8M */
  798. mtspr SPRN_MD_RPN, r11
  799. #endif
  800. /* Since the cache is enabled according to the information we
  801. * just loaded into the TLB, invalidate and enable the caches here.
  802. * We should probably check/set other modes....later.
  803. */
  804. lis r8, IDC_INVALL@h
  805. mtspr SPRN_IC_CST, r8
  806. mtspr SPRN_DC_CST, r8
  807. lis r8, IDC_ENABLE@h
  808. mtspr SPRN_IC_CST, r8
  809. #ifdef CONFIG_8xx_COPYBACK
  810. mtspr SPRN_DC_CST, r8
  811. #else
  812. /* For a debug option, I left this here to easily enable
  813. * the write through cache mode
  814. */
  815. lis r8, DC_SFWT@h
  816. mtspr SPRN_DC_CST, r8
  817. lis r8, IDC_ENABLE@h
  818. mtspr SPRN_DC_CST, r8
  819. #endif
  820. blr
  821. /*
  822. * Set up to use a given MMU context.
  823. * r3 is context number, r4 is PGD pointer.
  824. *
  825. * We place the physical address of the new task page directory loaded
  826. * into the MMU base register, and set the ASID compare register with
  827. * the new "context."
  828. */
  829. _GLOBAL(set_context)
  830. #ifdef CONFIG_BDI_SWITCH
  831. /* Context switch the PTE pointer for the Abatron BDI2000.
  832. * The PGDIR is passed as second argument.
  833. */
  834. lis r5, KERNELBASE@h
  835. lwz r5, 0xf0(r5)
  836. stw r4, 0x4(r5)
  837. #endif
  838. #ifdef CONFIG_8xx_CPU6
  839. lis r6, cpu6_errata_word@h
  840. ori r6, r6, cpu6_errata_word@l
  841. tophys (r4, r4)
  842. li r7, 0x3980
  843. stw r7, 12(r6)
  844. lwz r7, 12(r6)
  845. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  846. li r7, 0x3380
  847. stw r7, 12(r6)
  848. lwz r7, 12(r6)
  849. mtspr SPRN_M_CASID, r3 /* Update context */
  850. #else
  851. mtspr SPRN_M_CASID,r3 /* Update context */
  852. tophys (r4, r4)
  853. mtspr SPRN_M_TWB, r4 /* and pgd */
  854. #endif
  855. SYNC
  856. blr
  857. #ifdef CONFIG_8xx_CPU6
  858. /* It's here because it is unique to the 8xx.
  859. * It is important we get called with interrupts disabled. I used to
  860. * do that, but it appears that all code that calls this already had
  861. * interrupt disabled.
  862. */
  863. .globl set_dec_cpu6
  864. set_dec_cpu6:
  865. lis r7, cpu6_errata_word@h
  866. ori r7, r7, cpu6_errata_word@l
  867. li r4, 0x2c00
  868. stw r4, 8(r7)
  869. lwz r4, 8(r7)
  870. mtspr 22, r3 /* Update Decrementer */
  871. SYNC
  872. blr
  873. #endif
  874. /*
  875. * We put a few things here that have to be page-aligned.
  876. * This stuff goes at the beginning of the data segment,
  877. * which is page-aligned.
  878. */
  879. .data
  880. .globl sdata
  881. sdata:
  882. .globl empty_zero_page
  883. empty_zero_page:
  884. .space 4096
  885. .globl swapper_pg_dir
  886. swapper_pg_dir:
  887. .space 4096
  888. /* Room for two PTE table poiners, usually the kernel and current user
  889. * pointer to their respective root page table (pgdir).
  890. */
  891. abatron_pteptrs:
  892. .space 8
  893. #ifdef CONFIG_8xx_CPU6
  894. .globl cpu6_errata_word
  895. cpu6_errata_word:
  896. .space 16
  897. #endif