pci-common.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. char __devinit *pcibios_setup(char *str)
  168. {
  169. return str;
  170. }
  171. /*
  172. * Reads the interrupt pin to determine if interrupt is use by card.
  173. * If the interrupt is used, then gets the interrupt line from the
  174. * openfirmware and sets it in the pci_dev and pci_config line.
  175. */
  176. int pci_read_irq_line(struct pci_dev *pci_dev)
  177. {
  178. struct of_irq oirq;
  179. unsigned int virq;
  180. /* The current device-tree that iSeries generates from the HV
  181. * PCI informations doesn't contain proper interrupt routing,
  182. * and all the fallback would do is print out crap, so we
  183. * don't attempt to resolve the interrupts here at all, some
  184. * iSeries specific fixup does it.
  185. *
  186. * In the long run, we will hopefully fix the generated device-tree
  187. * instead.
  188. */
  189. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  190. #ifdef DEBUG
  191. memset(&oirq, 0xff, sizeof(oirq));
  192. #endif
  193. /* Try to get a mapping from the device-tree */
  194. if (of_irq_map_pci(pci_dev, &oirq)) {
  195. u8 line, pin;
  196. /* If that fails, lets fallback to what is in the config
  197. * space and map that through the default controller. We
  198. * also set the type to level low since that's what PCI
  199. * interrupts are. If your platform does differently, then
  200. * either provide a proper interrupt tree or don't use this
  201. * function.
  202. */
  203. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  204. return -1;
  205. if (pin == 0)
  206. return -1;
  207. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  208. line == 0xff || line == 0) {
  209. return -1;
  210. }
  211. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  212. line, pin);
  213. virq = irq_create_mapping(NULL, line);
  214. if (virq)
  215. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  216. } else {
  217. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  218. oirq.size, oirq.specifier[0], oirq.specifier[1],
  219. oirq.controller ? oirq.controller->full_name :
  220. "<default>");
  221. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  222. oirq.size);
  223. }
  224. if (!virq) {
  225. pr_debug(" Failed to map !\n");
  226. return -1;
  227. }
  228. pr_debug(" Mapped to linux irq %d\n", virq);
  229. pci_dev->irq = virq;
  230. return 0;
  231. }
  232. EXPORT_SYMBOL(pci_read_irq_line);
  233. /*
  234. * Platform support for /proc/bus/pci/X/Y mmap()s,
  235. * modelled on the sparc64 implementation by Dave Miller.
  236. * -- paulus.
  237. */
  238. /*
  239. * Adjust vm_pgoff of VMA such that it is the physical page offset
  240. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  241. *
  242. * Basically, the user finds the base address for his device which he wishes
  243. * to mmap. They read the 32-bit value from the config space base register,
  244. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  245. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  246. *
  247. * Returns negative error code on failure, zero on success.
  248. */
  249. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  250. resource_size_t *offset,
  251. enum pci_mmap_state mmap_state)
  252. {
  253. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  254. unsigned long io_offset = 0;
  255. int i, res_bit;
  256. if (hose == 0)
  257. return NULL; /* should never happen */
  258. /* If memory, add on the PCI bridge address offset */
  259. if (mmap_state == pci_mmap_mem) {
  260. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  261. *offset += hose->pci_mem_offset;
  262. #endif
  263. res_bit = IORESOURCE_MEM;
  264. } else {
  265. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  266. *offset += io_offset;
  267. res_bit = IORESOURCE_IO;
  268. }
  269. /*
  270. * Check that the offset requested corresponds to one of the
  271. * resources of the device.
  272. */
  273. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  274. struct resource *rp = &dev->resource[i];
  275. int flags = rp->flags;
  276. /* treat ROM as memory (should be already) */
  277. if (i == PCI_ROM_RESOURCE)
  278. flags |= IORESOURCE_MEM;
  279. /* Active and same type? */
  280. if ((flags & res_bit) == 0)
  281. continue;
  282. /* In the range of this resource? */
  283. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  284. continue;
  285. /* found it! construct the final physical address */
  286. if (mmap_state == pci_mmap_io)
  287. *offset += hose->io_base_phys - io_offset;
  288. return rp;
  289. }
  290. return NULL;
  291. }
  292. /*
  293. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  294. * device mapping.
  295. */
  296. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  297. pgprot_t protection,
  298. enum pci_mmap_state mmap_state,
  299. int write_combine)
  300. {
  301. pgprot_t prot = protection;
  302. /* Write combine is always 0 on non-memory space mappings. On
  303. * memory space, if the user didn't pass 1, we check for a
  304. * "prefetchable" resource. This is a bit hackish, but we use
  305. * this to workaround the inability of /sysfs to provide a write
  306. * combine bit
  307. */
  308. if (mmap_state != pci_mmap_mem)
  309. write_combine = 0;
  310. else if (write_combine == 0) {
  311. if (rp->flags & IORESOURCE_PREFETCH)
  312. write_combine = 1;
  313. }
  314. return pgprot_noncached(prot);
  315. }
  316. /*
  317. * This one is used by /dev/mem and fbdev who have no clue about the
  318. * PCI device, it tries to find the PCI device first and calls the
  319. * above routine
  320. */
  321. pgprot_t pci_phys_mem_access_prot(struct file *file,
  322. unsigned long pfn,
  323. unsigned long size,
  324. pgprot_t prot)
  325. {
  326. struct pci_dev *pdev = NULL;
  327. struct resource *found = NULL;
  328. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  329. int i;
  330. if (page_is_ram(pfn))
  331. return prot;
  332. prot = pgprot_noncached(prot);
  333. for_each_pci_dev(pdev) {
  334. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  335. struct resource *rp = &pdev->resource[i];
  336. int flags = rp->flags;
  337. /* Active and same type? */
  338. if ((flags & IORESOURCE_MEM) == 0)
  339. continue;
  340. /* In the range of this resource? */
  341. if (offset < (rp->start & PAGE_MASK) ||
  342. offset > rp->end)
  343. continue;
  344. found = rp;
  345. break;
  346. }
  347. if (found)
  348. break;
  349. }
  350. if (found) {
  351. if (found->flags & IORESOURCE_PREFETCH)
  352. prot = pgprot_noncached_wc(prot);
  353. pci_dev_put(pdev);
  354. }
  355. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  356. (unsigned long long)offset, pgprot_val(prot));
  357. return prot;
  358. }
  359. /*
  360. * Perform the actual remap of the pages for a PCI device mapping, as
  361. * appropriate for this architecture. The region in the process to map
  362. * is described by vm_start and vm_end members of VMA, the base physical
  363. * address is found in vm_pgoff.
  364. * The pci device structure is provided so that architectures may make mapping
  365. * decisions on a per-device or per-bus basis.
  366. *
  367. * Returns a negative error code on failure, zero on success.
  368. */
  369. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  370. enum pci_mmap_state mmap_state, int write_combine)
  371. {
  372. resource_size_t offset =
  373. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  374. struct resource *rp;
  375. int ret;
  376. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  377. if (rp == NULL)
  378. return -EINVAL;
  379. vma->vm_pgoff = offset >> PAGE_SHIFT;
  380. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  381. vma->vm_page_prot,
  382. mmap_state, write_combine);
  383. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  384. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  385. return ret;
  386. }
  387. /* This provides legacy IO read access on a bus */
  388. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  389. {
  390. unsigned long offset;
  391. struct pci_controller *hose = pci_bus_to_host(bus);
  392. struct resource *rp = &hose->io_resource;
  393. void __iomem *addr;
  394. /* Check if port can be supported by that bus. We only check
  395. * the ranges of the PHB though, not the bus itself as the rules
  396. * for forwarding legacy cycles down bridges are not our problem
  397. * here. So if the host bridge supports it, we do it.
  398. */
  399. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  400. offset += port;
  401. if (!(rp->flags & IORESOURCE_IO))
  402. return -ENXIO;
  403. if (offset < rp->start || (offset + size) > rp->end)
  404. return -ENXIO;
  405. addr = hose->io_base_virt + port;
  406. switch (size) {
  407. case 1:
  408. *((u8 *)val) = in_8(addr);
  409. return 1;
  410. case 2:
  411. if (port & 1)
  412. return -EINVAL;
  413. *((u16 *)val) = in_le16(addr);
  414. return 2;
  415. case 4:
  416. if (port & 3)
  417. return -EINVAL;
  418. *((u32 *)val) = in_le32(addr);
  419. return 4;
  420. }
  421. return -EINVAL;
  422. }
  423. /* This provides legacy IO write access on a bus */
  424. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  425. {
  426. unsigned long offset;
  427. struct pci_controller *hose = pci_bus_to_host(bus);
  428. struct resource *rp = &hose->io_resource;
  429. void __iomem *addr;
  430. /* Check if port can be supported by that bus. We only check
  431. * the ranges of the PHB though, not the bus itself as the rules
  432. * for forwarding legacy cycles down bridges are not our problem
  433. * here. So if the host bridge supports it, we do it.
  434. */
  435. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  436. offset += port;
  437. if (!(rp->flags & IORESOURCE_IO))
  438. return -ENXIO;
  439. if (offset < rp->start || (offset + size) > rp->end)
  440. return -ENXIO;
  441. addr = hose->io_base_virt + port;
  442. /* WARNING: The generic code is idiotic. It gets passed a pointer
  443. * to what can be a 1, 2 or 4 byte quantity and always reads that
  444. * as a u32, which means that we have to correct the location of
  445. * the data read within those 32 bits for size 1 and 2
  446. */
  447. switch (size) {
  448. case 1:
  449. out_8(addr, val >> 24);
  450. return 1;
  451. case 2:
  452. if (port & 1)
  453. return -EINVAL;
  454. out_le16(addr, val >> 16);
  455. return 2;
  456. case 4:
  457. if (port & 3)
  458. return -EINVAL;
  459. out_le32(addr, val);
  460. return 4;
  461. }
  462. return -EINVAL;
  463. }
  464. /* This provides legacy IO or memory mmap access on a bus */
  465. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  466. struct vm_area_struct *vma,
  467. enum pci_mmap_state mmap_state)
  468. {
  469. struct pci_controller *hose = pci_bus_to_host(bus);
  470. resource_size_t offset =
  471. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  472. resource_size_t size = vma->vm_end - vma->vm_start;
  473. struct resource *rp;
  474. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  475. pci_domain_nr(bus), bus->number,
  476. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  477. (unsigned long long)offset,
  478. (unsigned long long)(offset + size - 1));
  479. if (mmap_state == pci_mmap_mem) {
  480. /* Hack alert !
  481. *
  482. * Because X is lame and can fail starting if it gets an error
  483. * trying to mmap legacy_mem (instead of just moving on without
  484. * legacy memory access) we fake it here by giving it anonymous
  485. * memory, effectively behaving just like /dev/zero
  486. */
  487. if ((offset + size) > hose->isa_mem_size) {
  488. #ifdef CONFIG_MMU
  489. printk(KERN_DEBUG
  490. "Process %s (pid:%d) mapped non-existing PCI"
  491. "legacy memory for 0%04x:%02x\n",
  492. current->comm, current->pid, pci_domain_nr(bus),
  493. bus->number);
  494. #endif
  495. if (vma->vm_flags & VM_SHARED)
  496. return shmem_zero_setup(vma);
  497. return 0;
  498. }
  499. offset += hose->isa_mem_phys;
  500. } else {
  501. unsigned long io_offset = (unsigned long)hose->io_base_virt - \
  502. _IO_BASE;
  503. unsigned long roffset = offset + io_offset;
  504. rp = &hose->io_resource;
  505. if (!(rp->flags & IORESOURCE_IO))
  506. return -ENXIO;
  507. if (roffset < rp->start || (roffset + size) > rp->end)
  508. return -ENXIO;
  509. offset += hose->io_base_phys;
  510. }
  511. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  512. vma->vm_pgoff = offset >> PAGE_SHIFT;
  513. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  514. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  515. vma->vm_end - vma->vm_start,
  516. vma->vm_page_prot);
  517. }
  518. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  519. const struct resource *rsrc,
  520. resource_size_t *start, resource_size_t *end)
  521. {
  522. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  523. resource_size_t offset = 0;
  524. if (hose == NULL)
  525. return;
  526. if (rsrc->flags & IORESOURCE_IO)
  527. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  528. /* We pass a fully fixed up address to userland for MMIO instead of
  529. * a BAR value because X is lame and expects to be able to use that
  530. * to pass to /dev/mem !
  531. *
  532. * That means that we'll have potentially 64 bits values where some
  533. * userland apps only expect 32 (like X itself since it thinks only
  534. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  535. * 32 bits CHRPs :-(
  536. *
  537. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  538. * has been fixed (and the fix spread enough), we can re-enable the
  539. * 2 lines below and pass down a BAR value to userland. In that case
  540. * we'll also have to re-enable the matching code in
  541. * __pci_mmap_make_offset().
  542. *
  543. * BenH.
  544. */
  545. #if 0
  546. else if (rsrc->flags & IORESOURCE_MEM)
  547. offset = hose->pci_mem_offset;
  548. #endif
  549. *start = rsrc->start - offset;
  550. *end = rsrc->end - offset;
  551. }
  552. /**
  553. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  554. * @hose: newly allocated pci_controller to be setup
  555. * @dev: device node of the host bridge
  556. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  557. *
  558. * This function will parse the "ranges" property of a PCI host bridge device
  559. * node and setup the resource mapping of a pci controller based on its
  560. * content.
  561. *
  562. * Life would be boring if it wasn't for a few issues that we have to deal
  563. * with here:
  564. *
  565. * - We can only cope with one IO space range and up to 3 Memory space
  566. * ranges. However, some machines (thanks Apple !) tend to split their
  567. * space into lots of small contiguous ranges. So we have to coalesce.
  568. *
  569. * - We can only cope with all memory ranges having the same offset
  570. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  571. * are setup for a large 1:1 mapping along with a small "window" which
  572. * maps PCI address 0 to some arbitrary high address of the CPU space in
  573. * order to give access to the ISA memory hole.
  574. * The way out of here that I've chosen for now is to always set the
  575. * offset based on the first resource found, then override it if we
  576. * have a different offset and the previous was set by an ISA hole.
  577. *
  578. * - Some busses have IO space not starting at 0, which causes trouble with
  579. * the way we do our IO resource renumbering. The code somewhat deals with
  580. * it for 64 bits but I would expect problems on 32 bits.
  581. *
  582. * - Some 32 bits platforms such as 4xx can have physical space larger than
  583. * 32 bits so we need to use 64 bits values for the parsing
  584. */
  585. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  586. struct device_node *dev,
  587. int primary)
  588. {
  589. const u32 *ranges;
  590. int rlen;
  591. int pna = of_n_addr_cells(dev);
  592. int np = pna + 5;
  593. int memno = 0, isa_hole = -1;
  594. u32 pci_space;
  595. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  596. unsigned long long isa_mb = 0;
  597. struct resource *res;
  598. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  599. dev->full_name, primary ? "(primary)" : "");
  600. /* Get ranges property */
  601. ranges = of_get_property(dev, "ranges", &rlen);
  602. if (ranges == NULL)
  603. return;
  604. /* Parse it */
  605. pr_debug("Parsing ranges property...\n");
  606. while ((rlen -= np * 4) >= 0) {
  607. /* Read next ranges element */
  608. pci_space = ranges[0];
  609. pci_addr = of_read_number(ranges + 1, 2);
  610. cpu_addr = of_translate_address(dev, ranges + 3);
  611. size = of_read_number(ranges + pna + 3, 2);
  612. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
  613. "cpu_addr:0x%016llx size:0x%016llx\n",
  614. pci_space, pci_addr, cpu_addr, size);
  615. ranges += np;
  616. /* If we failed translation or got a zero-sized region
  617. * (some FW try to feed us with non sensical zero sized regions
  618. * such as power3 which look like some kind of attempt
  619. * at exposing the VGA memory hole)
  620. */
  621. if (cpu_addr == OF_BAD_ADDR || size == 0)
  622. continue;
  623. /* Now consume following elements while they are contiguous */
  624. for (; rlen >= np * sizeof(u32);
  625. ranges += np, rlen -= np * 4) {
  626. if (ranges[0] != pci_space)
  627. break;
  628. pci_next = of_read_number(ranges + 1, 2);
  629. cpu_next = of_translate_address(dev, ranges + 3);
  630. if (pci_next != pci_addr + size ||
  631. cpu_next != cpu_addr + size)
  632. break;
  633. size += of_read_number(ranges + pna + 3, 2);
  634. }
  635. /* Act based on address space type */
  636. res = NULL;
  637. switch ((pci_space >> 24) & 0x3) {
  638. case 1: /* PCI IO space */
  639. printk(KERN_INFO
  640. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  641. cpu_addr, cpu_addr + size - 1, pci_addr);
  642. /* We support only one IO range */
  643. if (hose->pci_io_size) {
  644. printk(KERN_INFO
  645. " \\--> Skipped (too many) !\n");
  646. continue;
  647. }
  648. /* On 32 bits, limit I/O space to 16MB */
  649. if (size > 0x01000000)
  650. size = 0x01000000;
  651. /* 32 bits needs to map IOs here */
  652. hose->io_base_virt = ioremap(cpu_addr, size);
  653. /* Expect trouble if pci_addr is not 0 */
  654. if (primary)
  655. isa_io_base =
  656. (unsigned long)hose->io_base_virt;
  657. /* pci_io_size and io_base_phys always represent IO
  658. * space starting at 0 so we factor in pci_addr
  659. */
  660. hose->pci_io_size = pci_addr + size;
  661. hose->io_base_phys = cpu_addr - pci_addr;
  662. /* Build resource */
  663. res = &hose->io_resource;
  664. res->flags = IORESOURCE_IO;
  665. res->start = pci_addr;
  666. break;
  667. case 2: /* PCI Memory space */
  668. case 3: /* PCI 64 bits Memory space */
  669. printk(KERN_INFO
  670. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  671. cpu_addr, cpu_addr + size - 1, pci_addr,
  672. (pci_space & 0x40000000) ? "Prefetch" : "");
  673. /* We support only 3 memory ranges */
  674. if (memno >= 3) {
  675. printk(KERN_INFO
  676. " \\--> Skipped (too many) !\n");
  677. continue;
  678. }
  679. /* Handles ISA memory hole space here */
  680. if (pci_addr == 0) {
  681. isa_mb = cpu_addr;
  682. isa_hole = memno;
  683. if (primary || isa_mem_base == 0)
  684. isa_mem_base = cpu_addr;
  685. hose->isa_mem_phys = cpu_addr;
  686. hose->isa_mem_size = size;
  687. }
  688. /* We get the PCI/Mem offset from the first range or
  689. * the, current one if the offset came from an ISA
  690. * hole. If they don't match, bugger.
  691. */
  692. if (memno == 0 ||
  693. (isa_hole >= 0 && pci_addr != 0 &&
  694. hose->pci_mem_offset == isa_mb))
  695. hose->pci_mem_offset = cpu_addr - pci_addr;
  696. else if (pci_addr != 0 &&
  697. hose->pci_mem_offset != cpu_addr - pci_addr) {
  698. printk(KERN_INFO
  699. " \\--> Skipped (offset mismatch) !\n");
  700. continue;
  701. }
  702. /* Build resource */
  703. res = &hose->mem_resources[memno++];
  704. res->flags = IORESOURCE_MEM;
  705. if (pci_space & 0x40000000)
  706. res->flags |= IORESOURCE_PREFETCH;
  707. res->start = cpu_addr;
  708. break;
  709. }
  710. if (res != NULL) {
  711. res->name = dev->full_name;
  712. res->end = res->start + size - 1;
  713. res->parent = NULL;
  714. res->sibling = NULL;
  715. res->child = NULL;
  716. }
  717. }
  718. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  719. * the ISA hole offset, then we need to remove the ISA hole from
  720. * the resource list for that brige
  721. */
  722. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  723. unsigned int next = isa_hole + 1;
  724. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  725. if (next < memno)
  726. memmove(&hose->mem_resources[isa_hole],
  727. &hose->mem_resources[next],
  728. sizeof(struct resource) * (memno - next));
  729. hose->mem_resources[--memno].flags = 0;
  730. }
  731. }
  732. /* Decide whether to display the domain number in /proc */
  733. int pci_proc_domain(struct pci_bus *bus)
  734. {
  735. struct pci_controller *hose = pci_bus_to_host(bus);
  736. return 0;
  737. }
  738. /* This header fixup will do the resource fixup for all devices as they are
  739. * probed, but not for bridge ranges
  740. */
  741. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  742. {
  743. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  744. int i;
  745. if (!hose) {
  746. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  747. pci_name(dev));
  748. return;
  749. }
  750. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  751. struct resource *res = dev->resource + i;
  752. if (!res->flags)
  753. continue;
  754. if (res->start == 0) {
  755. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
  756. "is unassigned\n",
  757. pci_name(dev), i,
  758. (unsigned long long)res->start,
  759. (unsigned long long)res->end,
  760. (unsigned int)res->flags);
  761. res->end -= res->start;
  762. res->start = 0;
  763. res->flags |= IORESOURCE_UNSET;
  764. continue;
  765. }
  766. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  767. pci_name(dev), i,
  768. (unsigned long long)res->start,\
  769. (unsigned long long)res->end,
  770. (unsigned int)res->flags);
  771. }
  772. }
  773. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  774. /* This function tries to figure out if a bridge resource has been initialized
  775. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  776. * things go more smoothly when it gets it right. It should covers cases such
  777. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  778. */
  779. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  780. struct resource *res)
  781. {
  782. struct pci_controller *hose = pci_bus_to_host(bus);
  783. struct pci_dev *dev = bus->self;
  784. resource_size_t offset;
  785. u16 command;
  786. int i;
  787. /* Job is a bit different between memory and IO */
  788. if (res->flags & IORESOURCE_MEM) {
  789. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  790. * probably been initialized by somebody
  791. */
  792. if (res->start != hose->pci_mem_offset)
  793. return 0;
  794. /* The BAR is 0, let's check if memory decoding is enabled on
  795. * the bridge. If not, we consider it unassigned
  796. */
  797. pci_read_config_word(dev, PCI_COMMAND, &command);
  798. if ((command & PCI_COMMAND_MEMORY) == 0)
  799. return 1;
  800. /* Memory decoding is enabled and the BAR is 0. If any of
  801. * the bridge resources covers that starting address (0 then
  802. * it's good enough for us for memory
  803. */
  804. for (i = 0; i < 3; i++) {
  805. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  806. hose->mem_resources[i].start == hose->pci_mem_offset)
  807. return 0;
  808. }
  809. /* Well, it starts at 0 and we know it will collide so we may as
  810. * well consider it as unassigned. That covers the Apple case.
  811. */
  812. return 1;
  813. } else {
  814. /* If the BAR is non-0, then we consider it assigned */
  815. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  816. if (((res->start - offset) & 0xfffffffful) != 0)
  817. return 0;
  818. /* Here, we are a bit different than memory as typically IO
  819. * space starting at low addresses -is- valid. What we do
  820. * instead if that we consider as unassigned anything that
  821. * doesn't have IO enabled in the PCI command register,
  822. * and that's it.
  823. */
  824. pci_read_config_word(dev, PCI_COMMAND, &command);
  825. if (command & PCI_COMMAND_IO)
  826. return 0;
  827. /* It's starting at 0 and IO is disabled in the bridge, consider
  828. * it unassigned
  829. */
  830. return 1;
  831. }
  832. }
  833. /* Fixup resources of a PCI<->PCI bridge */
  834. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  835. {
  836. struct resource *res;
  837. int i;
  838. struct pci_dev *dev = bus->self;
  839. pci_bus_for_each_resource(bus, res, i) {
  840. if (!res)
  841. continue;
  842. if (!res->flags)
  843. continue;
  844. if (i >= 3 && bus->self->transparent)
  845. continue;
  846. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  847. pci_name(dev), i,
  848. (unsigned long long)res->start,\
  849. (unsigned long long)res->end,
  850. (unsigned int)res->flags);
  851. /* Try to detect uninitialized P2P bridge resources,
  852. * and clear them out so they get re-assigned later
  853. */
  854. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  855. res->flags = 0;
  856. pr_debug("PCI:%s (unassigned)\n",
  857. pci_name(dev));
  858. } else {
  859. pr_debug("PCI:%s %016llx-%016llx\n",
  860. pci_name(dev),
  861. (unsigned long long)res->start,
  862. (unsigned long long)res->end);
  863. }
  864. }
  865. }
  866. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  867. {
  868. /* Fix up the bus resources for P2P bridges */
  869. if (bus->self != NULL)
  870. pcibios_fixup_bridge(bus);
  871. }
  872. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  873. {
  874. struct pci_dev *dev;
  875. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  876. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  877. list_for_each_entry(dev, &bus->devices, bus_list) {
  878. /* Setup OF node pointer in archdata */
  879. dev->dev.of_node = pci_device_to_OF_node(dev);
  880. /* Fixup NUMA node as it may not be setup yet by the generic
  881. * code and is needed by the DMA init
  882. */
  883. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  884. /* Hook up default DMA ops */
  885. set_dma_ops(&dev->dev, pci_dma_ops);
  886. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  887. /* Read default IRQs and fixup if necessary */
  888. pci_read_irq_line(dev);
  889. }
  890. }
  891. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  892. {
  893. /* When called from the generic PCI probe, read PCI<->PCI bridge
  894. * bases. This is -not- called when generating the PCI tree from
  895. * the OF device-tree.
  896. */
  897. if (bus->self != NULL)
  898. pci_read_bridge_bases(bus);
  899. /* Now fixup the bus bus */
  900. pcibios_setup_bus_self(bus);
  901. /* Now fixup devices on that bus */
  902. pcibios_setup_bus_devices(bus);
  903. }
  904. EXPORT_SYMBOL(pcibios_fixup_bus);
  905. static int skip_isa_ioresource_align(struct pci_dev *dev)
  906. {
  907. return 0;
  908. }
  909. /*
  910. * We need to avoid collisions with `mirrored' VGA ports
  911. * and other strange ISA hardware, so we always want the
  912. * addresses to be allocated in the 0x000-0x0ff region
  913. * modulo 0x400.
  914. *
  915. * Why? Because some silly external IO cards only decode
  916. * the low 10 bits of the IO address. The 0x00-0xff region
  917. * is reserved for motherboard devices that decode all 16
  918. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  919. * but we want to try to avoid allocating at 0x2900-0x2bff
  920. * which might have be mirrored at 0x0100-0x03ff..
  921. */
  922. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  923. resource_size_t size, resource_size_t align)
  924. {
  925. struct pci_dev *dev = data;
  926. resource_size_t start = res->start;
  927. if (res->flags & IORESOURCE_IO) {
  928. if (skip_isa_ioresource_align(dev))
  929. return start;
  930. if (start & 0x300)
  931. start = (start + 0x3ff) & ~0x3ff;
  932. }
  933. return start;
  934. }
  935. EXPORT_SYMBOL(pcibios_align_resource);
  936. /*
  937. * Reparent resource children of pr that conflict with res
  938. * under res, and make res replace those children.
  939. */
  940. static int __init reparent_resources(struct resource *parent,
  941. struct resource *res)
  942. {
  943. struct resource *p, **pp;
  944. struct resource **firstpp = NULL;
  945. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  946. if (p->end < res->start)
  947. continue;
  948. if (res->end < p->start)
  949. break;
  950. if (p->start < res->start || p->end > res->end)
  951. return -1; /* not completely contained */
  952. if (firstpp == NULL)
  953. firstpp = pp;
  954. }
  955. if (firstpp == NULL)
  956. return -1; /* didn't find any conflicting entries? */
  957. res->parent = parent;
  958. res->child = *firstpp;
  959. res->sibling = *pp;
  960. *firstpp = res;
  961. *pp = NULL;
  962. for (p = res->child; p != NULL; p = p->sibling) {
  963. p->parent = res;
  964. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  965. p->name,
  966. (unsigned long long)p->start,
  967. (unsigned long long)p->end, res->name);
  968. }
  969. return 0;
  970. }
  971. /*
  972. * Handle resources of PCI devices. If the world were perfect, we could
  973. * just allocate all the resource regions and do nothing more. It isn't.
  974. * On the other hand, we cannot just re-allocate all devices, as it would
  975. * require us to know lots of host bridge internals. So we attempt to
  976. * keep as much of the original configuration as possible, but tweak it
  977. * when it's found to be wrong.
  978. *
  979. * Known BIOS problems we have to work around:
  980. * - I/O or memory regions not configured
  981. * - regions configured, but not enabled in the command register
  982. * - bogus I/O addresses above 64K used
  983. * - expansion ROMs left enabled (this may sound harmless, but given
  984. * the fact the PCI specs explicitly allow address decoders to be
  985. * shared between expansion ROMs and other resource regions, it's
  986. * at least dangerous)
  987. *
  988. * Our solution:
  989. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  990. * This gives us fixed barriers on where we can allocate.
  991. * (2) Allocate resources for all enabled devices. If there is
  992. * a collision, just mark the resource as unallocated. Also
  993. * disable expansion ROMs during this step.
  994. * (3) Try to allocate resources for disabled devices. If the
  995. * resources were assigned correctly, everything goes well,
  996. * if they weren't, they won't disturb allocation of other
  997. * resources.
  998. * (4) Assign new addresses to resources which were either
  999. * not configured at all or misconfigured. If explicitly
  1000. * requested by the user, configure expansion ROM address
  1001. * as well.
  1002. */
  1003. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1004. {
  1005. struct pci_bus *b;
  1006. int i;
  1007. struct resource *res, *pr;
  1008. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1009. pci_domain_nr(bus), bus->number);
  1010. pci_bus_for_each_resource(bus, res, i) {
  1011. if (!res || !res->flags
  1012. || res->start > res->end || res->parent)
  1013. continue;
  1014. if (bus->parent == NULL)
  1015. pr = (res->flags & IORESOURCE_IO) ?
  1016. &ioport_resource : &iomem_resource;
  1017. else {
  1018. /* Don't bother with non-root busses when
  1019. * re-assigning all resources. We clear the
  1020. * resource flags as if they were colliding
  1021. * and as such ensure proper re-allocation
  1022. * later.
  1023. */
  1024. pr = pci_find_parent_resource(bus->self, res);
  1025. if (pr == res) {
  1026. /* this happens when the generic PCI
  1027. * code (wrongly) decides that this
  1028. * bridge is transparent -- paulus
  1029. */
  1030. continue;
  1031. }
  1032. }
  1033. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1034. "[0x%x], parent %p (%s)\n",
  1035. bus->self ? pci_name(bus->self) : "PHB",
  1036. bus->number, i,
  1037. (unsigned long long)res->start,
  1038. (unsigned long long)res->end,
  1039. (unsigned int)res->flags,
  1040. pr, (pr && pr->name) ? pr->name : "nil");
  1041. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1042. if (request_resource(pr, res) == 0)
  1043. continue;
  1044. /*
  1045. * Must be a conflict with an existing entry.
  1046. * Move that entry (or entries) under the
  1047. * bridge resource and try again.
  1048. */
  1049. if (reparent_resources(pr, res) == 0)
  1050. continue;
  1051. }
  1052. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1053. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1054. clear_resource:
  1055. res->start = res->end = 0;
  1056. res->flags = 0;
  1057. }
  1058. list_for_each_entry(b, &bus->children, node)
  1059. pcibios_allocate_bus_resources(b);
  1060. }
  1061. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1062. {
  1063. struct resource *pr, *r = &dev->resource[idx];
  1064. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1065. pci_name(dev), idx,
  1066. (unsigned long long)r->start,
  1067. (unsigned long long)r->end,
  1068. (unsigned int)r->flags);
  1069. pr = pci_find_parent_resource(dev, r);
  1070. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1071. request_resource(pr, r) < 0) {
  1072. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1073. " of device %s, will remap\n", idx, pci_name(dev));
  1074. if (pr)
  1075. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1076. pr,
  1077. (unsigned long long)pr->start,
  1078. (unsigned long long)pr->end,
  1079. (unsigned int)pr->flags);
  1080. /* We'll assign a new address later */
  1081. r->flags |= IORESOURCE_UNSET;
  1082. r->end -= r->start;
  1083. r->start = 0;
  1084. }
  1085. }
  1086. static void __init pcibios_allocate_resources(int pass)
  1087. {
  1088. struct pci_dev *dev = NULL;
  1089. int idx, disabled;
  1090. u16 command;
  1091. struct resource *r;
  1092. for_each_pci_dev(dev) {
  1093. pci_read_config_word(dev, PCI_COMMAND, &command);
  1094. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1095. r = &dev->resource[idx];
  1096. if (r->parent) /* Already allocated */
  1097. continue;
  1098. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1099. continue; /* Not assigned at all */
  1100. /* We only allocate ROMs on pass 1 just in case they
  1101. * have been screwed up by firmware
  1102. */
  1103. if (idx == PCI_ROM_RESOURCE)
  1104. disabled = 1;
  1105. if (r->flags & IORESOURCE_IO)
  1106. disabled = !(command & PCI_COMMAND_IO);
  1107. else
  1108. disabled = !(command & PCI_COMMAND_MEMORY);
  1109. if (pass == disabled)
  1110. alloc_resource(dev, idx);
  1111. }
  1112. if (pass)
  1113. continue;
  1114. r = &dev->resource[PCI_ROM_RESOURCE];
  1115. if (r->flags) {
  1116. /* Turn the ROM off, leave the resource region,
  1117. * but keep it unregistered.
  1118. */
  1119. u32 reg;
  1120. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1121. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1122. pr_debug("PCI: Switching off ROM of %s\n",
  1123. pci_name(dev));
  1124. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1125. pci_write_config_dword(dev, dev->rom_base_reg,
  1126. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1127. }
  1128. }
  1129. }
  1130. }
  1131. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1132. {
  1133. struct pci_controller *hose = pci_bus_to_host(bus);
  1134. resource_size_t offset;
  1135. struct resource *res, *pres;
  1136. int i;
  1137. pr_debug("Reserving legacy ranges for domain %04x\n",
  1138. pci_domain_nr(bus));
  1139. /* Check for IO */
  1140. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1141. goto no_io;
  1142. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1143. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1144. BUG_ON(res == NULL);
  1145. res->name = "Legacy IO";
  1146. res->flags = IORESOURCE_IO;
  1147. res->start = offset;
  1148. res->end = (offset + 0xfff) & 0xfffffffful;
  1149. pr_debug("Candidate legacy IO: %pR\n", res);
  1150. if (request_resource(&hose->io_resource, res)) {
  1151. printk(KERN_DEBUG
  1152. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1153. pci_domain_nr(bus), bus->number, res);
  1154. kfree(res);
  1155. }
  1156. no_io:
  1157. /* Check for memory */
  1158. offset = hose->pci_mem_offset;
  1159. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1160. for (i = 0; i < 3; i++) {
  1161. pres = &hose->mem_resources[i];
  1162. if (!(pres->flags & IORESOURCE_MEM))
  1163. continue;
  1164. pr_debug("hose mem res: %pR\n", pres);
  1165. if ((pres->start - offset) <= 0xa0000 &&
  1166. (pres->end - offset) >= 0xbffff)
  1167. break;
  1168. }
  1169. if (i >= 3)
  1170. return;
  1171. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1172. BUG_ON(res == NULL);
  1173. res->name = "Legacy VGA memory";
  1174. res->flags = IORESOURCE_MEM;
  1175. res->start = 0xa0000 + offset;
  1176. res->end = 0xbffff + offset;
  1177. pr_debug("Candidate VGA memory: %pR\n", res);
  1178. if (request_resource(pres, res)) {
  1179. printk(KERN_DEBUG
  1180. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1181. pci_domain_nr(bus), bus->number, res);
  1182. kfree(res);
  1183. }
  1184. }
  1185. void __init pcibios_resource_survey(void)
  1186. {
  1187. struct pci_bus *b;
  1188. /* Allocate and assign resources. If we re-assign everything, then
  1189. * we skip the allocate phase
  1190. */
  1191. list_for_each_entry(b, &pci_root_buses, node)
  1192. pcibios_allocate_bus_resources(b);
  1193. pcibios_allocate_resources(0);
  1194. pcibios_allocate_resources(1);
  1195. /* Before we start assigning unassigned resource, we try to reserve
  1196. * the low IO area and the VGA memory area if they intersect the
  1197. * bus available resources to avoid allocating things on top of them
  1198. */
  1199. list_for_each_entry(b, &pci_root_buses, node)
  1200. pcibios_reserve_legacy_regions(b);
  1201. /* Now proceed to assigning things that were left unassigned */
  1202. pr_debug("PCI: Assigning unassigned resources...\n");
  1203. pci_assign_unassigned_resources();
  1204. }
  1205. #ifdef CONFIG_HOTPLUG
  1206. /* This is used by the PCI hotplug driver to allocate resource
  1207. * of newly plugged busses. We can try to consolidate with the
  1208. * rest of the code later, for now, keep it as-is as our main
  1209. * resource allocation function doesn't deal with sub-trees yet.
  1210. */
  1211. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1212. {
  1213. struct pci_dev *dev;
  1214. struct pci_bus *child_bus;
  1215. list_for_each_entry(dev, &bus->devices, bus_list) {
  1216. int i;
  1217. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1218. struct resource *r = &dev->resource[i];
  1219. if (r->parent || !r->start || !r->flags)
  1220. continue;
  1221. pr_debug("PCI: Claiming %s: "
  1222. "Resource %d: %016llx..%016llx [%x]\n",
  1223. pci_name(dev), i,
  1224. (unsigned long long)r->start,
  1225. (unsigned long long)r->end,
  1226. (unsigned int)r->flags);
  1227. pci_claim_resource(dev, i);
  1228. }
  1229. }
  1230. list_for_each_entry(child_bus, &bus->children, node)
  1231. pcibios_claim_one_bus(child_bus);
  1232. }
  1233. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1234. /* pcibios_finish_adding_to_bus
  1235. *
  1236. * This is to be called by the hotplug code after devices have been
  1237. * added to a bus, this include calling it for a PHB that is just
  1238. * being added
  1239. */
  1240. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1241. {
  1242. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1243. pci_domain_nr(bus), bus->number);
  1244. /* Allocate bus and devices resources */
  1245. pcibios_allocate_bus_resources(bus);
  1246. pcibios_claim_one_bus(bus);
  1247. /* Add new devices to global lists. Register in proc, sysfs. */
  1248. pci_bus_add_devices(bus);
  1249. /* Fixup EEH */
  1250. /* eeh_add_device_tree_late(bus); */
  1251. }
  1252. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1253. #endif /* CONFIG_HOTPLUG */
  1254. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1255. {
  1256. return pci_enable_resources(dev, mask);
  1257. }
  1258. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1259. {
  1260. struct resource *res;
  1261. int i;
  1262. /* Hookup PHB IO resource */
  1263. res = &hose->io_resource;
  1264. /* Fixup IO space offset */
  1265. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1266. res->start = (res->start + io_offset) & 0xffffffffu;
  1267. res->end = (res->end + io_offset) & 0xffffffffu;
  1268. if (!res->flags) {
  1269. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1270. " bridge %s (domain %d)\n",
  1271. hose->dn->full_name, hose->global_number);
  1272. /* Workaround for lack of IO resource only on 32-bit */
  1273. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1274. res->end = res->start + IO_SPACE_LIMIT;
  1275. res->flags = IORESOURCE_IO;
  1276. }
  1277. pci_add_resource_offset(resources, res, hose->io_base_virt - _IO_BASE);
  1278. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1279. (unsigned long long)res->start,
  1280. (unsigned long long)res->end,
  1281. (unsigned long)res->flags);
  1282. /* Hookup PHB Memory resources */
  1283. for (i = 0; i < 3; ++i) {
  1284. res = &hose->mem_resources[i];
  1285. if (!res->flags) {
  1286. if (i > 0)
  1287. continue;
  1288. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1289. "host bridge %s (domain %d)\n",
  1290. hose->dn->full_name, hose->global_number);
  1291. /* Workaround for lack of MEM resource only on 32-bit */
  1292. res->start = hose->pci_mem_offset;
  1293. res->end = (resource_size_t)-1LL;
  1294. res->flags = IORESOURCE_MEM;
  1295. }
  1296. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1297. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1298. i, (unsigned long long)res->start,
  1299. (unsigned long long)res->end,
  1300. (unsigned long)res->flags);
  1301. }
  1302. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1303. (unsigned long long)hose->pci_mem_offset);
  1304. pr_debug("PCI: PHB IO offset = %08lx\n",
  1305. (unsigned long)hose->io_base_virt - _IO_BASE);
  1306. }
  1307. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1308. {
  1309. struct pci_controller *hose = bus->sysdata;
  1310. return of_node_get(hose->dn);
  1311. }
  1312. static void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1313. {
  1314. LIST_HEAD(resources);
  1315. struct pci_bus *bus;
  1316. struct device_node *node = hose->dn;
  1317. pr_debug("PCI: Scanning PHB %s\n",
  1318. node ? node->full_name : "<NO NAME>");
  1319. pcibios_setup_phb_resources(hose, &resources);
  1320. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1321. hose->ops, hose, &resources);
  1322. if (bus == NULL) {
  1323. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  1324. hose->global_number);
  1325. pci_free_resource_list(&resources);
  1326. return;
  1327. }
  1328. bus->secondary = hose->first_busno;
  1329. hose->bus = bus;
  1330. hose->last_busno = bus->subordinate;
  1331. }
  1332. static int __init pcibios_init(void)
  1333. {
  1334. struct pci_controller *hose, *tmp;
  1335. int next_busno = 0;
  1336. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1337. /* Scan all of the recorded PCI controllers. */
  1338. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1339. hose->last_busno = 0xff;
  1340. pcibios_scan_phb(hose);
  1341. if (next_busno <= hose->last_busno)
  1342. next_busno = hose->last_busno + 1;
  1343. }
  1344. pci_bus_count = next_busno;
  1345. /* Call common code to handle resource allocation */
  1346. pcibios_resource_survey();
  1347. return 0;
  1348. }
  1349. subsys_initcall(pcibios_init);
  1350. static struct pci_controller *pci_bus_to_hose(int bus)
  1351. {
  1352. struct pci_controller *hose, *tmp;
  1353. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1354. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1355. return hose;
  1356. return NULL;
  1357. }
  1358. /* Provide information on locations of various I/O regions in physical
  1359. * memory. Do this on a per-card basis so that we choose the right
  1360. * root bridge.
  1361. * Note that the returned IO or memory base is a physical address
  1362. */
  1363. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1364. {
  1365. struct pci_controller *hose;
  1366. long result = -EOPNOTSUPP;
  1367. hose = pci_bus_to_hose(bus);
  1368. if (!hose)
  1369. return -ENODEV;
  1370. switch (which) {
  1371. case IOBASE_BRIDGE_NUMBER:
  1372. return (long)hose->first_busno;
  1373. case IOBASE_MEMORY:
  1374. return (long)hose->pci_mem_offset;
  1375. case IOBASE_IO:
  1376. return (long)hose->io_base_phys;
  1377. case IOBASE_ISA_IO:
  1378. return (long)isa_io_base;
  1379. case IOBASE_ISA_MEM:
  1380. return (long)isa_mem_base;
  1381. }
  1382. return result;
  1383. }
  1384. /*
  1385. * Null PCI config access functions, for the case when we can't
  1386. * find a hose.
  1387. */
  1388. #define NULL_PCI_OP(rw, size, type) \
  1389. static int \
  1390. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1391. { \
  1392. return PCIBIOS_DEVICE_NOT_FOUND; \
  1393. }
  1394. static int
  1395. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1396. int len, u32 *val)
  1397. {
  1398. return PCIBIOS_DEVICE_NOT_FOUND;
  1399. }
  1400. static int
  1401. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1402. int len, u32 val)
  1403. {
  1404. return PCIBIOS_DEVICE_NOT_FOUND;
  1405. }
  1406. static struct pci_ops null_pci_ops = {
  1407. .read = null_read_config,
  1408. .write = null_write_config,
  1409. };
  1410. /*
  1411. * These functions are used early on before PCI scanning is done
  1412. * and all of the pci_dev and pci_bus structures have been created.
  1413. */
  1414. static struct pci_bus *
  1415. fake_pci_bus(struct pci_controller *hose, int busnr)
  1416. {
  1417. static struct pci_bus bus;
  1418. if (!hose)
  1419. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1420. bus.number = busnr;
  1421. bus.sysdata = hose;
  1422. bus.ops = hose ? hose->ops : &null_pci_ops;
  1423. return &bus;
  1424. }
  1425. #define EARLY_PCI_OP(rw, size, type) \
  1426. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1427. int devfn, int offset, type value) \
  1428. { \
  1429. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1430. devfn, offset, value); \
  1431. }
  1432. EARLY_PCI_OP(read, byte, u8 *)
  1433. EARLY_PCI_OP(read, word, u16 *)
  1434. EARLY_PCI_OP(read, dword, u32 *)
  1435. EARLY_PCI_OP(write, byte, u8)
  1436. EARLY_PCI_OP(write, word, u16)
  1437. EARLY_PCI_OP(write, dword, u32)
  1438. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1439. int cap)
  1440. {
  1441. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1442. }