mmu.txt 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. The x86 kvm shadow mmu
  2. ======================
  3. The mmu (in arch/x86/kvm, files mmu.[ch] and paging_tmpl.h) is responsible
  4. for presenting a standard x86 mmu to the guest, while translating guest
  5. physical addresses to host physical addresses.
  6. The mmu code attempts to satisfy the following requirements:
  7. - correctness: the guest should not be able to determine that it is running
  8. on an emulated mmu except for timing (we attempt to comply
  9. with the specification, not emulate the characteristics of
  10. a particular implementation such as tlb size)
  11. - security: the guest must not be able to touch host memory not assigned
  12. to it
  13. - performance: minimize the performance penalty imposed by the mmu
  14. - scaling: need to scale to large memory and large vcpu guests
  15. - hardware: support the full range of x86 virtualization hardware
  16. - integration: Linux memory management code must be in control of guest memory
  17. so that swapping, page migration, page merging, transparent
  18. hugepages, and similar features work without change
  19. - dirty tracking: report writes to guest memory to enable live migration
  20. and framebuffer-based displays
  21. - footprint: keep the amount of pinned kernel memory low (most memory
  22. should be shrinkable)
  23. - reliability: avoid multipage or GFP_ATOMIC allocations
  24. Acronyms
  25. ========
  26. pfn host page frame number
  27. hpa host physical address
  28. hva host virtual address
  29. gfn guest frame number
  30. gpa guest physical address
  31. gva guest virtual address
  32. ngpa nested guest physical address
  33. ngva nested guest virtual address
  34. pte page table entry (used also to refer generically to paging structure
  35. entries)
  36. gpte guest pte (referring to gfns)
  37. spte shadow pte (referring to pfns)
  38. tdp two dimensional paging (vendor neutral term for NPT and EPT)
  39. Virtual and real hardware supported
  40. ===================================
  41. The mmu supports first-generation mmu hardware, which allows an atomic switch
  42. of the current paging mode and cr3 during guest entry, as well as
  43. two-dimensional paging (AMD's NPT and Intel's EPT). The emulated hardware
  44. it exposes is the traditional 2/3/4 level x86 mmu, with support for global
  45. pages, pae, pse, pse36, cr0.wp, and 1GB pages. Work is in progress to support
  46. exposing NPT capable hardware on NPT capable hosts.
  47. Translation
  48. ===========
  49. The primary job of the mmu is to program the processor's mmu to translate
  50. addresses for the guest. Different translations are required at different
  51. times:
  52. - when guest paging is disabled, we translate guest physical addresses to
  53. host physical addresses (gpa->hpa)
  54. - when guest paging is enabled, we translate guest virtual addresses, to
  55. guest physical addresses, to host physical addresses (gva->gpa->hpa)
  56. - when the guest launches a guest of its own, we translate nested guest
  57. virtual addresses, to nested guest physical addresses, to guest physical
  58. addresses, to host physical addresses (ngva->ngpa->gpa->hpa)
  59. The primary challenge is to encode between 1 and 3 translations into hardware
  60. that support only 1 (traditional) and 2 (tdp) translations. When the
  61. number of required translations matches the hardware, the mmu operates in
  62. direct mode; otherwise it operates in shadow mode (see below).
  63. Memory
  64. ======
  65. Guest memory (gpa) is part of the user address space of the process that is
  66. using kvm. Userspace defines the translation between guest addresses and user
  67. addresses (gpa->hva); note that two gpas may alias to the same hva, but not
  68. vice versa.
  69. These hvas may be backed using any method available to the host: anonymous
  70. memory, file backed memory, and device memory. Memory might be paged by the
  71. host at any time.
  72. Events
  73. ======
  74. The mmu is driven by events, some from the guest, some from the host.
  75. Guest generated events:
  76. - writes to control registers (especially cr3)
  77. - invlpg/invlpga instruction execution
  78. - access to missing or protected translations
  79. Host generated events:
  80. - changes in the gpa->hpa translation (either through gpa->hva changes or
  81. through hva->hpa changes)
  82. - memory pressure (the shrinker)
  83. Shadow pages
  84. ============
  85. The principal data structure is the shadow page, 'struct kvm_mmu_page'. A
  86. shadow page contains 512 sptes, which can be either leaf or nonleaf sptes. A
  87. shadow page may contain a mix of leaf and nonleaf sptes.
  88. A nonleaf spte allows the hardware mmu to reach the leaf pages and
  89. is not related to a translation directly. It points to other shadow pages.
  90. A leaf spte corresponds to either one or two translations encoded into
  91. one paging structure entry. These are always the lowest level of the
  92. translation stack, with optional higher level translations left to NPT/EPT.
  93. Leaf ptes point at guest pages.
  94. The following table shows translations encoded by leaf ptes, with higher-level
  95. translations in parentheses:
  96. Non-nested guests:
  97. nonpaging: gpa->hpa
  98. paging: gva->gpa->hpa
  99. paging, tdp: (gva->)gpa->hpa
  100. Nested guests:
  101. non-tdp: ngva->gpa->hpa (*)
  102. tdp: (ngva->)ngpa->gpa->hpa
  103. (*) the guest hypervisor will encode the ngva->gpa translation into its page
  104. tables if npt is not present
  105. Shadow pages contain the following information:
  106. role.level:
  107. The level in the shadow paging hierarchy that this shadow page belongs to.
  108. 1=4k sptes, 2=2M sptes, 3=1G sptes, etc.
  109. role.direct:
  110. If set, leaf sptes reachable from this page are for a linear range.
  111. Examples include real mode translation, large guest pages backed by small
  112. host pages, and gpa->hpa translations when NPT or EPT is active.
  113. The linear range starts at (gfn << PAGE_SHIFT) and its size is determined
  114. by role.level (2MB for first level, 1GB for second level, 0.5TB for third
  115. level, 256TB for fourth level)
  116. If clear, this page corresponds to a guest page table denoted by the gfn
  117. field.
  118. role.quadrant:
  119. When role.cr4_pae=0, the guest uses 32-bit gptes while the host uses 64-bit
  120. sptes. That means a guest page table contains more ptes than the host,
  121. so multiple shadow pages are needed to shadow one guest page.
  122. For first-level shadow pages, role.quadrant can be 0 or 1 and denotes the
  123. first or second 512-gpte block in the guest page table. For second-level
  124. page tables, each 32-bit gpte is converted to two 64-bit sptes
  125. (since each first-level guest page is shadowed by two first-level
  126. shadow pages) so role.quadrant takes values in the range 0..3. Each
  127. quadrant maps 1GB virtual address space.
  128. role.access:
  129. Inherited guest access permissions in the form uwx. Note execute
  130. permission is positive, not negative.
  131. role.invalid:
  132. The page is invalid and should not be used. It is a root page that is
  133. currently pinned (by a cpu hardware register pointing to it); once it is
  134. unpinned it will be destroyed.
  135. role.cr4_pae:
  136. Contains the value of cr4.pae for which the page is valid (e.g. whether
  137. 32-bit or 64-bit gptes are in use).
  138. role.nxe:
  139. Contains the value of efer.nxe for which the page is valid.
  140. role.cr0_wp:
  141. Contains the value of cr0.wp for which the page is valid.
  142. role.smep_andnot_wp:
  143. Contains the value of cr4.smep && !cr0.wp for which the page is valid
  144. (pages for which this is true are different from other pages; see the
  145. treatment of cr0.wp=0 below).
  146. gfn:
  147. Either the guest page table containing the translations shadowed by this
  148. page, or the base page frame for linear translations. See role.direct.
  149. spt:
  150. A pageful of 64-bit sptes containing the translations for this page.
  151. Accessed by both kvm and hardware.
  152. The page pointed to by spt will have its page->private pointing back
  153. at the shadow page structure.
  154. sptes in spt point either at guest pages, or at lower-level shadow pages.
  155. Specifically, if sp1 and sp2 are shadow pages, then sp1->spt[n] may point
  156. at __pa(sp2->spt). sp2 will point back at sp1 through parent_pte.
  157. The spt array forms a DAG structure with the shadow page as a node, and
  158. guest pages as leaves.
  159. gfns:
  160. An array of 512 guest frame numbers, one for each present pte. Used to
  161. perform a reverse map from a pte to a gfn. When role.direct is set, any
  162. element of this array can be calculated from the gfn field when used, in
  163. this case, the array of gfns is not allocated. See role.direct and gfn.
  164. slot_bitmap:
  165. A bitmap containing one bit per memory slot. If the page contains a pte
  166. mapping a page from memory slot n, then bit n of slot_bitmap will be set
  167. (if a page is aliased among several slots, then it is not guaranteed that
  168. all slots will be marked).
  169. Used during dirty logging to avoid scanning a shadow page if none if its
  170. pages need tracking.
  171. root_count:
  172. A counter keeping track of how many hardware registers (guest cr3 or
  173. pdptrs) are now pointing at the page. While this counter is nonzero, the
  174. page cannot be destroyed. See role.invalid.
  175. multimapped:
  176. Whether there exist multiple sptes pointing at this page.
  177. parent_pte/parent_ptes:
  178. If multimapped is zero, parent_pte points at the single spte that points at
  179. this page's spt. Otherwise, parent_ptes points at a data structure
  180. with a list of parent_ptes.
  181. unsync:
  182. If true, then the translations in this page may not match the guest's
  183. translation. This is equivalent to the state of the tlb when a pte is
  184. changed but before the tlb entry is flushed. Accordingly, unsync ptes
  185. are synchronized when the guest executes invlpg or flushes its tlb by
  186. other means. Valid for leaf pages.
  187. unsync_children:
  188. How many sptes in the page point at pages that are unsync (or have
  189. unsynchronized children).
  190. unsync_child_bitmap:
  191. A bitmap indicating which sptes in spt point (directly or indirectly) at
  192. pages that may be unsynchronized. Used to quickly locate all unsychronized
  193. pages reachable from a given page.
  194. Reverse map
  195. ===========
  196. The mmu maintains a reverse mapping whereby all ptes mapping a page can be
  197. reached given its gfn. This is used, for example, when swapping out a page.
  198. Synchronized and unsynchronized pages
  199. =====================================
  200. The guest uses two events to synchronize its tlb and page tables: tlb flushes
  201. and page invalidations (invlpg).
  202. A tlb flush means that we need to synchronize all sptes reachable from the
  203. guest's cr3. This is expensive, so we keep all guest page tables write
  204. protected, and synchronize sptes to gptes when a gpte is written.
  205. A special case is when a guest page table is reachable from the current
  206. guest cr3. In this case, the guest is obliged to issue an invlpg instruction
  207. before using the translation. We take advantage of that by removing write
  208. protection from the guest page, and allowing the guest to modify it freely.
  209. We synchronize modified gptes when the guest invokes invlpg. This reduces
  210. the amount of emulation we have to do when the guest modifies multiple gptes,
  211. or when the a guest page is no longer used as a page table and is used for
  212. random guest data.
  213. As a side effect we have to resynchronize all reachable unsynchronized shadow
  214. pages on a tlb flush.
  215. Reaction to events
  216. ==================
  217. - guest page fault (or npt page fault, or ept violation)
  218. This is the most complicated event. The cause of a page fault can be:
  219. - a true guest fault (the guest translation won't allow the access) (*)
  220. - access to a missing translation
  221. - access to a protected translation
  222. - when logging dirty pages, memory is write protected
  223. - synchronized shadow pages are write protected (*)
  224. - access to untranslatable memory (mmio)
  225. (*) not applicable in direct mode
  226. Handling a page fault is performed as follows:
  227. - if needed, walk the guest page tables to determine the guest translation
  228. (gva->gpa or ngpa->gpa)
  229. - if permissions are insufficient, reflect the fault back to the guest
  230. - determine the host page
  231. - if this is an mmio request, there is no host page; call the emulator
  232. to emulate the instruction instead
  233. - walk the shadow page table to find the spte for the translation,
  234. instantiating missing intermediate page tables as necessary
  235. - try to unsynchronize the page
  236. - if successful, we can let the guest continue and modify the gpte
  237. - emulate the instruction
  238. - if failed, unshadow the page and let the guest continue
  239. - update any translations that were modified by the instruction
  240. invlpg handling:
  241. - walk the shadow page hierarchy and drop affected translations
  242. - try to reinstantiate the indicated translation in the hope that the
  243. guest will use it in the near future
  244. Guest control register updates:
  245. - mov to cr3
  246. - look up new shadow roots
  247. - synchronize newly reachable shadow pages
  248. - mov to cr0/cr4/efer
  249. - set up mmu context for new paging mode
  250. - look up new shadow roots
  251. - synchronize newly reachable shadow pages
  252. Host translation updates:
  253. - mmu notifier called with updated hva
  254. - look up affected sptes through reverse map
  255. - drop (or update) translations
  256. Emulating cr0.wp
  257. ================
  258. If tdp is not enabled, the host must keep cr0.wp=1 so page write protection
  259. works for the guest kernel, not guest guest userspace. When the guest
  260. cr0.wp=1, this does not present a problem. However when the guest cr0.wp=0,
  261. we cannot map the permissions for gpte.u=1, gpte.w=0 to any spte (the
  262. semantics require allowing any guest kernel access plus user read access).
  263. We handle this by mapping the permissions to two possible sptes, depending
  264. on fault type:
  265. - kernel write fault: spte.u=0, spte.w=1 (allows full kernel access,
  266. disallows user access)
  267. - read fault: spte.u=1, spte.w=0 (allows full read access, disallows kernel
  268. write access)
  269. (user write faults generate a #PF)
  270. In the first case there is an additional complication if CR4.SMEP is
  271. enabled: since we've turned the page into a kernel page, the kernel may now
  272. execute it. We handle this by also setting spte.nx. If we get a user
  273. fetch or read fault, we'll change spte.u=1 and spte.nx=gpte.nx back.
  274. To prevent an spte that was converted into a kernel page with cr0.wp=0
  275. from being written by the kernel after cr0.wp has changed to 1, we make
  276. the value of cr0.wp part of the page role. This means that an spte created
  277. with one value of cr0.wp cannot be used when cr0.wp has a different value -
  278. it will simply be missed by the shadow page lookup code. A similar issue
  279. exists when an spte created with cr0.wp=0 and cr4.smep=0 is used after
  280. changing cr4.smep to 1. To avoid this, the value of !cr0.wp && cr4.smep
  281. is also made a part of the page role.
  282. Large pages
  283. ===========
  284. The mmu supports all combinations of large and small guest and host pages.
  285. Supported page sizes include 4k, 2M, 4M, and 1G. 4M pages are treated as
  286. two separate 2M pages, on both guest and host, since the mmu always uses PAE
  287. paging.
  288. To instantiate a large spte, four constraints must be satisfied:
  289. - the spte must point to a large host page
  290. - the guest pte must be a large pte of at least equivalent size (if tdp is
  291. enabled, there is no guest pte and this condition is satisfied)
  292. - if the spte will be writeable, the large page frame may not overlap any
  293. write-protected pages
  294. - the guest page must be wholly contained by a single memory slot
  295. To check the last two conditions, the mmu maintains a ->write_count set of
  296. arrays for each memory slot and large page size. Every write protected page
  297. causes its write_count to be incremented, thus preventing instantiation of
  298. a large spte. The frames at the end of an unaligned memory slot have
  299. artificially inflated ->write_counts so they can never be instantiated.
  300. Further reading
  301. ===============
  302. - NPT presentation from KVM Forum 2008
  303. http://www.linux-kvm.org/wiki/images/c/c8/KvmForum2008%24kdf2008_21.pdf