hpwdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * HP WatchDog Driver
  3. * based on
  4. *
  5. * SoftDog 0.05: A Software Watchdog Device
  6. *
  7. * (c) Copyright 2007 Hewlett-Packard Development Company, L.P.
  8. * Thomas Mingarelli <thomas.mingarelli@hp.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation
  13. *
  14. */
  15. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  16. #include <linux/device.h>
  17. #include <linux/fs.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <linux/bitops.h>
  21. #include <linux/kernel.h>
  22. #include <linux/miscdevice.h>
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/pci.h>
  26. #include <linux/pci_ids.h>
  27. #include <linux/types.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/watchdog.h>
  30. #ifdef CONFIG_HPWDT_NMI_DECODING
  31. #include <linux/dmi.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/nmi.h>
  34. #include <linux/kdebug.h>
  35. #include <linux/notifier.h>
  36. #include <asm/cacheflush.h>
  37. #endif /* CONFIG_HPWDT_NMI_DECODING */
  38. #include <asm/nmi.h>
  39. #define HPWDT_VERSION "1.3.0"
  40. #define SECS_TO_TICKS(secs) ((secs) * 1000 / 128)
  41. #define TICKS_TO_SECS(ticks) ((ticks) * 128 / 1000)
  42. #define HPWDT_MAX_TIMER TICKS_TO_SECS(65535)
  43. #define DEFAULT_MARGIN 30
  44. static unsigned int soft_margin = DEFAULT_MARGIN; /* in seconds */
  45. static unsigned int reload; /* the computed soft_margin */
  46. static bool nowayout = WATCHDOG_NOWAYOUT;
  47. static char expect_release;
  48. static unsigned long hpwdt_is_open;
  49. static void __iomem *pci_mem_addr; /* the PCI-memory address */
  50. static unsigned long __iomem *hpwdt_timer_reg;
  51. static unsigned long __iomem *hpwdt_timer_con;
  52. static DEFINE_PCI_DEVICE_TABLE(hpwdt_devices) = {
  53. { PCI_DEVICE(PCI_VENDOR_ID_COMPAQ, 0xB203) }, /* iLO2 */
  54. { PCI_DEVICE(PCI_VENDOR_ID_HP, 0x3306) }, /* iLO3 */
  55. {0}, /* terminate list */
  56. };
  57. MODULE_DEVICE_TABLE(pci, hpwdt_devices);
  58. #ifdef CONFIG_HPWDT_NMI_DECODING
  59. #define PCI_BIOS32_SD_VALUE 0x5F32335F /* "_32_" */
  60. #define CRU_BIOS_SIGNATURE_VALUE 0x55524324
  61. #define PCI_BIOS32_PARAGRAPH_LEN 16
  62. #define PCI_ROM_BASE1 0x000F0000
  63. #define ROM_SIZE 0x10000
  64. struct bios32_service_dir {
  65. u32 signature;
  66. u32 entry_point;
  67. u8 revision;
  68. u8 length;
  69. u8 checksum;
  70. u8 reserved[5];
  71. };
  72. /* type 212 */
  73. struct smbios_cru64_info {
  74. u8 type;
  75. u8 byte_length;
  76. u16 handle;
  77. u32 signature;
  78. u64 physical_address;
  79. u32 double_length;
  80. u32 double_offset;
  81. };
  82. #define SMBIOS_CRU64_INFORMATION 212
  83. /* type 219 */
  84. struct smbios_proliant_info {
  85. u8 type;
  86. u8 byte_length;
  87. u16 handle;
  88. u32 power_features;
  89. u32 omega_features;
  90. u32 reserved;
  91. u32 misc_features;
  92. };
  93. #define SMBIOS_ICRU_INFORMATION 219
  94. struct cmn_registers {
  95. union {
  96. struct {
  97. u8 ral;
  98. u8 rah;
  99. u16 rea2;
  100. };
  101. u32 reax;
  102. } u1;
  103. union {
  104. struct {
  105. u8 rbl;
  106. u8 rbh;
  107. u8 reb2l;
  108. u8 reb2h;
  109. };
  110. u32 rebx;
  111. } u2;
  112. union {
  113. struct {
  114. u8 rcl;
  115. u8 rch;
  116. u16 rec2;
  117. };
  118. u32 recx;
  119. } u3;
  120. union {
  121. struct {
  122. u8 rdl;
  123. u8 rdh;
  124. u16 red2;
  125. };
  126. u32 redx;
  127. } u4;
  128. u32 resi;
  129. u32 redi;
  130. u16 rds;
  131. u16 res;
  132. u32 reflags;
  133. } __attribute__((packed));
  134. static unsigned int hpwdt_nmi_decoding;
  135. static unsigned int allow_kdump;
  136. static unsigned int priority; /* hpwdt at end of die_notify list */
  137. static unsigned int is_icru;
  138. static DEFINE_SPINLOCK(rom_lock);
  139. static void *cru_rom_addr;
  140. static struct cmn_registers cmn_regs;
  141. extern asmlinkage void asminline_call(struct cmn_registers *pi86Regs,
  142. unsigned long *pRomEntry);
  143. #ifdef CONFIG_X86_32
  144. /* --32 Bit Bios------------------------------------------------------------ */
  145. #define HPWDT_ARCH 32
  146. asm(".text \n\t"
  147. ".align 4 \n"
  148. "asminline_call: \n\t"
  149. "pushl %ebp \n\t"
  150. "movl %esp, %ebp \n\t"
  151. "pusha \n\t"
  152. "pushf \n\t"
  153. "push %es \n\t"
  154. "push %ds \n\t"
  155. "pop %es \n\t"
  156. "movl 8(%ebp),%eax \n\t"
  157. "movl 4(%eax),%ebx \n\t"
  158. "movl 8(%eax),%ecx \n\t"
  159. "movl 12(%eax),%edx \n\t"
  160. "movl 16(%eax),%esi \n\t"
  161. "movl 20(%eax),%edi \n\t"
  162. "movl (%eax),%eax \n\t"
  163. "push %cs \n\t"
  164. "call *12(%ebp) \n\t"
  165. "pushf \n\t"
  166. "pushl %eax \n\t"
  167. "movl 8(%ebp),%eax \n\t"
  168. "movl %ebx,4(%eax) \n\t"
  169. "movl %ecx,8(%eax) \n\t"
  170. "movl %edx,12(%eax) \n\t"
  171. "movl %esi,16(%eax) \n\t"
  172. "movl %edi,20(%eax) \n\t"
  173. "movw %ds,24(%eax) \n\t"
  174. "movw %es,26(%eax) \n\t"
  175. "popl %ebx \n\t"
  176. "movl %ebx,(%eax) \n\t"
  177. "popl %ebx \n\t"
  178. "movl %ebx,28(%eax) \n\t"
  179. "pop %es \n\t"
  180. "popf \n\t"
  181. "popa \n\t"
  182. "leave \n\t"
  183. "ret \n\t"
  184. ".previous");
  185. /*
  186. * cru_detect
  187. *
  188. * Routine Description:
  189. * This function uses the 32-bit BIOS Service Directory record to
  190. * search for a $CRU record.
  191. *
  192. * Return Value:
  193. * 0 : SUCCESS
  194. * <0 : FAILURE
  195. */
  196. static int __devinit cru_detect(unsigned long map_entry,
  197. unsigned long map_offset)
  198. {
  199. void *bios32_map;
  200. unsigned long *bios32_entrypoint;
  201. unsigned long cru_physical_address;
  202. unsigned long cru_length;
  203. unsigned long physical_bios_base = 0;
  204. unsigned long physical_bios_offset = 0;
  205. int retval = -ENODEV;
  206. bios32_map = ioremap(map_entry, (2 * PAGE_SIZE));
  207. if (bios32_map == NULL)
  208. return -ENODEV;
  209. bios32_entrypoint = bios32_map + map_offset;
  210. cmn_regs.u1.reax = CRU_BIOS_SIGNATURE_VALUE;
  211. set_memory_x((unsigned long)bios32_map, 2);
  212. asminline_call(&cmn_regs, bios32_entrypoint);
  213. if (cmn_regs.u1.ral != 0) {
  214. pr_warn("Call succeeded but with an error: 0x%x\n",
  215. cmn_regs.u1.ral);
  216. } else {
  217. physical_bios_base = cmn_regs.u2.rebx;
  218. physical_bios_offset = cmn_regs.u4.redx;
  219. cru_length = cmn_regs.u3.recx;
  220. cru_physical_address =
  221. physical_bios_base + physical_bios_offset;
  222. /* If the values look OK, then map it in. */
  223. if ((physical_bios_base + physical_bios_offset)) {
  224. cru_rom_addr =
  225. ioremap(cru_physical_address, cru_length);
  226. if (cru_rom_addr) {
  227. set_memory_x((unsigned long)cru_rom_addr & PAGE_MASK,
  228. (cru_length + PAGE_SIZE - 1) >> PAGE_SHIFT);
  229. retval = 0;
  230. }
  231. }
  232. pr_debug("CRU Base Address: 0x%lx\n", physical_bios_base);
  233. pr_debug("CRU Offset Address: 0x%lx\n", physical_bios_offset);
  234. pr_debug("CRU Length: 0x%lx\n", cru_length);
  235. pr_debug("CRU Mapped Address: %p\n", &cru_rom_addr);
  236. }
  237. iounmap(bios32_map);
  238. return retval;
  239. }
  240. /*
  241. * bios_checksum
  242. */
  243. static int __devinit bios_checksum(const char __iomem *ptr, int len)
  244. {
  245. char sum = 0;
  246. int i;
  247. /*
  248. * calculate checksum of size bytes. This should add up
  249. * to zero if we have a valid header.
  250. */
  251. for (i = 0; i < len; i++)
  252. sum += ptr[i];
  253. return ((sum == 0) && (len > 0));
  254. }
  255. /*
  256. * bios32_present
  257. *
  258. * Routine Description:
  259. * This function finds the 32-bit BIOS Service Directory
  260. *
  261. * Return Value:
  262. * 0 : SUCCESS
  263. * <0 : FAILURE
  264. */
  265. static int __devinit bios32_present(const char __iomem *p)
  266. {
  267. struct bios32_service_dir *bios_32_ptr;
  268. int length;
  269. unsigned long map_entry, map_offset;
  270. bios_32_ptr = (struct bios32_service_dir *) p;
  271. /*
  272. * Search for signature by checking equal to the swizzled value
  273. * instead of calling another routine to perform a strcmp.
  274. */
  275. if (bios_32_ptr->signature == PCI_BIOS32_SD_VALUE) {
  276. length = bios_32_ptr->length * PCI_BIOS32_PARAGRAPH_LEN;
  277. if (bios_checksum(p, length)) {
  278. /*
  279. * According to the spec, we're looking for the
  280. * first 4KB-aligned address below the entrypoint
  281. * listed in the header. The Service Directory code
  282. * is guaranteed to occupy no more than 2 4KB pages.
  283. */
  284. map_entry = bios_32_ptr->entry_point & ~(PAGE_SIZE - 1);
  285. map_offset = bios_32_ptr->entry_point - map_entry;
  286. return cru_detect(map_entry, map_offset);
  287. }
  288. }
  289. return -ENODEV;
  290. }
  291. static int __devinit detect_cru_service(void)
  292. {
  293. char __iomem *p, *q;
  294. int rc = -1;
  295. /*
  296. * Search from 0x0f0000 through 0x0fffff, inclusive.
  297. */
  298. p = ioremap(PCI_ROM_BASE1, ROM_SIZE);
  299. if (p == NULL)
  300. return -ENOMEM;
  301. for (q = p; q < p + ROM_SIZE; q += 16) {
  302. rc = bios32_present(q);
  303. if (!rc)
  304. break;
  305. }
  306. iounmap(p);
  307. return rc;
  308. }
  309. /* ------------------------------------------------------------------------- */
  310. #endif /* CONFIG_X86_32 */
  311. #ifdef CONFIG_X86_64
  312. /* --64 Bit Bios------------------------------------------------------------ */
  313. #define HPWDT_ARCH 64
  314. asm(".text \n\t"
  315. ".align 4 \n"
  316. "asminline_call: \n\t"
  317. "pushq %rbp \n\t"
  318. "movq %rsp, %rbp \n\t"
  319. "pushq %rax \n\t"
  320. "pushq %rbx \n\t"
  321. "pushq %rdx \n\t"
  322. "pushq %r12 \n\t"
  323. "pushq %r9 \n\t"
  324. "movq %rsi, %r12 \n\t"
  325. "movq %rdi, %r9 \n\t"
  326. "movl 4(%r9),%ebx \n\t"
  327. "movl 8(%r9),%ecx \n\t"
  328. "movl 12(%r9),%edx \n\t"
  329. "movl 16(%r9),%esi \n\t"
  330. "movl 20(%r9),%edi \n\t"
  331. "movl (%r9),%eax \n\t"
  332. "call *%r12 \n\t"
  333. "pushfq \n\t"
  334. "popq %r12 \n\t"
  335. "movl %eax, (%r9) \n\t"
  336. "movl %ebx, 4(%r9) \n\t"
  337. "movl %ecx, 8(%r9) \n\t"
  338. "movl %edx, 12(%r9) \n\t"
  339. "movl %esi, 16(%r9) \n\t"
  340. "movl %edi, 20(%r9) \n\t"
  341. "movq %r12, %rax \n\t"
  342. "movl %eax, 28(%r9) \n\t"
  343. "popq %r9 \n\t"
  344. "popq %r12 \n\t"
  345. "popq %rdx \n\t"
  346. "popq %rbx \n\t"
  347. "popq %rax \n\t"
  348. "leave \n\t"
  349. "ret \n\t"
  350. ".previous");
  351. /*
  352. * dmi_find_cru
  353. *
  354. * Routine Description:
  355. * This function checks whether or not a SMBIOS/DMI record is
  356. * the 64bit CRU info or not
  357. */
  358. static void __devinit dmi_find_cru(const struct dmi_header *dm, void *dummy)
  359. {
  360. struct smbios_cru64_info *smbios_cru64_ptr;
  361. unsigned long cru_physical_address;
  362. if (dm->type == SMBIOS_CRU64_INFORMATION) {
  363. smbios_cru64_ptr = (struct smbios_cru64_info *) dm;
  364. if (smbios_cru64_ptr->signature == CRU_BIOS_SIGNATURE_VALUE) {
  365. cru_physical_address =
  366. smbios_cru64_ptr->physical_address +
  367. smbios_cru64_ptr->double_offset;
  368. cru_rom_addr = ioremap(cru_physical_address,
  369. smbios_cru64_ptr->double_length);
  370. set_memory_x((unsigned long)cru_rom_addr & PAGE_MASK,
  371. smbios_cru64_ptr->double_length >> PAGE_SHIFT);
  372. }
  373. }
  374. }
  375. static int __devinit detect_cru_service(void)
  376. {
  377. cru_rom_addr = NULL;
  378. dmi_walk(dmi_find_cru, NULL);
  379. /* if cru_rom_addr has been set then we found a CRU service */
  380. return ((cru_rom_addr != NULL) ? 0 : -ENODEV);
  381. }
  382. /* ------------------------------------------------------------------------- */
  383. #endif /* CONFIG_X86_64 */
  384. #endif /* CONFIG_HPWDT_NMI_DECODING */
  385. /*
  386. * Watchdog operations
  387. */
  388. static void hpwdt_start(void)
  389. {
  390. reload = SECS_TO_TICKS(soft_margin);
  391. iowrite16(reload, hpwdt_timer_reg);
  392. iowrite8(0x85, hpwdt_timer_con);
  393. }
  394. static void hpwdt_stop(void)
  395. {
  396. unsigned long data;
  397. data = ioread8(hpwdt_timer_con);
  398. data &= 0xFE;
  399. iowrite8(data, hpwdt_timer_con);
  400. }
  401. static void hpwdt_ping(void)
  402. {
  403. iowrite16(reload, hpwdt_timer_reg);
  404. }
  405. static int hpwdt_change_timer(int new_margin)
  406. {
  407. if (new_margin < 1 || new_margin > HPWDT_MAX_TIMER) {
  408. pr_warn("New value passed in is invalid: %d seconds\n",
  409. new_margin);
  410. return -EINVAL;
  411. }
  412. soft_margin = new_margin;
  413. pr_debug("New timer passed in is %d seconds\n", new_margin);
  414. reload = SECS_TO_TICKS(soft_margin);
  415. return 0;
  416. }
  417. static int hpwdt_time_left(void)
  418. {
  419. return TICKS_TO_SECS(ioread16(hpwdt_timer_reg));
  420. }
  421. #ifdef CONFIG_HPWDT_NMI_DECODING
  422. /*
  423. * NMI Handler
  424. */
  425. static int hpwdt_pretimeout(unsigned int ulReason, struct pt_regs *regs)
  426. {
  427. unsigned long rom_pl;
  428. static int die_nmi_called;
  429. if (!hpwdt_nmi_decoding)
  430. goto out;
  431. spin_lock_irqsave(&rom_lock, rom_pl);
  432. if (!die_nmi_called && !is_icru)
  433. asminline_call(&cmn_regs, cru_rom_addr);
  434. die_nmi_called = 1;
  435. spin_unlock_irqrestore(&rom_lock, rom_pl);
  436. if (allow_kdump)
  437. hpwdt_stop();
  438. if (!is_icru) {
  439. if (cmn_regs.u1.ral == 0) {
  440. panic("An NMI occurred, "
  441. "but unable to determine source.\n");
  442. }
  443. }
  444. panic("An NMI occurred, please see the Integrated "
  445. "Management Log for details.\n");
  446. out:
  447. return NMI_DONE;
  448. }
  449. #endif /* CONFIG_HPWDT_NMI_DECODING */
  450. /*
  451. * /dev/watchdog handling
  452. */
  453. static int hpwdt_open(struct inode *inode, struct file *file)
  454. {
  455. /* /dev/watchdog can only be opened once */
  456. if (test_and_set_bit(0, &hpwdt_is_open))
  457. return -EBUSY;
  458. /* Start the watchdog */
  459. hpwdt_start();
  460. hpwdt_ping();
  461. return nonseekable_open(inode, file);
  462. }
  463. static int hpwdt_release(struct inode *inode, struct file *file)
  464. {
  465. /* Stop the watchdog */
  466. if (expect_release == 42) {
  467. hpwdt_stop();
  468. } else {
  469. pr_crit("Unexpected close, not stopping watchdog!\n");
  470. hpwdt_ping();
  471. }
  472. expect_release = 0;
  473. /* /dev/watchdog is being closed, make sure it can be re-opened */
  474. clear_bit(0, &hpwdt_is_open);
  475. return 0;
  476. }
  477. static ssize_t hpwdt_write(struct file *file, const char __user *data,
  478. size_t len, loff_t *ppos)
  479. {
  480. /* See if we got the magic character 'V' and reload the timer */
  481. if (len) {
  482. if (!nowayout) {
  483. size_t i;
  484. /* note: just in case someone wrote the magic character
  485. * five months ago... */
  486. expect_release = 0;
  487. /* scan to see whether or not we got the magic char. */
  488. for (i = 0; i != len; i++) {
  489. char c;
  490. if (get_user(c, data + i))
  491. return -EFAULT;
  492. if (c == 'V')
  493. expect_release = 42;
  494. }
  495. }
  496. /* someone wrote to us, we should reload the timer */
  497. hpwdt_ping();
  498. }
  499. return len;
  500. }
  501. static const struct watchdog_info ident = {
  502. .options = WDIOF_SETTIMEOUT |
  503. WDIOF_KEEPALIVEPING |
  504. WDIOF_MAGICCLOSE,
  505. .identity = "HP iLO2+ HW Watchdog Timer",
  506. };
  507. static long hpwdt_ioctl(struct file *file, unsigned int cmd,
  508. unsigned long arg)
  509. {
  510. void __user *argp = (void __user *)arg;
  511. int __user *p = argp;
  512. int new_margin;
  513. int ret = -ENOTTY;
  514. switch (cmd) {
  515. case WDIOC_GETSUPPORT:
  516. ret = 0;
  517. if (copy_to_user(argp, &ident, sizeof(ident)))
  518. ret = -EFAULT;
  519. break;
  520. case WDIOC_GETSTATUS:
  521. case WDIOC_GETBOOTSTATUS:
  522. ret = put_user(0, p);
  523. break;
  524. case WDIOC_KEEPALIVE:
  525. hpwdt_ping();
  526. ret = 0;
  527. break;
  528. case WDIOC_SETTIMEOUT:
  529. ret = get_user(new_margin, p);
  530. if (ret)
  531. break;
  532. ret = hpwdt_change_timer(new_margin);
  533. if (ret)
  534. break;
  535. hpwdt_ping();
  536. /* Fall */
  537. case WDIOC_GETTIMEOUT:
  538. ret = put_user(soft_margin, p);
  539. break;
  540. case WDIOC_GETTIMELEFT:
  541. ret = put_user(hpwdt_time_left(), p);
  542. break;
  543. }
  544. return ret;
  545. }
  546. /*
  547. * Kernel interfaces
  548. */
  549. static const struct file_operations hpwdt_fops = {
  550. .owner = THIS_MODULE,
  551. .llseek = no_llseek,
  552. .write = hpwdt_write,
  553. .unlocked_ioctl = hpwdt_ioctl,
  554. .open = hpwdt_open,
  555. .release = hpwdt_release,
  556. };
  557. static struct miscdevice hpwdt_miscdev = {
  558. .minor = WATCHDOG_MINOR,
  559. .name = "watchdog",
  560. .fops = &hpwdt_fops,
  561. };
  562. /*
  563. * Init & Exit
  564. */
  565. #ifdef CONFIG_HPWDT_NMI_DECODING
  566. #ifdef CONFIG_X86_LOCAL_APIC
  567. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  568. {
  569. /*
  570. * If nmi_watchdog is turned off then we can turn on
  571. * our nmi decoding capability.
  572. */
  573. hpwdt_nmi_decoding = 1;
  574. }
  575. #else
  576. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  577. {
  578. dev_warn(&dev->dev, "NMI decoding is disabled. "
  579. "Your kernel does not support a NMI Watchdog.\n");
  580. }
  581. #endif /* CONFIG_X86_LOCAL_APIC */
  582. /*
  583. * dmi_find_icru
  584. *
  585. * Routine Description:
  586. * This function checks whether or not we are on an iCRU-based server.
  587. * This check is independent of architecture and needs to be made for
  588. * any ProLiant system.
  589. */
  590. static void __devinit dmi_find_icru(const struct dmi_header *dm, void *dummy)
  591. {
  592. struct smbios_proliant_info *smbios_proliant_ptr;
  593. if (dm->type == SMBIOS_ICRU_INFORMATION) {
  594. smbios_proliant_ptr = (struct smbios_proliant_info *) dm;
  595. if (smbios_proliant_ptr->misc_features & 0x01)
  596. is_icru = 1;
  597. }
  598. }
  599. static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
  600. {
  601. int retval;
  602. /*
  603. * On typical CRU-based systems we need to map that service in
  604. * the BIOS. For 32 bit Operating Systems we need to go through
  605. * the 32 Bit BIOS Service Directory. For 64 bit Operating
  606. * Systems we get that service through SMBIOS.
  607. *
  608. * On systems that support the new iCRU service all we need to
  609. * do is call dmi_walk to get the supported flag value and skip
  610. * the old cru detect code.
  611. */
  612. dmi_walk(dmi_find_icru, NULL);
  613. if (!is_icru) {
  614. /*
  615. * We need to map the ROM to get the CRU service.
  616. * For 32 bit Operating Systems we need to go through the 32 Bit
  617. * BIOS Service Directory
  618. * For 64 bit Operating Systems we get that service through SMBIOS.
  619. */
  620. retval = detect_cru_service();
  621. if (retval < 0) {
  622. dev_warn(&dev->dev,
  623. "Unable to detect the %d Bit CRU Service.\n",
  624. HPWDT_ARCH);
  625. return retval;
  626. }
  627. /*
  628. * We know this is the only CRU call we need to make so lets keep as
  629. * few instructions as possible once the NMI comes in.
  630. */
  631. cmn_regs.u1.rah = 0x0D;
  632. cmn_regs.u1.ral = 0x02;
  633. }
  634. /*
  635. * If the priority is set to 1, then we will be put first on the
  636. * die notify list to handle a critical NMI. The default is to
  637. * be last so other users of the NMI signal can function.
  638. */
  639. retval = register_nmi_handler(NMI_UNKNOWN, hpwdt_pretimeout,
  640. (priority) ? NMI_FLAG_FIRST : 0,
  641. "hpwdt");
  642. if (retval != 0) {
  643. dev_warn(&dev->dev,
  644. "Unable to register a die notifier (err=%d).\n",
  645. retval);
  646. if (cru_rom_addr)
  647. iounmap(cru_rom_addr);
  648. }
  649. dev_info(&dev->dev,
  650. "HP Watchdog Timer Driver: NMI decoding initialized"
  651. ", allow kernel dump: %s (default = 0/OFF)"
  652. ", priority: %s (default = 0/LAST).\n",
  653. (allow_kdump == 0) ? "OFF" : "ON",
  654. (priority == 0) ? "LAST" : "FIRST");
  655. return 0;
  656. }
  657. static void hpwdt_exit_nmi_decoding(void)
  658. {
  659. unregister_nmi_handler(NMI_UNKNOWN, "hpwdt");
  660. if (cru_rom_addr)
  661. iounmap(cru_rom_addr);
  662. }
  663. #else /* !CONFIG_HPWDT_NMI_DECODING */
  664. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  665. {
  666. }
  667. static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
  668. {
  669. return 0;
  670. }
  671. static void hpwdt_exit_nmi_decoding(void)
  672. {
  673. }
  674. #endif /* CONFIG_HPWDT_NMI_DECODING */
  675. static int __devinit hpwdt_init_one(struct pci_dev *dev,
  676. const struct pci_device_id *ent)
  677. {
  678. int retval;
  679. /*
  680. * Check if we can do NMI decoding or not
  681. */
  682. hpwdt_check_nmi_decoding(dev);
  683. /*
  684. * First let's find out if we are on an iLO2+ server. We will
  685. * not run on a legacy ASM box.
  686. * So we only support the G5 ProLiant servers and higher.
  687. */
  688. if (dev->subsystem_vendor != PCI_VENDOR_ID_HP) {
  689. dev_warn(&dev->dev,
  690. "This server does not have an iLO2+ ASIC.\n");
  691. return -ENODEV;
  692. }
  693. if (pci_enable_device(dev)) {
  694. dev_warn(&dev->dev,
  695. "Not possible to enable PCI Device: 0x%x:0x%x.\n",
  696. ent->vendor, ent->device);
  697. return -ENODEV;
  698. }
  699. pci_mem_addr = pci_iomap(dev, 1, 0x80);
  700. if (!pci_mem_addr) {
  701. dev_warn(&dev->dev,
  702. "Unable to detect the iLO2+ server memory.\n");
  703. retval = -ENOMEM;
  704. goto error_pci_iomap;
  705. }
  706. hpwdt_timer_reg = pci_mem_addr + 0x70;
  707. hpwdt_timer_con = pci_mem_addr + 0x72;
  708. /* Make sure that timer is disabled until /dev/watchdog is opened */
  709. hpwdt_stop();
  710. /* Make sure that we have a valid soft_margin */
  711. if (hpwdt_change_timer(soft_margin))
  712. hpwdt_change_timer(DEFAULT_MARGIN);
  713. /* Initialize NMI Decoding functionality */
  714. retval = hpwdt_init_nmi_decoding(dev);
  715. if (retval != 0)
  716. goto error_init_nmi_decoding;
  717. retval = misc_register(&hpwdt_miscdev);
  718. if (retval < 0) {
  719. dev_warn(&dev->dev,
  720. "Unable to register miscdev on minor=%d (err=%d).\n",
  721. WATCHDOG_MINOR, retval);
  722. goto error_misc_register;
  723. }
  724. dev_info(&dev->dev, "HP Watchdog Timer Driver: %s"
  725. ", timer margin: %d seconds (nowayout=%d).\n",
  726. HPWDT_VERSION, soft_margin, nowayout);
  727. return 0;
  728. error_misc_register:
  729. hpwdt_exit_nmi_decoding();
  730. error_init_nmi_decoding:
  731. pci_iounmap(dev, pci_mem_addr);
  732. error_pci_iomap:
  733. pci_disable_device(dev);
  734. return retval;
  735. }
  736. static void __devexit hpwdt_exit(struct pci_dev *dev)
  737. {
  738. if (!nowayout)
  739. hpwdt_stop();
  740. misc_deregister(&hpwdt_miscdev);
  741. hpwdt_exit_nmi_decoding();
  742. pci_iounmap(dev, pci_mem_addr);
  743. pci_disable_device(dev);
  744. }
  745. static struct pci_driver hpwdt_driver = {
  746. .name = "hpwdt",
  747. .id_table = hpwdt_devices,
  748. .probe = hpwdt_init_one,
  749. .remove = __devexit_p(hpwdt_exit),
  750. };
  751. static void __exit hpwdt_cleanup(void)
  752. {
  753. pci_unregister_driver(&hpwdt_driver);
  754. }
  755. static int __init hpwdt_init(void)
  756. {
  757. return pci_register_driver(&hpwdt_driver);
  758. }
  759. MODULE_AUTHOR("Tom Mingarelli");
  760. MODULE_DESCRIPTION("hp watchdog driver");
  761. MODULE_LICENSE("GPL");
  762. MODULE_VERSION(HPWDT_VERSION);
  763. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
  764. module_param(soft_margin, int, 0);
  765. MODULE_PARM_DESC(soft_margin, "Watchdog timeout in seconds");
  766. module_param(nowayout, bool, 0);
  767. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
  768. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  769. #ifdef CONFIG_HPWDT_NMI_DECODING
  770. module_param(allow_kdump, int, 0);
  771. MODULE_PARM_DESC(allow_kdump, "Start a kernel dump after NMI occurs");
  772. module_param(priority, int, 0);
  773. MODULE_PARM_DESC(priority, "The hpwdt driver handles NMIs first or last"
  774. " (default = 0/Last)\n");
  775. #endif /* !CONFIG_HPWDT_NMI_DECODING */
  776. module_init(hpwdt_init);
  777. module_exit(hpwdt_cleanup);