qla_nx.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  355. if (win_read != ha->crb_win) {
  356. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  357. "%s: Written crbwin (0x%x) "
  358. "!= Read crbwin (0x%x), off=0x%lx.\n",
  359. __func__, ha->crb_win, win_read, *off);
  360. }
  361. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  362. }
  363. static inline unsigned long
  364. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  365. {
  366. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  367. /* See if we are currently pointing to the region we want to use next */
  368. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  369. /* No need to change window. PCIX and PCIEregs are in both
  370. * regs are in both windows.
  371. */
  372. return off;
  373. }
  374. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  375. /* We are in first CRB window */
  376. if (ha->curr_window != 0)
  377. WARN_ON(1);
  378. return off;
  379. }
  380. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  381. /* We are in second CRB window */
  382. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  383. if (ha->curr_window != 1)
  384. return off;
  385. /* We are in the QM or direct access
  386. * register region - do nothing
  387. */
  388. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  389. (off < QLA82XX_PCI_CAMQM_MAX))
  390. return off;
  391. }
  392. /* strange address given */
  393. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  394. "%s: Warning: unm_nic_pci_set_crbwindow "
  395. "called with an unknown address(%llx).\n",
  396. QLA2XXX_DRIVER_NAME, off);
  397. return off;
  398. }
  399. static int
  400. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  401. {
  402. struct crb_128M_2M_sub_block_map *m;
  403. if (*off >= QLA82XX_CRB_MAX)
  404. return -1;
  405. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  406. *off = (*off - QLA82XX_PCI_CAMQM) +
  407. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  408. return 0;
  409. }
  410. if (*off < QLA82XX_PCI_CRBSPACE)
  411. return -1;
  412. *off -= QLA82XX_PCI_CRBSPACE;
  413. /* Try direct map */
  414. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  415. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  416. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  417. return 0;
  418. }
  419. /* Not in direct map, use crb window */
  420. return 1;
  421. }
  422. #define CRB_WIN_LOCK_TIMEOUT 100000000
  423. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  424. {
  425. int done = 0, timeout = 0;
  426. while (!done) {
  427. /* acquire semaphore3 from PCI HW block */
  428. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  429. if (done == 1)
  430. break;
  431. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  432. return -1;
  433. timeout++;
  434. }
  435. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  436. return 0;
  437. }
  438. int
  439. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  440. {
  441. unsigned long flags = 0;
  442. int rv;
  443. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  444. BUG_ON(rv == -1);
  445. if (rv == 1) {
  446. write_lock_irqsave(&ha->hw_lock, flags);
  447. qla82xx_crb_win_lock(ha);
  448. qla82xx_pci_set_crbwindow_2M(ha, &off);
  449. }
  450. writel(data, (void __iomem *)off);
  451. if (rv == 1) {
  452. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  453. write_unlock_irqrestore(&ha->hw_lock, flags);
  454. }
  455. return 0;
  456. }
  457. int
  458. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  459. {
  460. unsigned long flags = 0;
  461. int rv;
  462. u32 data;
  463. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  464. BUG_ON(rv == -1);
  465. if (rv == 1) {
  466. write_lock_irqsave(&ha->hw_lock, flags);
  467. qla82xx_crb_win_lock(ha);
  468. qla82xx_pci_set_crbwindow_2M(ha, &off);
  469. }
  470. data = RD_REG_DWORD((void __iomem *)off);
  471. if (rv == 1) {
  472. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  473. write_unlock_irqrestore(&ha->hw_lock, flags);
  474. }
  475. return data;
  476. }
  477. #define IDC_LOCK_TIMEOUT 100000000
  478. int qla82xx_idc_lock(struct qla_hw_data *ha)
  479. {
  480. int i;
  481. int done = 0, timeout = 0;
  482. while (!done) {
  483. /* acquire semaphore5 from PCI HW block */
  484. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  485. if (done == 1)
  486. break;
  487. if (timeout >= IDC_LOCK_TIMEOUT)
  488. return -1;
  489. timeout++;
  490. /* Yield CPU */
  491. if (!in_interrupt())
  492. schedule();
  493. else {
  494. for (i = 0; i < 20; i++)
  495. cpu_relax();
  496. }
  497. }
  498. return 0;
  499. }
  500. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  501. {
  502. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  503. }
  504. /* PCI Windowing for DDR regions. */
  505. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  506. (((addr) <= (high)) && ((addr) >= (low)))
  507. /*
  508. * check memory access boundary.
  509. * used by test agent. support ddr access only for now
  510. */
  511. static unsigned long
  512. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  513. unsigned long long addr, int size)
  514. {
  515. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  516. QLA82XX_ADDR_DDR_NET_MAX) ||
  517. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  518. QLA82XX_ADDR_DDR_NET_MAX) ||
  519. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  520. return 0;
  521. else
  522. return 1;
  523. }
  524. int qla82xx_pci_set_window_warning_count;
  525. static unsigned long
  526. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  527. {
  528. int window;
  529. u32 win_read;
  530. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  531. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  532. QLA82XX_ADDR_DDR_NET_MAX)) {
  533. /* DDR network side */
  534. window = MN_WIN(addr);
  535. ha->ddr_mn_window = window;
  536. qla82xx_wr_32(ha,
  537. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  538. win_read = qla82xx_rd_32(ha,
  539. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  540. if ((win_read << 17) != window) {
  541. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  542. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  543. __func__, window, win_read);
  544. }
  545. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  546. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  547. QLA82XX_ADDR_OCM0_MAX)) {
  548. unsigned int temp1;
  549. if ((addr & 0x00ff800) == 0xff800) {
  550. ql_log(ql_log_warn, vha, 0xb004,
  551. "%s: QM access not handled.\n", __func__);
  552. addr = -1UL;
  553. }
  554. window = OCM_WIN(addr);
  555. ha->ddr_mn_window = window;
  556. qla82xx_wr_32(ha,
  557. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  558. win_read = qla82xx_rd_32(ha,
  559. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  560. temp1 = ((window & 0x1FF) << 7) |
  561. ((window & 0x0FFFE0000) >> 17);
  562. if (win_read != temp1) {
  563. ql_log(ql_log_warn, vha, 0xb005,
  564. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  565. __func__, temp1, win_read);
  566. }
  567. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  568. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  569. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  570. /* QDR network side */
  571. window = MS_WIN(addr);
  572. ha->qdr_sn_window = window;
  573. qla82xx_wr_32(ha,
  574. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  575. win_read = qla82xx_rd_32(ha,
  576. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  577. if (win_read != window) {
  578. ql_log(ql_log_warn, vha, 0xb006,
  579. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  580. __func__, window, win_read);
  581. }
  582. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  583. } else {
  584. /*
  585. * peg gdb frequently accesses memory that doesn't exist,
  586. * this limits the chit chat so debugging isn't slowed down.
  587. */
  588. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  589. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  590. ql_log(ql_log_warn, vha, 0xb007,
  591. "%s: Warning:%s Unknown address range!.\n",
  592. __func__, QLA2XXX_DRIVER_NAME);
  593. }
  594. addr = -1UL;
  595. }
  596. return addr;
  597. }
  598. /* check if address is in the same windows as the previous access */
  599. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  600. unsigned long long addr)
  601. {
  602. int window;
  603. unsigned long long qdr_max;
  604. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  605. /* DDR network side */
  606. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  607. QLA82XX_ADDR_DDR_NET_MAX))
  608. BUG();
  609. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  610. QLA82XX_ADDR_OCM0_MAX))
  611. return 1;
  612. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  613. QLA82XX_ADDR_OCM1_MAX))
  614. return 1;
  615. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  616. /* QDR network side */
  617. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  618. if (ha->qdr_sn_window == window)
  619. return 1;
  620. }
  621. return 0;
  622. }
  623. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  624. u64 off, void *data, int size)
  625. {
  626. unsigned long flags;
  627. void *addr = NULL;
  628. int ret = 0;
  629. u64 start;
  630. uint8_t *mem_ptr = NULL;
  631. unsigned long mem_base;
  632. unsigned long mem_page;
  633. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  634. write_lock_irqsave(&ha->hw_lock, flags);
  635. /*
  636. * If attempting to access unknown address or straddle hw windows,
  637. * do not access.
  638. */
  639. start = qla82xx_pci_set_window(ha, off);
  640. if ((start == -1UL) ||
  641. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  642. write_unlock_irqrestore(&ha->hw_lock, flags);
  643. ql_log(ql_log_fatal, vha, 0xb008,
  644. "%s out of bound pci memory "
  645. "access, offset is 0x%llx.\n",
  646. QLA2XXX_DRIVER_NAME, off);
  647. return -1;
  648. }
  649. write_unlock_irqrestore(&ha->hw_lock, flags);
  650. mem_base = pci_resource_start(ha->pdev, 0);
  651. mem_page = start & PAGE_MASK;
  652. /* Map two pages whenever user tries to access addresses in two
  653. * consecutive pages.
  654. */
  655. if (mem_page != ((start + size - 1) & PAGE_MASK))
  656. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  657. else
  658. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  659. if (mem_ptr == 0UL) {
  660. *(u8 *)data = 0;
  661. return -1;
  662. }
  663. addr = mem_ptr;
  664. addr += start & (PAGE_SIZE - 1);
  665. write_lock_irqsave(&ha->hw_lock, flags);
  666. switch (size) {
  667. case 1:
  668. *(u8 *)data = readb(addr);
  669. break;
  670. case 2:
  671. *(u16 *)data = readw(addr);
  672. break;
  673. case 4:
  674. *(u32 *)data = readl(addr);
  675. break;
  676. case 8:
  677. *(u64 *)data = readq(addr);
  678. break;
  679. default:
  680. ret = -1;
  681. break;
  682. }
  683. write_unlock_irqrestore(&ha->hw_lock, flags);
  684. if (mem_ptr)
  685. iounmap(mem_ptr);
  686. return ret;
  687. }
  688. static int
  689. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  690. u64 off, void *data, int size)
  691. {
  692. unsigned long flags;
  693. void *addr = NULL;
  694. int ret = 0;
  695. u64 start;
  696. uint8_t *mem_ptr = NULL;
  697. unsigned long mem_base;
  698. unsigned long mem_page;
  699. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  700. write_lock_irqsave(&ha->hw_lock, flags);
  701. /*
  702. * If attempting to access unknown address or straddle hw windows,
  703. * do not access.
  704. */
  705. start = qla82xx_pci_set_window(ha, off);
  706. if ((start == -1UL) ||
  707. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  708. write_unlock_irqrestore(&ha->hw_lock, flags);
  709. ql_log(ql_log_fatal, vha, 0xb009,
  710. "%s out of bount memory "
  711. "access, offset is 0x%llx.\n",
  712. QLA2XXX_DRIVER_NAME, off);
  713. return -1;
  714. }
  715. write_unlock_irqrestore(&ha->hw_lock, flags);
  716. mem_base = pci_resource_start(ha->pdev, 0);
  717. mem_page = start & PAGE_MASK;
  718. /* Map two pages whenever user tries to access addresses in two
  719. * consecutive pages.
  720. */
  721. if (mem_page != ((start + size - 1) & PAGE_MASK))
  722. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  723. else
  724. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  725. if (mem_ptr == 0UL)
  726. return -1;
  727. addr = mem_ptr;
  728. addr += start & (PAGE_SIZE - 1);
  729. write_lock_irqsave(&ha->hw_lock, flags);
  730. switch (size) {
  731. case 1:
  732. writeb(*(u8 *)data, addr);
  733. break;
  734. case 2:
  735. writew(*(u16 *)data, addr);
  736. break;
  737. case 4:
  738. writel(*(u32 *)data, addr);
  739. break;
  740. case 8:
  741. writeq(*(u64 *)data, addr);
  742. break;
  743. default:
  744. ret = -1;
  745. break;
  746. }
  747. write_unlock_irqrestore(&ha->hw_lock, flags);
  748. if (mem_ptr)
  749. iounmap(mem_ptr);
  750. return ret;
  751. }
  752. #define MTU_FUDGE_FACTOR 100
  753. static unsigned long
  754. qla82xx_decode_crb_addr(unsigned long addr)
  755. {
  756. int i;
  757. unsigned long base_addr, offset, pci_base;
  758. if (!qla82xx_crb_table_initialized)
  759. qla82xx_crb_addr_transform_setup();
  760. pci_base = ADDR_ERROR;
  761. base_addr = addr & 0xfff00000;
  762. offset = addr & 0x000fffff;
  763. for (i = 0; i < MAX_CRB_XFORM; i++) {
  764. if (crb_addr_xform[i] == base_addr) {
  765. pci_base = i << 20;
  766. break;
  767. }
  768. }
  769. if (pci_base == ADDR_ERROR)
  770. return pci_base;
  771. return pci_base + offset;
  772. }
  773. static long rom_max_timeout = 100;
  774. static long qla82xx_rom_lock_timeout = 100;
  775. static int
  776. qla82xx_rom_lock(struct qla_hw_data *ha)
  777. {
  778. int done = 0, timeout = 0;
  779. while (!done) {
  780. /* acquire semaphore2 from PCI HW block */
  781. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  782. if (done == 1)
  783. break;
  784. if (timeout >= qla82xx_rom_lock_timeout)
  785. return -1;
  786. timeout++;
  787. }
  788. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  789. return 0;
  790. }
  791. static void
  792. qla82xx_rom_unlock(struct qla_hw_data *ha)
  793. {
  794. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  795. }
  796. static int
  797. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  798. {
  799. long timeout = 0;
  800. long done = 0 ;
  801. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  802. while (done == 0) {
  803. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  804. done &= 4;
  805. timeout++;
  806. if (timeout >= rom_max_timeout) {
  807. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  808. "%s: Timeout reached waiting for rom busy.\n",
  809. QLA2XXX_DRIVER_NAME);
  810. return -1;
  811. }
  812. }
  813. return 0;
  814. }
  815. static int
  816. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  817. {
  818. long timeout = 0;
  819. long done = 0 ;
  820. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  821. while (done == 0) {
  822. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  823. done &= 2;
  824. timeout++;
  825. if (timeout >= rom_max_timeout) {
  826. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  827. "%s: Timeout reached waiting for rom done.\n",
  828. QLA2XXX_DRIVER_NAME);
  829. return -1;
  830. }
  831. }
  832. return 0;
  833. }
  834. int
  835. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  836. {
  837. uint32_t off_value, rval = 0;
  838. WRT_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase),
  839. (off & 0xFFFF0000));
  840. /* Read back value to make sure write has gone through */
  841. RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  842. off_value = (off & 0x0000FFFF);
  843. if (flag)
  844. WRT_REG_DWORD((void *)
  845. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
  846. data);
  847. else
  848. rval = RD_REG_DWORD((void *)
  849. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
  850. return rval;
  851. }
  852. static int
  853. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  854. {
  855. /* Dword reads to flash. */
  856. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  857. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  858. (addr & 0x0000FFFF), 0, 0);
  859. return 0;
  860. }
  861. static int
  862. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  863. {
  864. int ret, loops = 0;
  865. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  866. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  867. udelay(100);
  868. schedule();
  869. loops++;
  870. }
  871. if (loops >= 50000) {
  872. ql_log(ql_log_fatal, vha, 0x00b9,
  873. "Failed to aquire SEM2 lock.\n");
  874. return -1;
  875. }
  876. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  877. qla82xx_rom_unlock(ha);
  878. return ret;
  879. }
  880. static int
  881. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  882. {
  883. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  884. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  885. qla82xx_wait_rom_busy(ha);
  886. if (qla82xx_wait_rom_done(ha)) {
  887. ql_log(ql_log_warn, vha, 0xb00c,
  888. "Error waiting for rom done.\n");
  889. return -1;
  890. }
  891. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  892. return 0;
  893. }
  894. static int
  895. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  896. {
  897. long timeout = 0;
  898. uint32_t done = 1 ;
  899. uint32_t val;
  900. int ret = 0;
  901. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  902. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  903. while ((done != 0) && (ret == 0)) {
  904. ret = qla82xx_read_status_reg(ha, &val);
  905. done = val & 1;
  906. timeout++;
  907. udelay(10);
  908. cond_resched();
  909. if (timeout >= 50000) {
  910. ql_log(ql_log_warn, vha, 0xb00d,
  911. "Timeout reached waiting for write finish.\n");
  912. return -1;
  913. }
  914. }
  915. return ret;
  916. }
  917. static int
  918. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  919. {
  920. uint32_t val;
  921. qla82xx_wait_rom_busy(ha);
  922. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  923. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  924. qla82xx_wait_rom_busy(ha);
  925. if (qla82xx_wait_rom_done(ha))
  926. return -1;
  927. if (qla82xx_read_status_reg(ha, &val) != 0)
  928. return -1;
  929. if ((val & 2) != 2)
  930. return -1;
  931. return 0;
  932. }
  933. static int
  934. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  935. {
  936. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  937. if (qla82xx_flash_set_write_enable(ha))
  938. return -1;
  939. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  940. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  941. if (qla82xx_wait_rom_done(ha)) {
  942. ql_log(ql_log_warn, vha, 0xb00e,
  943. "Error waiting for rom done.\n");
  944. return -1;
  945. }
  946. return qla82xx_flash_wait_write_finish(ha);
  947. }
  948. static int
  949. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  950. {
  951. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  952. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  953. if (qla82xx_wait_rom_done(ha)) {
  954. ql_log(ql_log_warn, vha, 0xb00f,
  955. "Error waiting for rom done.\n");
  956. return -1;
  957. }
  958. return 0;
  959. }
  960. static int
  961. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  962. {
  963. int loops = 0;
  964. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  965. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  966. udelay(100);
  967. cond_resched();
  968. loops++;
  969. }
  970. if (loops >= 50000) {
  971. ql_log(ql_log_warn, vha, 0xb010,
  972. "ROM lock failed.\n");
  973. return -1;
  974. }
  975. return 0;
  976. }
  977. static int
  978. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  979. uint32_t data)
  980. {
  981. int ret = 0;
  982. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  983. ret = ql82xx_rom_lock_d(ha);
  984. if (ret < 0) {
  985. ql_log(ql_log_warn, vha, 0xb011,
  986. "ROM lock failed.\n");
  987. return ret;
  988. }
  989. if (qla82xx_flash_set_write_enable(ha))
  990. goto done_write;
  991. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  992. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  993. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  994. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  995. qla82xx_wait_rom_busy(ha);
  996. if (qla82xx_wait_rom_done(ha)) {
  997. ql_log(ql_log_warn, vha, 0xb012,
  998. "Error waiting for rom done.\n");
  999. ret = -1;
  1000. goto done_write;
  1001. }
  1002. ret = qla82xx_flash_wait_write_finish(ha);
  1003. done_write:
  1004. qla82xx_rom_unlock(ha);
  1005. return ret;
  1006. }
  1007. /* This routine does CRB initialize sequence
  1008. * to put the ISP into operational state
  1009. */
  1010. static int
  1011. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1012. {
  1013. int addr, val;
  1014. int i ;
  1015. struct crb_addr_pair *buf;
  1016. unsigned long off;
  1017. unsigned offset, n;
  1018. struct qla_hw_data *ha = vha->hw;
  1019. struct crb_addr_pair {
  1020. long addr;
  1021. long data;
  1022. };
  1023. /* Halt all the indiviual PEGs and other blocks of the ISP */
  1024. qla82xx_rom_lock(ha);
  1025. /* disable all I2Q */
  1026. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1027. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1029. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1031. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1032. /* disable all niu interrupts */
  1033. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1034. /* disable xge rx/tx */
  1035. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1036. /* disable xg1 rx/tx */
  1037. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1038. /* disable sideband mac */
  1039. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1040. /* disable ap0 mac */
  1041. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1042. /* disable ap1 mac */
  1043. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1044. /* halt sre */
  1045. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1046. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1047. /* halt epg */
  1048. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1049. /* halt timers */
  1050. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1056. /* halt pegs */
  1057. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1059. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1060. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1062. msleep(20);
  1063. /* big hammer */
  1064. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1065. /* don't reset CAM block on reset */
  1066. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1067. else
  1068. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1069. qla82xx_rom_unlock(ha);
  1070. /* Read the signature value from the flash.
  1071. * Offset 0: Contain signature (0xcafecafe)
  1072. * Offset 4: Offset and number of addr/value pairs
  1073. * that present in CRB initialize sequence
  1074. */
  1075. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1076. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1077. ql_log(ql_log_fatal, vha, 0x006e,
  1078. "Error Reading crb_init area: n: %08x.\n", n);
  1079. return -1;
  1080. }
  1081. /* Offset in flash = lower 16 bits
  1082. * Number of enteries = upper 16 bits
  1083. */
  1084. offset = n & 0xffffU;
  1085. n = (n >> 16) & 0xffffU;
  1086. /* number of addr/value pair should not exceed 1024 enteries */
  1087. if (n >= 1024) {
  1088. ql_log(ql_log_fatal, vha, 0x0071,
  1089. "Card flash not initialized:n=0x%x.\n", n);
  1090. return -1;
  1091. }
  1092. ql_log(ql_log_info, vha, 0x0072,
  1093. "%d CRB init values found in ROM.\n", n);
  1094. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1095. if (buf == NULL) {
  1096. ql_log(ql_log_fatal, vha, 0x010c,
  1097. "Unable to allocate memory.\n");
  1098. return -1;
  1099. }
  1100. for (i = 0; i < n; i++) {
  1101. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1102. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1103. kfree(buf);
  1104. return -1;
  1105. }
  1106. buf[i].addr = addr;
  1107. buf[i].data = val;
  1108. }
  1109. for (i = 0; i < n; i++) {
  1110. /* Translate internal CRB initialization
  1111. * address to PCI bus address
  1112. */
  1113. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1114. QLA82XX_PCI_CRBSPACE;
  1115. /* Not all CRB addr/value pair to be written,
  1116. * some of them are skipped
  1117. */
  1118. /* skipping cold reboot MAGIC */
  1119. if (off == QLA82XX_CAM_RAM(0x1fc))
  1120. continue;
  1121. /* do not reset PCI */
  1122. if (off == (ROMUSB_GLB + 0xbc))
  1123. continue;
  1124. /* skip core clock, so that firmware can increase the clock */
  1125. if (off == (ROMUSB_GLB + 0xc8))
  1126. continue;
  1127. /* skip the function enable register */
  1128. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1129. continue;
  1130. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1131. continue;
  1132. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1133. continue;
  1134. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1135. continue;
  1136. if (off == ADDR_ERROR) {
  1137. ql_log(ql_log_fatal, vha, 0x0116,
  1138. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1139. continue;
  1140. }
  1141. qla82xx_wr_32(ha, off, buf[i].data);
  1142. /* ISP requires much bigger delay to settle down,
  1143. * else crb_window returns 0xffffffff
  1144. */
  1145. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1146. msleep(1000);
  1147. /* ISP requires millisec delay between
  1148. * successive CRB register updation
  1149. */
  1150. msleep(1);
  1151. }
  1152. kfree(buf);
  1153. /* Resetting the data and instruction cache */
  1154. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1155. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1156. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1157. /* Clear all protocol processing engines */
  1158. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1161. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1162. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1163. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1164. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1165. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1166. return 0;
  1167. }
  1168. static int
  1169. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1170. u64 off, void *data, int size)
  1171. {
  1172. int i, j, ret = 0, loop, sz[2], off0;
  1173. int scale, shift_amount, startword;
  1174. uint32_t temp;
  1175. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1176. /*
  1177. * If not MN, go check for MS or invalid.
  1178. */
  1179. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1180. mem_crb = QLA82XX_CRB_QDR_NET;
  1181. else {
  1182. mem_crb = QLA82XX_CRB_DDR_NET;
  1183. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1184. return qla82xx_pci_mem_write_direct(ha,
  1185. off, data, size);
  1186. }
  1187. off0 = off & 0x7;
  1188. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1189. sz[1] = size - sz[0];
  1190. off8 = off & 0xfffffff0;
  1191. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1192. shift_amount = 4;
  1193. scale = 2;
  1194. startword = (off & 0xf)/8;
  1195. for (i = 0; i < loop; i++) {
  1196. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1197. (i << shift_amount), &word[i * scale], 8))
  1198. return -1;
  1199. }
  1200. switch (size) {
  1201. case 1:
  1202. tmpw = *((uint8_t *)data);
  1203. break;
  1204. case 2:
  1205. tmpw = *((uint16_t *)data);
  1206. break;
  1207. case 4:
  1208. tmpw = *((uint32_t *)data);
  1209. break;
  1210. case 8:
  1211. default:
  1212. tmpw = *((uint64_t *)data);
  1213. break;
  1214. }
  1215. if (sz[0] == 8) {
  1216. word[startword] = tmpw;
  1217. } else {
  1218. word[startword] &=
  1219. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1220. word[startword] |= tmpw << (off0 * 8);
  1221. }
  1222. if (sz[1] != 0) {
  1223. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1224. word[startword+1] |= tmpw >> (sz[0] * 8);
  1225. }
  1226. for (i = 0; i < loop; i++) {
  1227. temp = off8 + (i << shift_amount);
  1228. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1229. temp = 0;
  1230. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1231. temp = word[i * scale] & 0xffffffff;
  1232. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1233. temp = (word[i * scale] >> 32) & 0xffffffff;
  1234. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1235. temp = word[i*scale + 1] & 0xffffffff;
  1236. qla82xx_wr_32(ha, mem_crb +
  1237. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1238. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1239. qla82xx_wr_32(ha, mem_crb +
  1240. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1241. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1242. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1243. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1244. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1245. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1246. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1247. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1248. break;
  1249. }
  1250. if (j >= MAX_CTL_CHECK) {
  1251. if (printk_ratelimit())
  1252. dev_err(&ha->pdev->dev,
  1253. "failed to write through agent.\n");
  1254. ret = -1;
  1255. break;
  1256. }
  1257. }
  1258. return ret;
  1259. }
  1260. static int
  1261. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1262. {
  1263. int i;
  1264. long size = 0;
  1265. long flashaddr = ha->flt_region_bootload << 2;
  1266. long memaddr = BOOTLD_START;
  1267. u64 data;
  1268. u32 high, low;
  1269. size = (IMAGE_START - BOOTLD_START) / 8;
  1270. for (i = 0; i < size; i++) {
  1271. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1272. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1273. return -1;
  1274. }
  1275. data = ((u64)high << 32) | low ;
  1276. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1277. flashaddr += 8;
  1278. memaddr += 8;
  1279. if (i % 0x1000 == 0)
  1280. msleep(1);
  1281. }
  1282. udelay(100);
  1283. read_lock(&ha->hw_lock);
  1284. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1285. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1286. read_unlock(&ha->hw_lock);
  1287. return 0;
  1288. }
  1289. int
  1290. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1291. u64 off, void *data, int size)
  1292. {
  1293. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1294. int shift_amount;
  1295. uint32_t temp;
  1296. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1297. /*
  1298. * If not MN, go check for MS or invalid.
  1299. */
  1300. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1301. mem_crb = QLA82XX_CRB_QDR_NET;
  1302. else {
  1303. mem_crb = QLA82XX_CRB_DDR_NET;
  1304. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1305. return qla82xx_pci_mem_read_direct(ha,
  1306. off, data, size);
  1307. }
  1308. off8 = off & 0xfffffff0;
  1309. off0[0] = off & 0xf;
  1310. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1311. shift_amount = 4;
  1312. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1313. off0[1] = 0;
  1314. sz[1] = size - sz[0];
  1315. for (i = 0; i < loop; i++) {
  1316. temp = off8 + (i << shift_amount);
  1317. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1318. temp = 0;
  1319. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1320. temp = MIU_TA_CTL_ENABLE;
  1321. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1322. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1323. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1324. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1325. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1326. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1327. break;
  1328. }
  1329. if (j >= MAX_CTL_CHECK) {
  1330. if (printk_ratelimit())
  1331. dev_err(&ha->pdev->dev,
  1332. "failed to read through agent.\n");
  1333. break;
  1334. }
  1335. start = off0[i] >> 2;
  1336. end = (off0[i] + sz[i] - 1) >> 2;
  1337. for (k = start; k <= end; k++) {
  1338. temp = qla82xx_rd_32(ha,
  1339. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1340. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1341. }
  1342. }
  1343. if (j >= MAX_CTL_CHECK)
  1344. return -1;
  1345. if ((off0[0] & 7) == 0) {
  1346. val = word[0];
  1347. } else {
  1348. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1349. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1350. }
  1351. switch (size) {
  1352. case 1:
  1353. *(uint8_t *)data = val;
  1354. break;
  1355. case 2:
  1356. *(uint16_t *)data = val;
  1357. break;
  1358. case 4:
  1359. *(uint32_t *)data = val;
  1360. break;
  1361. case 8:
  1362. *(uint64_t *)data = val;
  1363. break;
  1364. }
  1365. return 0;
  1366. }
  1367. static struct qla82xx_uri_table_desc *
  1368. qla82xx_get_table_desc(const u8 *unirom, int section)
  1369. {
  1370. uint32_t i;
  1371. struct qla82xx_uri_table_desc *directory =
  1372. (struct qla82xx_uri_table_desc *)&unirom[0];
  1373. __le32 offset;
  1374. __le32 tab_type;
  1375. __le32 entries = cpu_to_le32(directory->num_entries);
  1376. for (i = 0; i < entries; i++) {
  1377. offset = cpu_to_le32(directory->findex) +
  1378. (i * cpu_to_le32(directory->entry_size));
  1379. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1380. if (tab_type == section)
  1381. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1382. }
  1383. return NULL;
  1384. }
  1385. static struct qla82xx_uri_data_desc *
  1386. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1387. u32 section, u32 idx_offset)
  1388. {
  1389. const u8 *unirom = ha->hablob->fw->data;
  1390. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1391. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1392. __le32 offset;
  1393. tab_desc = qla82xx_get_table_desc(unirom, section);
  1394. if (!tab_desc)
  1395. return NULL;
  1396. offset = cpu_to_le32(tab_desc->findex) +
  1397. (cpu_to_le32(tab_desc->entry_size) * idx);
  1398. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1399. }
  1400. static u8 *
  1401. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1402. {
  1403. u32 offset = BOOTLD_START;
  1404. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1405. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1406. uri_desc = qla82xx_get_data_desc(ha,
  1407. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1408. if (uri_desc)
  1409. offset = cpu_to_le32(uri_desc->findex);
  1410. }
  1411. return (u8 *)&ha->hablob->fw->data[offset];
  1412. }
  1413. static __le32
  1414. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1415. {
  1416. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1417. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1418. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1419. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1420. if (uri_desc)
  1421. return cpu_to_le32(uri_desc->size);
  1422. }
  1423. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1424. }
  1425. static u8 *
  1426. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1427. {
  1428. u32 offset = IMAGE_START;
  1429. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1430. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1431. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1432. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1433. if (uri_desc)
  1434. offset = cpu_to_le32(uri_desc->findex);
  1435. }
  1436. return (u8 *)&ha->hablob->fw->data[offset];
  1437. }
  1438. /* PCI related functions */
  1439. char *
  1440. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1441. {
  1442. int pcie_reg;
  1443. struct qla_hw_data *ha = vha->hw;
  1444. char lwstr[6];
  1445. uint16_t lnk;
  1446. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1447. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1448. ha->link_width = (lnk >> 4) & 0x3f;
  1449. strcpy(str, "PCIe (");
  1450. strcat(str, "2.5Gb/s ");
  1451. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1452. strcat(str, lwstr);
  1453. return str;
  1454. }
  1455. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1456. {
  1457. unsigned long val = 0;
  1458. u32 control;
  1459. switch (region) {
  1460. case 0:
  1461. val = 0;
  1462. break;
  1463. case 1:
  1464. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1465. val = control + QLA82XX_MSIX_TBL_SPACE;
  1466. break;
  1467. }
  1468. return val;
  1469. }
  1470. int
  1471. qla82xx_iospace_config(struct qla_hw_data *ha)
  1472. {
  1473. uint32_t len = 0;
  1474. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1475. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1476. "Failed to reserver selected regions.\n");
  1477. goto iospace_error_exit;
  1478. }
  1479. /* Use MMIO operations for all accesses. */
  1480. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1481. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1482. "Region #0 not an MMIO resource, aborting.\n");
  1483. goto iospace_error_exit;
  1484. }
  1485. len = pci_resource_len(ha->pdev, 0);
  1486. ha->nx_pcibase =
  1487. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1488. if (!ha->nx_pcibase) {
  1489. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1490. "Cannot remap pcibase MMIO, aborting.\n");
  1491. pci_release_regions(ha->pdev);
  1492. goto iospace_error_exit;
  1493. }
  1494. /* Mapping of IO base pointer */
  1495. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1496. 0xbc000 + (ha->pdev->devfn << 11));
  1497. if (!ql2xdbwr) {
  1498. ha->nxdb_wr_ptr =
  1499. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1500. (ha->pdev->devfn << 12)), 4);
  1501. if (!ha->nxdb_wr_ptr) {
  1502. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1503. "Cannot remap MMIO, aborting.\n");
  1504. pci_release_regions(ha->pdev);
  1505. goto iospace_error_exit;
  1506. }
  1507. /* Mapping of IO base pointer,
  1508. * door bell read and write pointer
  1509. */
  1510. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1511. (ha->pdev->devfn * 8);
  1512. } else {
  1513. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1514. QLA82XX_CAMRAM_DB1 :
  1515. QLA82XX_CAMRAM_DB2);
  1516. }
  1517. ha->max_req_queues = ha->max_rsp_queues = 1;
  1518. ha->msix_count = ha->max_rsp_queues + 1;
  1519. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1520. "nx_pci_base=%p iobase=%p "
  1521. "max_req_queues=%d msix_count=%d.\n",
  1522. (void *)ha->nx_pcibase, ha->iobase,
  1523. ha->max_req_queues, ha->msix_count);
  1524. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1525. "nx_pci_base=%p iobase=%p "
  1526. "max_req_queues=%d msix_count=%d.\n",
  1527. (void *)ha->nx_pcibase, ha->iobase,
  1528. ha->max_req_queues, ha->msix_count);
  1529. return 0;
  1530. iospace_error_exit:
  1531. return -ENOMEM;
  1532. }
  1533. /* GS related functions */
  1534. /* Initialization related functions */
  1535. /**
  1536. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1537. * @ha: HA context
  1538. *
  1539. * Returns 0 on success.
  1540. */
  1541. int
  1542. qla82xx_pci_config(scsi_qla_host_t *vha)
  1543. {
  1544. struct qla_hw_data *ha = vha->hw;
  1545. int ret;
  1546. pci_set_master(ha->pdev);
  1547. ret = pci_set_mwi(ha->pdev);
  1548. ha->chip_revision = ha->pdev->revision;
  1549. ql_dbg(ql_dbg_init, vha, 0x0043,
  1550. "Chip revision:%d.\n",
  1551. ha->chip_revision);
  1552. return 0;
  1553. }
  1554. /**
  1555. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1556. * @ha: HA context
  1557. *
  1558. * Returns 0 on success.
  1559. */
  1560. void
  1561. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1562. {
  1563. struct qla_hw_data *ha = vha->hw;
  1564. ha->isp_ops->disable_intrs(ha);
  1565. }
  1566. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1567. {
  1568. struct qla_hw_data *ha = vha->hw;
  1569. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1570. struct init_cb_81xx *icb;
  1571. struct req_que *req = ha->req_q_map[0];
  1572. struct rsp_que *rsp = ha->rsp_q_map[0];
  1573. /* Setup ring parameters in initialization control block. */
  1574. icb = (struct init_cb_81xx *)ha->init_cb;
  1575. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1576. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1577. icb->request_q_length = cpu_to_le16(req->length);
  1578. icb->response_q_length = cpu_to_le16(rsp->length);
  1579. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1580. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1581. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1582. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1583. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1584. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1585. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1586. }
  1587. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1588. {
  1589. struct qla_hw_data *ha = vha->hw;
  1590. vha->flags.online = 0;
  1591. qla2x00_try_to_stop_firmware(vha);
  1592. ha->isp_ops->disable_intrs(ha);
  1593. }
  1594. static int
  1595. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1596. {
  1597. u64 *ptr64;
  1598. u32 i, flashaddr, size;
  1599. __le64 data;
  1600. size = (IMAGE_START - BOOTLD_START) / 8;
  1601. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1602. flashaddr = BOOTLD_START;
  1603. for (i = 0; i < size; i++) {
  1604. data = cpu_to_le64(ptr64[i]);
  1605. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1606. return -EIO;
  1607. flashaddr += 8;
  1608. }
  1609. flashaddr = FLASH_ADDR_START;
  1610. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1611. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1612. for (i = 0; i < size; i++) {
  1613. data = cpu_to_le64(ptr64[i]);
  1614. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1615. return -EIO;
  1616. flashaddr += 8;
  1617. }
  1618. udelay(100);
  1619. /* Write a magic value to CAMRAM register
  1620. * at a specified offset to indicate
  1621. * that all data is written and
  1622. * ready for firmware to initialize.
  1623. */
  1624. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1625. read_lock(&ha->hw_lock);
  1626. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1627. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1628. read_unlock(&ha->hw_lock);
  1629. return 0;
  1630. }
  1631. static int
  1632. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1633. {
  1634. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1635. const uint8_t *unirom = ha->hablob->fw->data;
  1636. uint32_t i;
  1637. __le32 entries;
  1638. __le32 flags, file_chiprev, offset;
  1639. uint8_t chiprev = ha->chip_revision;
  1640. /* Hardcoding mn_present flag for P3P */
  1641. int mn_present = 0;
  1642. uint32_t flagbit;
  1643. ptab_desc = qla82xx_get_table_desc(unirom,
  1644. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1645. if (!ptab_desc)
  1646. return -1;
  1647. entries = cpu_to_le32(ptab_desc->num_entries);
  1648. for (i = 0; i < entries; i++) {
  1649. offset = cpu_to_le32(ptab_desc->findex) +
  1650. (i * cpu_to_le32(ptab_desc->entry_size));
  1651. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1652. QLA82XX_URI_FLAGS_OFF));
  1653. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1654. QLA82XX_URI_CHIP_REV_OFF));
  1655. flagbit = mn_present ? 1 : 2;
  1656. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1657. ha->file_prd_off = offset;
  1658. return 0;
  1659. }
  1660. }
  1661. return -1;
  1662. }
  1663. int
  1664. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1665. {
  1666. __le32 val;
  1667. uint32_t min_size;
  1668. struct qla_hw_data *ha = vha->hw;
  1669. const struct firmware *fw = ha->hablob->fw;
  1670. ha->fw_type = fw_type;
  1671. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1672. if (qla82xx_set_product_offset(ha))
  1673. return -EINVAL;
  1674. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1675. } else {
  1676. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1677. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1678. return -EINVAL;
  1679. min_size = QLA82XX_FW_MIN_SIZE;
  1680. }
  1681. if (fw->size < min_size)
  1682. return -EINVAL;
  1683. return 0;
  1684. }
  1685. static int
  1686. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1687. {
  1688. u32 val = 0;
  1689. int retries = 60;
  1690. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1691. do {
  1692. read_lock(&ha->hw_lock);
  1693. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1694. read_unlock(&ha->hw_lock);
  1695. switch (val) {
  1696. case PHAN_INITIALIZE_COMPLETE:
  1697. case PHAN_INITIALIZE_ACK:
  1698. return QLA_SUCCESS;
  1699. case PHAN_INITIALIZE_FAILED:
  1700. break;
  1701. default:
  1702. break;
  1703. }
  1704. ql_log(ql_log_info, vha, 0x00a8,
  1705. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1706. val, retries);
  1707. msleep(500);
  1708. } while (--retries);
  1709. ql_log(ql_log_fatal, vha, 0x00a9,
  1710. "Cmd Peg initialization failed: 0x%x.\n", val);
  1711. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1712. read_lock(&ha->hw_lock);
  1713. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1714. read_unlock(&ha->hw_lock);
  1715. return QLA_FUNCTION_FAILED;
  1716. }
  1717. static int
  1718. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1719. {
  1720. u32 val = 0;
  1721. int retries = 60;
  1722. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1723. do {
  1724. read_lock(&ha->hw_lock);
  1725. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1726. read_unlock(&ha->hw_lock);
  1727. switch (val) {
  1728. case PHAN_INITIALIZE_COMPLETE:
  1729. case PHAN_INITIALIZE_ACK:
  1730. return QLA_SUCCESS;
  1731. case PHAN_INITIALIZE_FAILED:
  1732. break;
  1733. default:
  1734. break;
  1735. }
  1736. ql_log(ql_log_info, vha, 0x00ab,
  1737. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1738. val, retries);
  1739. msleep(500);
  1740. } while (--retries);
  1741. ql_log(ql_log_fatal, vha, 0x00ac,
  1742. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1743. read_lock(&ha->hw_lock);
  1744. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1745. read_unlock(&ha->hw_lock);
  1746. return QLA_FUNCTION_FAILED;
  1747. }
  1748. /* ISR related functions */
  1749. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1750. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1751. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1752. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1753. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1754. };
  1755. uint32_t qla82xx_isr_int_target_status[8] = {
  1756. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1757. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1758. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1759. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1760. };
  1761. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1762. QLA82XX_LEGACY_INTR_CONFIG;
  1763. /*
  1764. * qla82xx_mbx_completion() - Process mailbox command completions.
  1765. * @ha: SCSI driver HA context
  1766. * @mb0: Mailbox0 register
  1767. */
  1768. static void
  1769. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1770. {
  1771. uint16_t cnt;
  1772. uint16_t __iomem *wptr;
  1773. struct qla_hw_data *ha = vha->hw;
  1774. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1775. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1776. /* Load return mailbox registers. */
  1777. ha->flags.mbox_int = 1;
  1778. ha->mailbox_out[0] = mb0;
  1779. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1780. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1781. wptr++;
  1782. }
  1783. if (!ha->mcp)
  1784. ql_dbg(ql_dbg_async, vha, 0x5053,
  1785. "MBX pointer ERROR.\n");
  1786. }
  1787. /*
  1788. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1789. * @irq:
  1790. * @dev_id: SCSI driver HA context
  1791. * @regs:
  1792. *
  1793. * Called by system whenever the host adapter generates an interrupt.
  1794. *
  1795. * Returns handled flag.
  1796. */
  1797. irqreturn_t
  1798. qla82xx_intr_handler(int irq, void *dev_id)
  1799. {
  1800. scsi_qla_host_t *vha;
  1801. struct qla_hw_data *ha;
  1802. struct rsp_que *rsp;
  1803. struct device_reg_82xx __iomem *reg;
  1804. int status = 0, status1 = 0;
  1805. unsigned long flags;
  1806. unsigned long iter;
  1807. uint32_t stat = 0;
  1808. uint16_t mb[4];
  1809. rsp = (struct rsp_que *) dev_id;
  1810. if (!rsp) {
  1811. ql_log(ql_log_info, NULL, 0xb054,
  1812. "%s: NULL response queue pointer.\n", __func__);
  1813. return IRQ_NONE;
  1814. }
  1815. ha = rsp->hw;
  1816. if (!ha->flags.msi_enabled) {
  1817. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1818. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1819. return IRQ_NONE;
  1820. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1821. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1822. return IRQ_NONE;
  1823. }
  1824. /* clear the interrupt */
  1825. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1826. /* read twice to ensure write is flushed */
  1827. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1828. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1829. reg = &ha->iobase->isp82;
  1830. spin_lock_irqsave(&ha->hardware_lock, flags);
  1831. vha = pci_get_drvdata(ha->pdev);
  1832. for (iter = 1; iter--; ) {
  1833. if (RD_REG_DWORD(&reg->host_int)) {
  1834. stat = RD_REG_DWORD(&reg->host_status);
  1835. switch (stat & 0xff) {
  1836. case 0x1:
  1837. case 0x2:
  1838. case 0x10:
  1839. case 0x11:
  1840. qla82xx_mbx_completion(vha, MSW(stat));
  1841. status |= MBX_INTERRUPT;
  1842. break;
  1843. case 0x12:
  1844. mb[0] = MSW(stat);
  1845. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1846. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1847. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1848. qla2x00_async_event(vha, rsp, mb);
  1849. break;
  1850. case 0x13:
  1851. qla24xx_process_response_queue(vha, rsp);
  1852. break;
  1853. default:
  1854. ql_dbg(ql_dbg_async, vha, 0x5054,
  1855. "Unrecognized interrupt type (%d).\n",
  1856. stat & 0xff);
  1857. break;
  1858. }
  1859. }
  1860. WRT_REG_DWORD(&reg->host_int, 0);
  1861. }
  1862. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1863. if (!ha->flags.msi_enabled)
  1864. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1865. #ifdef QL_DEBUG_LEVEL_17
  1866. if (!irq && ha->flags.eeh_busy)
  1867. ql_log(ql_log_warn, vha, 0x503d,
  1868. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1869. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1870. #endif
  1871. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1872. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1873. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1874. complete(&ha->mbx_intr_comp);
  1875. }
  1876. return IRQ_HANDLED;
  1877. }
  1878. irqreturn_t
  1879. qla82xx_msix_default(int irq, void *dev_id)
  1880. {
  1881. scsi_qla_host_t *vha;
  1882. struct qla_hw_data *ha;
  1883. struct rsp_que *rsp;
  1884. struct device_reg_82xx __iomem *reg;
  1885. int status = 0;
  1886. unsigned long flags;
  1887. uint32_t stat = 0;
  1888. uint16_t mb[4];
  1889. rsp = (struct rsp_que *) dev_id;
  1890. if (!rsp) {
  1891. printk(KERN_INFO
  1892. "%s(): NULL response queue pointer.\n", __func__);
  1893. return IRQ_NONE;
  1894. }
  1895. ha = rsp->hw;
  1896. reg = &ha->iobase->isp82;
  1897. spin_lock_irqsave(&ha->hardware_lock, flags);
  1898. vha = pci_get_drvdata(ha->pdev);
  1899. do {
  1900. if (RD_REG_DWORD(&reg->host_int)) {
  1901. stat = RD_REG_DWORD(&reg->host_status);
  1902. switch (stat & 0xff) {
  1903. case 0x1:
  1904. case 0x2:
  1905. case 0x10:
  1906. case 0x11:
  1907. qla82xx_mbx_completion(vha, MSW(stat));
  1908. status |= MBX_INTERRUPT;
  1909. break;
  1910. case 0x12:
  1911. mb[0] = MSW(stat);
  1912. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1913. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1914. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1915. qla2x00_async_event(vha, rsp, mb);
  1916. break;
  1917. case 0x13:
  1918. qla24xx_process_response_queue(vha, rsp);
  1919. break;
  1920. default:
  1921. ql_dbg(ql_dbg_async, vha, 0x5041,
  1922. "Unrecognized interrupt type (%d).\n",
  1923. stat & 0xff);
  1924. break;
  1925. }
  1926. }
  1927. WRT_REG_DWORD(&reg->host_int, 0);
  1928. } while (0);
  1929. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1930. #ifdef QL_DEBUG_LEVEL_17
  1931. if (!irq && ha->flags.eeh_busy)
  1932. ql_log(ql_log_warn, vha, 0x5044,
  1933. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1934. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1935. #endif
  1936. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1937. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1938. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1939. complete(&ha->mbx_intr_comp);
  1940. }
  1941. return IRQ_HANDLED;
  1942. }
  1943. irqreturn_t
  1944. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1945. {
  1946. scsi_qla_host_t *vha;
  1947. struct qla_hw_data *ha;
  1948. struct rsp_que *rsp;
  1949. struct device_reg_82xx __iomem *reg;
  1950. unsigned long flags;
  1951. rsp = (struct rsp_que *) dev_id;
  1952. if (!rsp) {
  1953. printk(KERN_INFO
  1954. "%s(): NULL response queue pointer.\n", __func__);
  1955. return IRQ_NONE;
  1956. }
  1957. ha = rsp->hw;
  1958. reg = &ha->iobase->isp82;
  1959. spin_lock_irqsave(&ha->hardware_lock, flags);
  1960. vha = pci_get_drvdata(ha->pdev);
  1961. qla24xx_process_response_queue(vha, rsp);
  1962. WRT_REG_DWORD(&reg->host_int, 0);
  1963. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1964. return IRQ_HANDLED;
  1965. }
  1966. void
  1967. qla82xx_poll(int irq, void *dev_id)
  1968. {
  1969. scsi_qla_host_t *vha;
  1970. struct qla_hw_data *ha;
  1971. struct rsp_que *rsp;
  1972. struct device_reg_82xx __iomem *reg;
  1973. int status = 0;
  1974. uint32_t stat;
  1975. uint16_t mb[4];
  1976. unsigned long flags;
  1977. rsp = (struct rsp_que *) dev_id;
  1978. if (!rsp) {
  1979. printk(KERN_INFO
  1980. "%s(): NULL response queue pointer.\n", __func__);
  1981. return;
  1982. }
  1983. ha = rsp->hw;
  1984. reg = &ha->iobase->isp82;
  1985. spin_lock_irqsave(&ha->hardware_lock, flags);
  1986. vha = pci_get_drvdata(ha->pdev);
  1987. if (RD_REG_DWORD(&reg->host_int)) {
  1988. stat = RD_REG_DWORD(&reg->host_status);
  1989. switch (stat & 0xff) {
  1990. case 0x1:
  1991. case 0x2:
  1992. case 0x10:
  1993. case 0x11:
  1994. qla82xx_mbx_completion(vha, MSW(stat));
  1995. status |= MBX_INTERRUPT;
  1996. break;
  1997. case 0x12:
  1998. mb[0] = MSW(stat);
  1999. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2000. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2001. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2002. qla2x00_async_event(vha, rsp, mb);
  2003. break;
  2004. case 0x13:
  2005. qla24xx_process_response_queue(vha, rsp);
  2006. break;
  2007. default:
  2008. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  2009. "Unrecognized interrupt type (%d).\n",
  2010. stat * 0xff);
  2011. break;
  2012. }
  2013. }
  2014. WRT_REG_DWORD(&reg->host_int, 0);
  2015. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2016. }
  2017. void
  2018. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2019. {
  2020. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2021. qla82xx_mbx_intr_enable(vha);
  2022. spin_lock_irq(&ha->hardware_lock);
  2023. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2024. spin_unlock_irq(&ha->hardware_lock);
  2025. ha->interrupts_on = 1;
  2026. }
  2027. void
  2028. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2029. {
  2030. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2031. qla82xx_mbx_intr_disable(vha);
  2032. spin_lock_irq(&ha->hardware_lock);
  2033. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2034. spin_unlock_irq(&ha->hardware_lock);
  2035. ha->interrupts_on = 0;
  2036. }
  2037. void qla82xx_init_flags(struct qla_hw_data *ha)
  2038. {
  2039. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2040. /* ISP 8021 initializations */
  2041. rwlock_init(&ha->hw_lock);
  2042. ha->qdr_sn_window = -1;
  2043. ha->ddr_mn_window = -1;
  2044. ha->curr_window = 255;
  2045. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2046. nx_legacy_intr = &legacy_intr[ha->portnum];
  2047. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2048. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2049. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2050. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2051. }
  2052. inline void
  2053. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2054. {
  2055. uint32_t drv_active;
  2056. struct qla_hw_data *ha = vha->hw;
  2057. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2058. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2059. if (drv_active == 0xffffffff) {
  2060. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2061. QLA82XX_DRV_NOT_ACTIVE);
  2062. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2063. }
  2064. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2065. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2066. }
  2067. inline void
  2068. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2069. {
  2070. uint32_t drv_active;
  2071. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2072. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2073. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2074. }
  2075. static inline int
  2076. qla82xx_need_reset(struct qla_hw_data *ha)
  2077. {
  2078. uint32_t drv_state;
  2079. int rval;
  2080. if (ha->flags.isp82xx_reset_owner)
  2081. return 1;
  2082. else {
  2083. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2084. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2085. return rval;
  2086. }
  2087. }
  2088. static inline void
  2089. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2090. {
  2091. uint32_t drv_state;
  2092. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2093. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2094. /* If reset value is all FF's, initialize DRV_STATE */
  2095. if (drv_state == 0xffffffff) {
  2096. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2097. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2098. }
  2099. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2100. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2101. "drv_state = 0x%08x.\n", drv_state);
  2102. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2103. }
  2104. static inline void
  2105. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2106. {
  2107. uint32_t drv_state;
  2108. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2109. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2110. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2111. }
  2112. static inline void
  2113. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2114. {
  2115. uint32_t qsnt_state;
  2116. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2117. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2118. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2119. }
  2120. void
  2121. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2122. {
  2123. struct qla_hw_data *ha = vha->hw;
  2124. uint32_t qsnt_state;
  2125. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2126. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2127. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2128. }
  2129. static int
  2130. qla82xx_load_fw(scsi_qla_host_t *vha)
  2131. {
  2132. int rst;
  2133. struct fw_blob *blob;
  2134. struct qla_hw_data *ha = vha->hw;
  2135. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2136. ql_log(ql_log_fatal, vha, 0x009f,
  2137. "Error during CRB initialization.\n");
  2138. return QLA_FUNCTION_FAILED;
  2139. }
  2140. udelay(500);
  2141. /* Bring QM and CAMRAM out of reset */
  2142. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2143. rst &= ~((1 << 28) | (1 << 24));
  2144. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2145. /*
  2146. * FW Load priority:
  2147. * 1) Operational firmware residing in flash.
  2148. * 2) Firmware via request-firmware interface (.bin file).
  2149. */
  2150. if (ql2xfwloadbin == 2)
  2151. goto try_blob_fw;
  2152. ql_log(ql_log_info, vha, 0x00a0,
  2153. "Attempting to load firmware from flash.\n");
  2154. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2155. ql_log(ql_log_info, vha, 0x00a1,
  2156. "Firmware loaded successully from flash.\n");
  2157. return QLA_SUCCESS;
  2158. } else {
  2159. ql_log(ql_log_warn, vha, 0x0108,
  2160. "Firmware load from flash failed.\n");
  2161. }
  2162. try_blob_fw:
  2163. ql_log(ql_log_info, vha, 0x00a2,
  2164. "Attempting to load firmware from blob.\n");
  2165. /* Load firmware blob. */
  2166. blob = ha->hablob = qla2x00_request_firmware(vha);
  2167. if (!blob) {
  2168. ql_log(ql_log_fatal, vha, 0x00a3,
  2169. "Firmware image not preset.\n");
  2170. goto fw_load_failed;
  2171. }
  2172. /* Validating firmware blob */
  2173. if (qla82xx_validate_firmware_blob(vha,
  2174. QLA82XX_FLASH_ROMIMAGE)) {
  2175. /* Fallback to URI format */
  2176. if (qla82xx_validate_firmware_blob(vha,
  2177. QLA82XX_UNIFIED_ROMIMAGE)) {
  2178. ql_log(ql_log_fatal, vha, 0x00a4,
  2179. "No valid firmware image found.\n");
  2180. return QLA_FUNCTION_FAILED;
  2181. }
  2182. }
  2183. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2184. ql_log(ql_log_info, vha, 0x00a5,
  2185. "Firmware loaded successfully from binary blob.\n");
  2186. return QLA_SUCCESS;
  2187. } else {
  2188. ql_log(ql_log_fatal, vha, 0x00a6,
  2189. "Firmware load failed for binary blob.\n");
  2190. blob->fw = NULL;
  2191. blob = NULL;
  2192. goto fw_load_failed;
  2193. }
  2194. return QLA_SUCCESS;
  2195. fw_load_failed:
  2196. return QLA_FUNCTION_FAILED;
  2197. }
  2198. int
  2199. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2200. {
  2201. int pcie_cap;
  2202. uint16_t lnk;
  2203. struct qla_hw_data *ha = vha->hw;
  2204. /* scrub dma mask expansion register */
  2205. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2206. /* Put both the PEG CMD and RCV PEG to default state
  2207. * of 0 before resetting the hardware
  2208. */
  2209. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2210. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2211. /* Overwrite stale initialization register values */
  2212. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2213. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2214. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2215. ql_log(ql_log_fatal, vha, 0x00a7,
  2216. "Error trying to start fw.\n");
  2217. return QLA_FUNCTION_FAILED;
  2218. }
  2219. /* Handshake with the card before we register the devices. */
  2220. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2221. ql_log(ql_log_fatal, vha, 0x00aa,
  2222. "Error during card handshake.\n");
  2223. return QLA_FUNCTION_FAILED;
  2224. }
  2225. /* Negotiated Link width */
  2226. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2227. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2228. ha->link_width = (lnk >> 4) & 0x3f;
  2229. /* Synchronize with Receive peg */
  2230. return qla82xx_check_rcvpeg_state(ha);
  2231. }
  2232. static uint32_t *
  2233. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2234. uint32_t length)
  2235. {
  2236. uint32_t i;
  2237. uint32_t val;
  2238. struct qla_hw_data *ha = vha->hw;
  2239. /* Dword reads to flash. */
  2240. for (i = 0; i < length/4; i++, faddr += 4) {
  2241. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2242. ql_log(ql_log_warn, vha, 0x0106,
  2243. "Do ROM fast read failed.\n");
  2244. goto done_read;
  2245. }
  2246. dwptr[i] = __constant_cpu_to_le32(val);
  2247. }
  2248. done_read:
  2249. return dwptr;
  2250. }
  2251. static int
  2252. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2253. {
  2254. int ret;
  2255. uint32_t val;
  2256. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2257. ret = ql82xx_rom_lock_d(ha);
  2258. if (ret < 0) {
  2259. ql_log(ql_log_warn, vha, 0xb014,
  2260. "ROM Lock failed.\n");
  2261. return ret;
  2262. }
  2263. ret = qla82xx_read_status_reg(ha, &val);
  2264. if (ret < 0)
  2265. goto done_unprotect;
  2266. val &= ~(BLOCK_PROTECT_BITS << 2);
  2267. ret = qla82xx_write_status_reg(ha, val);
  2268. if (ret < 0) {
  2269. val |= (BLOCK_PROTECT_BITS << 2);
  2270. qla82xx_write_status_reg(ha, val);
  2271. }
  2272. if (qla82xx_write_disable_flash(ha) != 0)
  2273. ql_log(ql_log_warn, vha, 0xb015,
  2274. "Write disable failed.\n");
  2275. done_unprotect:
  2276. qla82xx_rom_unlock(ha);
  2277. return ret;
  2278. }
  2279. static int
  2280. qla82xx_protect_flash(struct qla_hw_data *ha)
  2281. {
  2282. int ret;
  2283. uint32_t val;
  2284. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2285. ret = ql82xx_rom_lock_d(ha);
  2286. if (ret < 0) {
  2287. ql_log(ql_log_warn, vha, 0xb016,
  2288. "ROM Lock failed.\n");
  2289. return ret;
  2290. }
  2291. ret = qla82xx_read_status_reg(ha, &val);
  2292. if (ret < 0)
  2293. goto done_protect;
  2294. val |= (BLOCK_PROTECT_BITS << 2);
  2295. /* LOCK all sectors */
  2296. ret = qla82xx_write_status_reg(ha, val);
  2297. if (ret < 0)
  2298. ql_log(ql_log_warn, vha, 0xb017,
  2299. "Write status register failed.\n");
  2300. if (qla82xx_write_disable_flash(ha) != 0)
  2301. ql_log(ql_log_warn, vha, 0xb018,
  2302. "Write disable failed.\n");
  2303. done_protect:
  2304. qla82xx_rom_unlock(ha);
  2305. return ret;
  2306. }
  2307. static int
  2308. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2309. {
  2310. int ret = 0;
  2311. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2312. ret = ql82xx_rom_lock_d(ha);
  2313. if (ret < 0) {
  2314. ql_log(ql_log_warn, vha, 0xb019,
  2315. "ROM Lock failed.\n");
  2316. return ret;
  2317. }
  2318. qla82xx_flash_set_write_enable(ha);
  2319. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2320. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2321. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2322. if (qla82xx_wait_rom_done(ha)) {
  2323. ql_log(ql_log_warn, vha, 0xb01a,
  2324. "Error waiting for rom done.\n");
  2325. ret = -1;
  2326. goto done;
  2327. }
  2328. ret = qla82xx_flash_wait_write_finish(ha);
  2329. done:
  2330. qla82xx_rom_unlock(ha);
  2331. return ret;
  2332. }
  2333. /*
  2334. * Address and length are byte address
  2335. */
  2336. uint8_t *
  2337. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2338. uint32_t offset, uint32_t length)
  2339. {
  2340. scsi_block_requests(vha->host);
  2341. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2342. scsi_unblock_requests(vha->host);
  2343. return buf;
  2344. }
  2345. static int
  2346. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2347. uint32_t faddr, uint32_t dwords)
  2348. {
  2349. int ret;
  2350. uint32_t liter;
  2351. uint32_t sec_mask, rest_addr;
  2352. dma_addr_t optrom_dma;
  2353. void *optrom = NULL;
  2354. int page_mode = 0;
  2355. struct qla_hw_data *ha = vha->hw;
  2356. ret = -1;
  2357. /* Prepare burst-capable write on supported ISPs. */
  2358. if (page_mode && !(faddr & 0xfff) &&
  2359. dwords > OPTROM_BURST_DWORDS) {
  2360. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2361. &optrom_dma, GFP_KERNEL);
  2362. if (!optrom) {
  2363. ql_log(ql_log_warn, vha, 0xb01b,
  2364. "Unable to allocate memory "
  2365. "for optron burst write (%x KB).\n",
  2366. OPTROM_BURST_SIZE / 1024);
  2367. }
  2368. }
  2369. rest_addr = ha->fdt_block_size - 1;
  2370. sec_mask = ~rest_addr;
  2371. ret = qla82xx_unprotect_flash(ha);
  2372. if (ret) {
  2373. ql_log(ql_log_warn, vha, 0xb01c,
  2374. "Unable to unprotect flash for update.\n");
  2375. goto write_done;
  2376. }
  2377. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2378. /* Are we at the beginning of a sector? */
  2379. if ((faddr & rest_addr) == 0) {
  2380. ret = qla82xx_erase_sector(ha, faddr);
  2381. if (ret) {
  2382. ql_log(ql_log_warn, vha, 0xb01d,
  2383. "Unable to erase sector: address=%x.\n",
  2384. faddr);
  2385. break;
  2386. }
  2387. }
  2388. /* Go with burst-write. */
  2389. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2390. /* Copy data to DMA'ble buffer. */
  2391. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2392. ret = qla2x00_load_ram(vha, optrom_dma,
  2393. (ha->flash_data_off | faddr),
  2394. OPTROM_BURST_DWORDS);
  2395. if (ret != QLA_SUCCESS) {
  2396. ql_log(ql_log_warn, vha, 0xb01e,
  2397. "Unable to burst-write optrom segment "
  2398. "(%x/%x/%llx).\n", ret,
  2399. (ha->flash_data_off | faddr),
  2400. (unsigned long long)optrom_dma);
  2401. ql_log(ql_log_warn, vha, 0xb01f,
  2402. "Reverting to slow-write.\n");
  2403. dma_free_coherent(&ha->pdev->dev,
  2404. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2405. optrom = NULL;
  2406. } else {
  2407. liter += OPTROM_BURST_DWORDS - 1;
  2408. faddr += OPTROM_BURST_DWORDS - 1;
  2409. dwptr += OPTROM_BURST_DWORDS - 1;
  2410. continue;
  2411. }
  2412. }
  2413. ret = qla82xx_write_flash_dword(ha, faddr,
  2414. cpu_to_le32(*dwptr));
  2415. if (ret) {
  2416. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2417. "Unable to program flash address=%x data=%x.\n",
  2418. faddr, *dwptr);
  2419. break;
  2420. }
  2421. }
  2422. ret = qla82xx_protect_flash(ha);
  2423. if (ret)
  2424. ql_log(ql_log_warn, vha, 0xb021,
  2425. "Unable to protect flash after update.\n");
  2426. write_done:
  2427. if (optrom)
  2428. dma_free_coherent(&ha->pdev->dev,
  2429. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2430. return ret;
  2431. }
  2432. int
  2433. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2434. uint32_t offset, uint32_t length)
  2435. {
  2436. int rval;
  2437. /* Suspend HBA. */
  2438. scsi_block_requests(vha->host);
  2439. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2440. length >> 2);
  2441. scsi_unblock_requests(vha->host);
  2442. /* Convert return ISP82xx to generic */
  2443. if (rval)
  2444. rval = QLA_FUNCTION_FAILED;
  2445. else
  2446. rval = QLA_SUCCESS;
  2447. return rval;
  2448. }
  2449. void
  2450. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2451. {
  2452. struct qla_hw_data *ha = vha->hw;
  2453. struct req_que *req = ha->req_q_map[0];
  2454. struct device_reg_82xx __iomem *reg;
  2455. uint32_t dbval;
  2456. /* Adjust ring index. */
  2457. req->ring_index++;
  2458. if (req->ring_index == req->length) {
  2459. req->ring_index = 0;
  2460. req->ring_ptr = req->ring;
  2461. } else
  2462. req->ring_ptr++;
  2463. reg = &ha->iobase->isp82;
  2464. dbval = 0x04 | (ha->portnum << 5);
  2465. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2466. if (ql2xdbwr)
  2467. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2468. else {
  2469. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2470. wmb();
  2471. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2472. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2473. dbval);
  2474. wmb();
  2475. }
  2476. }
  2477. }
  2478. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2479. {
  2480. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2481. if (qla82xx_rom_lock(ha))
  2482. /* Someone else is holding the lock. */
  2483. ql_log(ql_log_info, vha, 0xb022,
  2484. "Resetting rom_lock.\n");
  2485. /*
  2486. * Either we got the lock, or someone
  2487. * else died while holding it.
  2488. * In either case, unlock.
  2489. */
  2490. qla82xx_rom_unlock(ha);
  2491. }
  2492. /*
  2493. * qla82xx_device_bootstrap
  2494. * Initialize device, set DEV_READY, start fw
  2495. *
  2496. * Note:
  2497. * IDC lock must be held upon entry
  2498. *
  2499. * Return:
  2500. * Success : 0
  2501. * Failed : 1
  2502. */
  2503. static int
  2504. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2505. {
  2506. int rval = QLA_SUCCESS;
  2507. int i, timeout;
  2508. uint32_t old_count, count;
  2509. struct qla_hw_data *ha = vha->hw;
  2510. int need_reset = 0, peg_stuck = 1;
  2511. need_reset = qla82xx_need_reset(ha);
  2512. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2513. for (i = 0; i < 10; i++) {
  2514. timeout = msleep_interruptible(200);
  2515. if (timeout) {
  2516. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2517. QLA82XX_DEV_FAILED);
  2518. return QLA_FUNCTION_FAILED;
  2519. }
  2520. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2521. if (count != old_count)
  2522. peg_stuck = 0;
  2523. }
  2524. if (need_reset) {
  2525. /* We are trying to perform a recovery here. */
  2526. if (peg_stuck)
  2527. qla82xx_rom_lock_recovery(ha);
  2528. goto dev_initialize;
  2529. } else {
  2530. /* Start of day for this ha context. */
  2531. if (peg_stuck) {
  2532. /* Either we are the first or recovery in progress. */
  2533. qla82xx_rom_lock_recovery(ha);
  2534. goto dev_initialize;
  2535. } else
  2536. /* Firmware already running. */
  2537. goto dev_ready;
  2538. }
  2539. return rval;
  2540. dev_initialize:
  2541. /* set to DEV_INITIALIZING */
  2542. ql_log(ql_log_info, vha, 0x009e,
  2543. "HW State: INITIALIZING.\n");
  2544. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2545. /* Driver that sets device state to initializating sets IDC version */
  2546. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2547. qla82xx_idc_unlock(ha);
  2548. rval = qla82xx_start_firmware(vha);
  2549. qla82xx_idc_lock(ha);
  2550. if (rval != QLA_SUCCESS) {
  2551. ql_log(ql_log_fatal, vha, 0x00ad,
  2552. "HW State: FAILED.\n");
  2553. qla82xx_clear_drv_active(ha);
  2554. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2555. return rval;
  2556. }
  2557. dev_ready:
  2558. ql_log(ql_log_info, vha, 0x00ae,
  2559. "HW State: READY.\n");
  2560. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2561. return QLA_SUCCESS;
  2562. }
  2563. /*
  2564. * qla82xx_need_qsnt_handler
  2565. * Code to start quiescence sequence
  2566. *
  2567. * Note:
  2568. * IDC lock must be held upon entry
  2569. *
  2570. * Return: void
  2571. */
  2572. static void
  2573. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2574. {
  2575. struct qla_hw_data *ha = vha->hw;
  2576. uint32_t dev_state, drv_state, drv_active;
  2577. unsigned long reset_timeout;
  2578. if (vha->flags.online) {
  2579. /*Block any further I/O and wait for pending cmnds to complete*/
  2580. qla82xx_quiescent_state_cleanup(vha);
  2581. }
  2582. /* Set the quiescence ready bit */
  2583. qla82xx_set_qsnt_ready(ha);
  2584. /*wait for 30 secs for other functions to ack */
  2585. reset_timeout = jiffies + (30 * HZ);
  2586. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2587. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2588. /* Its 2 that is written when qsnt is acked, moving one bit */
  2589. drv_active = drv_active << 0x01;
  2590. while (drv_state != drv_active) {
  2591. if (time_after_eq(jiffies, reset_timeout)) {
  2592. /* quiescence timeout, other functions didn't ack
  2593. * changing the state to DEV_READY
  2594. */
  2595. ql_log(ql_log_info, vha, 0xb023,
  2596. "%s : QUIESCENT TIMEOUT.\n", QLA2XXX_DRIVER_NAME);
  2597. ql_log(ql_log_info, vha, 0xb024,
  2598. "DRV_ACTIVE:%d DRV_STATE:%d.\n",
  2599. drv_active, drv_state);
  2600. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2601. QLA82XX_DEV_READY);
  2602. ql_log(ql_log_info, vha, 0xb025,
  2603. "HW State: DEV_READY.\n");
  2604. qla82xx_idc_unlock(ha);
  2605. qla2x00_perform_loop_resync(vha);
  2606. qla82xx_idc_lock(ha);
  2607. qla82xx_clear_qsnt_ready(vha);
  2608. return;
  2609. }
  2610. qla82xx_idc_unlock(ha);
  2611. msleep(1000);
  2612. qla82xx_idc_lock(ha);
  2613. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2614. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2615. drv_active = drv_active << 0x01;
  2616. }
  2617. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2618. /* everyone acked so set the state to DEV_QUIESCENCE */
  2619. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2620. ql_log(ql_log_info, vha, 0xb026,
  2621. "HW State: DEV_QUIESCENT.\n");
  2622. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2623. }
  2624. }
  2625. /*
  2626. * qla82xx_wait_for_state_change
  2627. * Wait for device state to change from given current state
  2628. *
  2629. * Note:
  2630. * IDC lock must not be held upon entry
  2631. *
  2632. * Return:
  2633. * Changed device state.
  2634. */
  2635. uint32_t
  2636. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2637. {
  2638. struct qla_hw_data *ha = vha->hw;
  2639. uint32_t dev_state;
  2640. do {
  2641. msleep(1000);
  2642. qla82xx_idc_lock(ha);
  2643. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2644. qla82xx_idc_unlock(ha);
  2645. } while (dev_state == curr_state);
  2646. return dev_state;
  2647. }
  2648. static void
  2649. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2650. {
  2651. struct qla_hw_data *ha = vha->hw;
  2652. /* Disable the board */
  2653. ql_log(ql_log_fatal, vha, 0x00b8,
  2654. "Disabling the board.\n");
  2655. qla82xx_idc_lock(ha);
  2656. qla82xx_clear_drv_active(ha);
  2657. qla82xx_idc_unlock(ha);
  2658. /* Set DEV_FAILED flag to disable timer */
  2659. vha->device_flags |= DFLG_DEV_FAILED;
  2660. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2661. qla2x00_mark_all_devices_lost(vha, 0);
  2662. vha->flags.online = 0;
  2663. vha->flags.init_done = 0;
  2664. }
  2665. /*
  2666. * qla82xx_need_reset_handler
  2667. * Code to start reset sequence
  2668. *
  2669. * Note:
  2670. * IDC lock must be held upon entry
  2671. *
  2672. * Return:
  2673. * Success : 0
  2674. * Failed : 1
  2675. */
  2676. static void
  2677. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2678. {
  2679. uint32_t dev_state, drv_state, drv_active;
  2680. uint32_t active_mask = 0;
  2681. unsigned long reset_timeout;
  2682. struct qla_hw_data *ha = vha->hw;
  2683. struct req_que *req = ha->req_q_map[0];
  2684. if (vha->flags.online) {
  2685. qla82xx_idc_unlock(ha);
  2686. qla2x00_abort_isp_cleanup(vha);
  2687. ha->isp_ops->get_flash_version(vha, req->ring);
  2688. ha->isp_ops->nvram_config(vha);
  2689. qla82xx_idc_lock(ha);
  2690. }
  2691. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2692. if (!ha->flags.isp82xx_reset_owner) {
  2693. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2694. "reset_acknowledged by 0x%x\n", ha->portnum);
  2695. qla82xx_set_rst_ready(ha);
  2696. } else {
  2697. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2698. drv_active &= active_mask;
  2699. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2700. "active_mask: 0x%08x\n", active_mask);
  2701. }
  2702. /* wait for 10 seconds for reset ack from all functions */
  2703. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2704. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2705. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2706. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2707. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2708. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2709. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2710. drv_state, drv_active, dev_state, active_mask);
  2711. while (drv_state != drv_active &&
  2712. dev_state != QLA82XX_DEV_INITIALIZING) {
  2713. if (time_after_eq(jiffies, reset_timeout)) {
  2714. ql_log(ql_log_warn, vha, 0x00b5,
  2715. "Reset timeout.\n");
  2716. break;
  2717. }
  2718. qla82xx_idc_unlock(ha);
  2719. msleep(1000);
  2720. qla82xx_idc_lock(ha);
  2721. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2722. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2723. if (ha->flags.isp82xx_reset_owner)
  2724. drv_active &= active_mask;
  2725. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2726. }
  2727. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2728. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2729. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2730. drv_state, drv_active, dev_state, active_mask);
  2731. ql_log(ql_log_info, vha, 0x00b6,
  2732. "Device state is 0x%x = %s.\n",
  2733. dev_state,
  2734. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2735. /* Force to DEV_COLD unless someone else is starting a reset */
  2736. if (dev_state != QLA82XX_DEV_INITIALIZING &&
  2737. dev_state != QLA82XX_DEV_COLD) {
  2738. ql_log(ql_log_info, vha, 0x00b7,
  2739. "HW State: COLD/RE-INIT.\n");
  2740. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  2741. qla82xx_set_rst_ready(ha);
  2742. if (ql2xmdenable) {
  2743. if (qla82xx_md_collect(vha))
  2744. ql_log(ql_log_warn, vha, 0xb02c,
  2745. "Not able to collect minidump.\n");
  2746. } else
  2747. ql_log(ql_log_warn, vha, 0xb04f,
  2748. "Minidump disabled.\n");
  2749. }
  2750. }
  2751. int
  2752. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2753. {
  2754. struct qla_hw_data *ha = vha->hw;
  2755. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2756. int rval = QLA_SUCCESS;
  2757. fw_major_version = ha->fw_major_version;
  2758. fw_minor_version = ha->fw_minor_version;
  2759. fw_subminor_version = ha->fw_subminor_version;
  2760. rval = qla2x00_get_fw_version(vha);
  2761. if (rval != QLA_SUCCESS)
  2762. return rval;
  2763. if (ql2xmdenable) {
  2764. if (!ha->fw_dumped) {
  2765. if (fw_major_version != ha->fw_major_version ||
  2766. fw_minor_version != ha->fw_minor_version ||
  2767. fw_subminor_version != ha->fw_subminor_version) {
  2768. ql_log(ql_log_info, vha, 0xb02d,
  2769. "Firmware version differs "
  2770. "Previous version: %d:%d:%d - "
  2771. "New version: %d:%d:%d\n",
  2772. ha->fw_major_version,
  2773. ha->fw_minor_version,
  2774. ha->fw_subminor_version,
  2775. fw_major_version, fw_minor_version,
  2776. fw_subminor_version);
  2777. /* Release MiniDump resources */
  2778. qla82xx_md_free(vha);
  2779. /* ALlocate MiniDump resources */
  2780. qla82xx_md_prep(vha);
  2781. }
  2782. } else
  2783. ql_log(ql_log_info, vha, 0xb02e,
  2784. "Firmware dump available to retrieve\n");
  2785. }
  2786. return rval;
  2787. }
  2788. int
  2789. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2790. {
  2791. uint32_t fw_heartbeat_counter;
  2792. int status = 0;
  2793. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2794. QLA82XX_PEG_ALIVE_COUNTER);
  2795. /* all 0xff, assume AER/EEH in progress, ignore */
  2796. if (fw_heartbeat_counter == 0xffffffff) {
  2797. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2798. "FW heartbeat counter is 0xffffffff, "
  2799. "returning status=%d.\n", status);
  2800. return status;
  2801. }
  2802. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2803. vha->seconds_since_last_heartbeat++;
  2804. /* FW not alive after 2 seconds */
  2805. if (vha->seconds_since_last_heartbeat == 2) {
  2806. vha->seconds_since_last_heartbeat = 0;
  2807. status = 1;
  2808. }
  2809. } else
  2810. vha->seconds_since_last_heartbeat = 0;
  2811. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2812. if (status)
  2813. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2814. "Returning status=%d.\n", status);
  2815. return status;
  2816. }
  2817. /*
  2818. * qla82xx_device_state_handler
  2819. * Main state handler
  2820. *
  2821. * Note:
  2822. * IDC lock must be held upon entry
  2823. *
  2824. * Return:
  2825. * Success : 0
  2826. * Failed : 1
  2827. */
  2828. int
  2829. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2830. {
  2831. uint32_t dev_state;
  2832. uint32_t old_dev_state;
  2833. int rval = QLA_SUCCESS;
  2834. unsigned long dev_init_timeout;
  2835. struct qla_hw_data *ha = vha->hw;
  2836. int loopcount = 0;
  2837. qla82xx_idc_lock(ha);
  2838. if (!vha->flags.init_done)
  2839. qla82xx_set_drv_active(vha);
  2840. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2841. old_dev_state = dev_state;
  2842. ql_log(ql_log_info, vha, 0x009b,
  2843. "Device state is 0x%x = %s.\n",
  2844. dev_state,
  2845. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2846. /* wait for 30 seconds for device to go ready */
  2847. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2848. while (1) {
  2849. if (time_after_eq(jiffies, dev_init_timeout)) {
  2850. ql_log(ql_log_fatal, vha, 0x009c,
  2851. "Device init failed.\n");
  2852. rval = QLA_FUNCTION_FAILED;
  2853. break;
  2854. }
  2855. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2856. if (old_dev_state != dev_state) {
  2857. loopcount = 0;
  2858. old_dev_state = dev_state;
  2859. }
  2860. if (loopcount < 5) {
  2861. ql_log(ql_log_info, vha, 0x009d,
  2862. "Device state is 0x%x = %s.\n",
  2863. dev_state,
  2864. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2865. "Unknown");
  2866. }
  2867. switch (dev_state) {
  2868. case QLA82XX_DEV_READY:
  2869. ha->flags.isp82xx_reset_owner = 0;
  2870. goto exit;
  2871. case QLA82XX_DEV_COLD:
  2872. rval = qla82xx_device_bootstrap(vha);
  2873. break;
  2874. case QLA82XX_DEV_INITIALIZING:
  2875. qla82xx_idc_unlock(ha);
  2876. msleep(1000);
  2877. qla82xx_idc_lock(ha);
  2878. break;
  2879. case QLA82XX_DEV_NEED_RESET:
  2880. if (!ql2xdontresethba)
  2881. qla82xx_need_reset_handler(vha);
  2882. else {
  2883. qla82xx_idc_unlock(ha);
  2884. msleep(1000);
  2885. qla82xx_idc_lock(ha);
  2886. }
  2887. dev_init_timeout = jiffies +
  2888. (ha->nx_dev_init_timeout * HZ);
  2889. break;
  2890. case QLA82XX_DEV_NEED_QUIESCENT:
  2891. qla82xx_need_qsnt_handler(vha);
  2892. /* Reset timeout value after quiescence handler */
  2893. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  2894. * HZ);
  2895. break;
  2896. case QLA82XX_DEV_QUIESCENT:
  2897. /* Owner will exit and other will wait for the state
  2898. * to get changed
  2899. */
  2900. if (ha->flags.quiesce_owner)
  2901. goto exit;
  2902. qla82xx_idc_unlock(ha);
  2903. msleep(1000);
  2904. qla82xx_idc_lock(ha);
  2905. /* Reset timeout value after quiescence handler */
  2906. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  2907. * HZ);
  2908. break;
  2909. case QLA82XX_DEV_FAILED:
  2910. qla82xx_dev_failed_handler(vha);
  2911. rval = QLA_FUNCTION_FAILED;
  2912. goto exit;
  2913. default:
  2914. qla82xx_idc_unlock(ha);
  2915. msleep(1000);
  2916. qla82xx_idc_lock(ha);
  2917. }
  2918. loopcount++;
  2919. }
  2920. exit:
  2921. qla82xx_idc_unlock(ha);
  2922. return rval;
  2923. }
  2924. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2925. {
  2926. struct qla_hw_data *ha = vha->hw;
  2927. if (ha->flags.mbox_busy) {
  2928. ha->flags.mbox_int = 1;
  2929. ha->flags.mbox_busy = 0;
  2930. ql_log(ql_log_warn, vha, 0x6010,
  2931. "Doing premature completion of mbx command.\n");
  2932. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2933. complete(&ha->mbx_intr_comp);
  2934. }
  2935. }
  2936. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2937. {
  2938. uint32_t dev_state, halt_status;
  2939. struct qla_hw_data *ha = vha->hw;
  2940. /* don't poll if reset is going on */
  2941. if (!ha->flags.isp82xx_reset_hdlr_active) {
  2942. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2943. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  2944. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2945. ql_log(ql_log_warn, vha, 0x6001,
  2946. "Adapter reset needed.\n");
  2947. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2948. qla2xxx_wake_dpc(vha);
  2949. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  2950. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2951. ql_log(ql_log_warn, vha, 0x6002,
  2952. "Quiescent needed.\n");
  2953. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2954. qla2xxx_wake_dpc(vha);
  2955. } else {
  2956. if (qla82xx_check_fw_alive(vha)) {
  2957. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2958. "disabling pause transmit on port 0 & 1.\n");
  2959. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2960. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2961. halt_status = qla82xx_rd_32(ha,
  2962. QLA82XX_PEG_HALT_STATUS1);
  2963. ql_log(ql_log_info, vha, 0x6005,
  2964. "dumping hw/fw registers:.\n "
  2965. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2966. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2967. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2968. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2969. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2970. qla82xx_rd_32(ha,
  2971. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  2972. qla82xx_rd_32(ha,
  2973. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  2974. qla82xx_rd_32(ha,
  2975. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  2976. qla82xx_rd_32(ha,
  2977. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  2978. qla82xx_rd_32(ha,
  2979. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  2980. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  2981. ql_log(ql_log_warn, vha, 0xb052,
  2982. "Firmware aborted with "
  2983. "error code 0x00006700. Device is "
  2984. "being reset.\n");
  2985. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  2986. set_bit(ISP_UNRECOVERABLE,
  2987. &vha->dpc_flags);
  2988. } else {
  2989. ql_log(ql_log_info, vha, 0x6006,
  2990. "Detect abort needed.\n");
  2991. set_bit(ISP_ABORT_NEEDED,
  2992. &vha->dpc_flags);
  2993. }
  2994. qla2xxx_wake_dpc(vha);
  2995. ha->flags.isp82xx_fw_hung = 1;
  2996. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  2997. qla82xx_clear_pending_mbx(vha);
  2998. }
  2999. }
  3000. }
  3001. }
  3002. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3003. {
  3004. int rval;
  3005. rval = qla82xx_device_state_handler(vha);
  3006. return rval;
  3007. }
  3008. void
  3009. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3010. {
  3011. struct qla_hw_data *ha = vha->hw;
  3012. uint32_t dev_state;
  3013. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3014. if (dev_state == QLA82XX_DEV_READY) {
  3015. ql_log(ql_log_info, vha, 0xb02f,
  3016. "HW State: NEED RESET\n");
  3017. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3018. QLA82XX_DEV_NEED_RESET);
  3019. ha->flags.isp82xx_reset_owner = 1;
  3020. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3021. "reset_owner is 0x%x\n", ha->portnum);
  3022. } else
  3023. ql_log(ql_log_info, vha, 0xb031,
  3024. "Device state is 0x%x = %s.\n",
  3025. dev_state,
  3026. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3027. }
  3028. /*
  3029. * qla82xx_abort_isp
  3030. * Resets ISP and aborts all outstanding commands.
  3031. *
  3032. * Input:
  3033. * ha = adapter block pointer.
  3034. *
  3035. * Returns:
  3036. * 0 = success
  3037. */
  3038. int
  3039. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3040. {
  3041. int rval;
  3042. struct qla_hw_data *ha = vha->hw;
  3043. if (vha->device_flags & DFLG_DEV_FAILED) {
  3044. ql_log(ql_log_warn, vha, 0x8024,
  3045. "Device in failed state, exiting.\n");
  3046. return QLA_SUCCESS;
  3047. }
  3048. ha->flags.isp82xx_reset_hdlr_active = 1;
  3049. qla82xx_idc_lock(ha);
  3050. qla82xx_set_reset_owner(vha);
  3051. qla82xx_idc_unlock(ha);
  3052. rval = qla82xx_device_state_handler(vha);
  3053. qla82xx_idc_lock(ha);
  3054. qla82xx_clear_rst_ready(ha);
  3055. qla82xx_idc_unlock(ha);
  3056. if (rval == QLA_SUCCESS) {
  3057. ha->flags.isp82xx_fw_hung = 0;
  3058. ha->flags.isp82xx_reset_hdlr_active = 0;
  3059. qla82xx_restart_isp(vha);
  3060. }
  3061. if (rval) {
  3062. vha->flags.online = 1;
  3063. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3064. if (ha->isp_abort_cnt == 0) {
  3065. ql_log(ql_log_warn, vha, 0x8027,
  3066. "ISP error recover failed - board "
  3067. "disabled.\n");
  3068. /*
  3069. * The next call disables the board
  3070. * completely.
  3071. */
  3072. ha->isp_ops->reset_adapter(vha);
  3073. vha->flags.online = 0;
  3074. clear_bit(ISP_ABORT_RETRY,
  3075. &vha->dpc_flags);
  3076. rval = QLA_SUCCESS;
  3077. } else { /* schedule another ISP abort */
  3078. ha->isp_abort_cnt--;
  3079. ql_log(ql_log_warn, vha, 0x8036,
  3080. "ISP abort - retry remaining %d.\n",
  3081. ha->isp_abort_cnt);
  3082. rval = QLA_FUNCTION_FAILED;
  3083. }
  3084. } else {
  3085. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3086. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3087. "ISP error recovery - retrying (%d) more times.\n",
  3088. ha->isp_abort_cnt);
  3089. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3090. rval = QLA_FUNCTION_FAILED;
  3091. }
  3092. }
  3093. return rval;
  3094. }
  3095. /*
  3096. * qla82xx_fcoe_ctx_reset
  3097. * Perform a quick reset and aborts all outstanding commands.
  3098. * This will only perform an FCoE context reset and avoids a full blown
  3099. * chip reset.
  3100. *
  3101. * Input:
  3102. * ha = adapter block pointer.
  3103. * is_reset_path = flag for identifying the reset path.
  3104. *
  3105. * Returns:
  3106. * 0 = success
  3107. */
  3108. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3109. {
  3110. int rval = QLA_FUNCTION_FAILED;
  3111. if (vha->flags.online) {
  3112. /* Abort all outstanding commands, so as to be requeued later */
  3113. qla2x00_abort_isp_cleanup(vha);
  3114. }
  3115. /* Stop currently executing firmware.
  3116. * This will destroy existing FCoE context at the F/W end.
  3117. */
  3118. qla2x00_try_to_stop_firmware(vha);
  3119. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3120. rval = qla82xx_restart_isp(vha);
  3121. return rval;
  3122. }
  3123. /*
  3124. * qla2x00_wait_for_fcoe_ctx_reset
  3125. * Wait till the FCoE context is reset.
  3126. *
  3127. * Note:
  3128. * Does context switching here.
  3129. * Release SPIN_LOCK (if any) before calling this routine.
  3130. *
  3131. * Return:
  3132. * Success (fcoe_ctx reset is done) : 0
  3133. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3134. */
  3135. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3136. {
  3137. int status = QLA_FUNCTION_FAILED;
  3138. unsigned long wait_reset;
  3139. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3140. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3141. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3142. && time_before(jiffies, wait_reset)) {
  3143. set_current_state(TASK_UNINTERRUPTIBLE);
  3144. schedule_timeout(HZ);
  3145. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3146. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3147. status = QLA_SUCCESS;
  3148. break;
  3149. }
  3150. }
  3151. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3152. "%s: status=%d.\n", __func__, status);
  3153. return status;
  3154. }
  3155. void
  3156. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3157. {
  3158. int i;
  3159. unsigned long flags;
  3160. struct qla_hw_data *ha = vha->hw;
  3161. /* Check if 82XX firmware is alive or not
  3162. * We may have arrived here from NEED_RESET
  3163. * detection only
  3164. */
  3165. if (!ha->flags.isp82xx_fw_hung) {
  3166. for (i = 0; i < 2; i++) {
  3167. msleep(1000);
  3168. if (qla82xx_check_fw_alive(vha)) {
  3169. ha->flags.isp82xx_fw_hung = 1;
  3170. qla82xx_clear_pending_mbx(vha);
  3171. break;
  3172. }
  3173. }
  3174. }
  3175. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3176. "Entered %s fw_hung=%d.\n",
  3177. __func__, ha->flags.isp82xx_fw_hung);
  3178. /* Abort all commands gracefully if fw NOT hung */
  3179. if (!ha->flags.isp82xx_fw_hung) {
  3180. int cnt, que;
  3181. srb_t *sp;
  3182. struct req_que *req;
  3183. spin_lock_irqsave(&ha->hardware_lock, flags);
  3184. for (que = 0; que < ha->max_req_queues; que++) {
  3185. req = ha->req_q_map[que];
  3186. if (!req)
  3187. continue;
  3188. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3189. sp = req->outstanding_cmds[cnt];
  3190. if (sp) {
  3191. if (!sp->u.scmd.ctx ||
  3192. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3193. spin_unlock_irqrestore(
  3194. &ha->hardware_lock, flags);
  3195. if (ha->isp_ops->abort_command(sp)) {
  3196. ql_log(ql_log_info, vha,
  3197. 0x00b1,
  3198. "mbx abort failed.\n");
  3199. } else {
  3200. ql_log(ql_log_info, vha,
  3201. 0x00b2,
  3202. "mbx abort success.\n");
  3203. }
  3204. spin_lock_irqsave(&ha->hardware_lock, flags);
  3205. }
  3206. }
  3207. }
  3208. }
  3209. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3210. /* Wait for pending cmds (physical and virtual) to complete */
  3211. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3212. WAIT_HOST) == QLA_SUCCESS) {
  3213. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3214. "Done wait for "
  3215. "pending commands.\n");
  3216. }
  3217. }
  3218. }
  3219. /* Minidump related functions */
  3220. static int
  3221. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3222. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3223. {
  3224. struct qla_hw_data *ha = vha->hw;
  3225. struct qla82xx_md_entry_crb *crb_entry;
  3226. uint32_t read_value, opcode, poll_time;
  3227. uint32_t addr, index, crb_addr;
  3228. unsigned long wtime;
  3229. struct qla82xx_md_template_hdr *tmplt_hdr;
  3230. uint32_t rval = QLA_SUCCESS;
  3231. int i;
  3232. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3233. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3234. crb_addr = crb_entry->addr;
  3235. for (i = 0; i < crb_entry->op_count; i++) {
  3236. opcode = crb_entry->crb_ctrl.opcode;
  3237. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3238. qla82xx_md_rw_32(ha, crb_addr,
  3239. crb_entry->value_1, 1);
  3240. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3241. }
  3242. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3243. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3244. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3245. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3246. }
  3247. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3248. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3249. read_value &= crb_entry->value_2;
  3250. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3251. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3252. read_value |= crb_entry->value_3;
  3253. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3254. }
  3255. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3256. }
  3257. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3258. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3259. read_value |= crb_entry->value_3;
  3260. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3261. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3262. }
  3263. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3264. poll_time = crb_entry->crb_strd.poll_timeout;
  3265. wtime = jiffies + poll_time;
  3266. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3267. do {
  3268. if ((read_value & crb_entry->value_2)
  3269. == crb_entry->value_1)
  3270. break;
  3271. else if (time_after_eq(jiffies, wtime)) {
  3272. /* capturing dump failed */
  3273. rval = QLA_FUNCTION_FAILED;
  3274. break;
  3275. } else
  3276. read_value = qla82xx_md_rw_32(ha,
  3277. crb_addr, 0, 0);
  3278. } while (1);
  3279. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3280. }
  3281. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3282. if (crb_entry->crb_strd.state_index_a) {
  3283. index = crb_entry->crb_strd.state_index_a;
  3284. addr = tmplt_hdr->saved_state_array[index];
  3285. } else
  3286. addr = crb_addr;
  3287. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3288. index = crb_entry->crb_ctrl.state_index_v;
  3289. tmplt_hdr->saved_state_array[index] = read_value;
  3290. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3291. }
  3292. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3293. if (crb_entry->crb_strd.state_index_a) {
  3294. index = crb_entry->crb_strd.state_index_a;
  3295. addr = tmplt_hdr->saved_state_array[index];
  3296. } else
  3297. addr = crb_addr;
  3298. if (crb_entry->crb_ctrl.state_index_v) {
  3299. index = crb_entry->crb_ctrl.state_index_v;
  3300. read_value =
  3301. tmplt_hdr->saved_state_array[index];
  3302. } else
  3303. read_value = crb_entry->value_1;
  3304. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3305. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3306. }
  3307. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3308. index = crb_entry->crb_ctrl.state_index_v;
  3309. read_value = tmplt_hdr->saved_state_array[index];
  3310. read_value <<= crb_entry->crb_ctrl.shl;
  3311. read_value >>= crb_entry->crb_ctrl.shr;
  3312. if (crb_entry->value_2)
  3313. read_value &= crb_entry->value_2;
  3314. read_value |= crb_entry->value_3;
  3315. read_value += crb_entry->value_1;
  3316. tmplt_hdr->saved_state_array[index] = read_value;
  3317. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3318. }
  3319. crb_addr += crb_entry->crb_strd.addr_stride;
  3320. }
  3321. return rval;
  3322. }
  3323. static void
  3324. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3325. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3326. {
  3327. struct qla_hw_data *ha = vha->hw;
  3328. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3329. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3330. uint32_t *data_ptr = *d_ptr;
  3331. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3332. r_addr = ocm_hdr->read_addr;
  3333. r_stride = ocm_hdr->read_addr_stride;
  3334. loop_cnt = ocm_hdr->op_count;
  3335. for (i = 0; i < loop_cnt; i++) {
  3336. r_value = RD_REG_DWORD((void *)(r_addr + ha->nx_pcibase));
  3337. *data_ptr++ = cpu_to_le32(r_value);
  3338. r_addr += r_stride;
  3339. }
  3340. *d_ptr = data_ptr;
  3341. }
  3342. static void
  3343. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3344. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3345. {
  3346. struct qla_hw_data *ha = vha->hw;
  3347. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3348. struct qla82xx_md_entry_mux *mux_hdr;
  3349. uint32_t *data_ptr = *d_ptr;
  3350. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3351. r_addr = mux_hdr->read_addr;
  3352. s_addr = mux_hdr->select_addr;
  3353. s_stride = mux_hdr->select_value_stride;
  3354. s_value = mux_hdr->select_value;
  3355. loop_cnt = mux_hdr->op_count;
  3356. for (i = 0; i < loop_cnt; i++) {
  3357. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3358. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3359. *data_ptr++ = cpu_to_le32(s_value);
  3360. *data_ptr++ = cpu_to_le32(r_value);
  3361. s_value += s_stride;
  3362. }
  3363. *d_ptr = data_ptr;
  3364. }
  3365. static void
  3366. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3367. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3368. {
  3369. struct qla_hw_data *ha = vha->hw;
  3370. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3371. struct qla82xx_md_entry_crb *crb_hdr;
  3372. uint32_t *data_ptr = *d_ptr;
  3373. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3374. r_addr = crb_hdr->addr;
  3375. r_stride = crb_hdr->crb_strd.addr_stride;
  3376. loop_cnt = crb_hdr->op_count;
  3377. for (i = 0; i < loop_cnt; i++) {
  3378. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3379. *data_ptr++ = cpu_to_le32(r_addr);
  3380. *data_ptr++ = cpu_to_le32(r_value);
  3381. r_addr += r_stride;
  3382. }
  3383. *d_ptr = data_ptr;
  3384. }
  3385. static int
  3386. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3387. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3388. {
  3389. struct qla_hw_data *ha = vha->hw;
  3390. uint32_t addr, r_addr, c_addr, t_r_addr;
  3391. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3392. unsigned long p_wait, w_time, p_mask;
  3393. uint32_t c_value_w, c_value_r;
  3394. struct qla82xx_md_entry_cache *cache_hdr;
  3395. int rval = QLA_FUNCTION_FAILED;
  3396. uint32_t *data_ptr = *d_ptr;
  3397. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3398. loop_count = cache_hdr->op_count;
  3399. r_addr = cache_hdr->read_addr;
  3400. c_addr = cache_hdr->control_addr;
  3401. c_value_w = cache_hdr->cache_ctrl.write_value;
  3402. t_r_addr = cache_hdr->tag_reg_addr;
  3403. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3404. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3405. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3406. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3407. for (i = 0; i < loop_count; i++) {
  3408. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3409. if (c_value_w)
  3410. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3411. if (p_mask) {
  3412. w_time = jiffies + p_wait;
  3413. do {
  3414. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3415. if ((c_value_r & p_mask) == 0)
  3416. break;
  3417. else if (time_after_eq(jiffies, w_time)) {
  3418. /* capturing dump failed */
  3419. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3420. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3421. "w_time: 0x%lx\n",
  3422. c_value_r, p_mask, w_time);
  3423. return rval;
  3424. }
  3425. } while (1);
  3426. }
  3427. addr = r_addr;
  3428. for (k = 0; k < r_cnt; k++) {
  3429. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3430. *data_ptr++ = cpu_to_le32(r_value);
  3431. addr += cache_hdr->read_ctrl.read_addr_stride;
  3432. }
  3433. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3434. }
  3435. *d_ptr = data_ptr;
  3436. return QLA_SUCCESS;
  3437. }
  3438. static void
  3439. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3440. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3441. {
  3442. struct qla_hw_data *ha = vha->hw;
  3443. uint32_t addr, r_addr, c_addr, t_r_addr;
  3444. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3445. uint32_t c_value_w;
  3446. struct qla82xx_md_entry_cache *cache_hdr;
  3447. uint32_t *data_ptr = *d_ptr;
  3448. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3449. loop_count = cache_hdr->op_count;
  3450. r_addr = cache_hdr->read_addr;
  3451. c_addr = cache_hdr->control_addr;
  3452. c_value_w = cache_hdr->cache_ctrl.write_value;
  3453. t_r_addr = cache_hdr->tag_reg_addr;
  3454. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3455. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3456. for (i = 0; i < loop_count; i++) {
  3457. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3458. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3459. addr = r_addr;
  3460. for (k = 0; k < r_cnt; k++) {
  3461. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3462. *data_ptr++ = cpu_to_le32(r_value);
  3463. addr += cache_hdr->read_ctrl.read_addr_stride;
  3464. }
  3465. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3466. }
  3467. *d_ptr = data_ptr;
  3468. }
  3469. static void
  3470. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3471. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3472. {
  3473. struct qla_hw_data *ha = vha->hw;
  3474. uint32_t s_addr, r_addr;
  3475. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3476. uint32_t i, k, loop_cnt;
  3477. struct qla82xx_md_entry_queue *q_hdr;
  3478. uint32_t *data_ptr = *d_ptr;
  3479. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3480. s_addr = q_hdr->select_addr;
  3481. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3482. r_stride = q_hdr->rd_strd.read_addr_stride;
  3483. loop_cnt = q_hdr->op_count;
  3484. for (i = 0; i < loop_cnt; i++) {
  3485. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3486. r_addr = q_hdr->read_addr;
  3487. for (k = 0; k < r_cnt; k++) {
  3488. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3489. *data_ptr++ = cpu_to_le32(r_value);
  3490. r_addr += r_stride;
  3491. }
  3492. qid += q_hdr->q_strd.queue_id_stride;
  3493. }
  3494. *d_ptr = data_ptr;
  3495. }
  3496. static void
  3497. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3498. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3499. {
  3500. struct qla_hw_data *ha = vha->hw;
  3501. uint32_t r_addr, r_value;
  3502. uint32_t i, loop_cnt;
  3503. struct qla82xx_md_entry_rdrom *rom_hdr;
  3504. uint32_t *data_ptr = *d_ptr;
  3505. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3506. r_addr = rom_hdr->read_addr;
  3507. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3508. for (i = 0; i < loop_cnt; i++) {
  3509. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3510. (r_addr & 0xFFFF0000), 1);
  3511. r_value = qla82xx_md_rw_32(ha,
  3512. MD_DIRECT_ROM_READ_BASE +
  3513. (r_addr & 0x0000FFFF), 0, 0);
  3514. *data_ptr++ = cpu_to_le32(r_value);
  3515. r_addr += sizeof(uint32_t);
  3516. }
  3517. *d_ptr = data_ptr;
  3518. }
  3519. static int
  3520. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3521. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3522. {
  3523. struct qla_hw_data *ha = vha->hw;
  3524. uint32_t r_addr, r_value, r_data;
  3525. uint32_t i, j, loop_cnt;
  3526. struct qla82xx_md_entry_rdmem *m_hdr;
  3527. unsigned long flags;
  3528. int rval = QLA_FUNCTION_FAILED;
  3529. uint32_t *data_ptr = *d_ptr;
  3530. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3531. r_addr = m_hdr->read_addr;
  3532. loop_cnt = m_hdr->read_data_size/16;
  3533. if (r_addr & 0xf) {
  3534. ql_log(ql_log_warn, vha, 0xb033,
  3535. "Read addr 0x%x not 16 bytes alligned\n", r_addr);
  3536. return rval;
  3537. }
  3538. if (m_hdr->read_data_size % 16) {
  3539. ql_log(ql_log_warn, vha, 0xb034,
  3540. "Read data[0x%x] not multiple of 16 bytes\n",
  3541. m_hdr->read_data_size);
  3542. return rval;
  3543. }
  3544. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3545. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3546. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3547. write_lock_irqsave(&ha->hw_lock, flags);
  3548. for (i = 0; i < loop_cnt; i++) {
  3549. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3550. r_value = 0;
  3551. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3552. r_value = MIU_TA_CTL_ENABLE;
  3553. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3554. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3555. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3556. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3557. r_value = qla82xx_md_rw_32(ha,
  3558. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3559. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3560. break;
  3561. }
  3562. if (j >= MAX_CTL_CHECK) {
  3563. printk_ratelimited(KERN_ERR
  3564. "failed to read through agent\n");
  3565. write_unlock_irqrestore(&ha->hw_lock, flags);
  3566. return rval;
  3567. }
  3568. for (j = 0; j < 4; j++) {
  3569. r_data = qla82xx_md_rw_32(ha,
  3570. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3571. *data_ptr++ = cpu_to_le32(r_data);
  3572. }
  3573. r_addr += 16;
  3574. }
  3575. write_unlock_irqrestore(&ha->hw_lock, flags);
  3576. *d_ptr = data_ptr;
  3577. return QLA_SUCCESS;
  3578. }
  3579. static int
  3580. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3581. {
  3582. struct qla_hw_data *ha = vha->hw;
  3583. uint64_t chksum = 0;
  3584. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3585. int count = ha->md_template_size/sizeof(uint32_t);
  3586. while (count-- > 0)
  3587. chksum += *d_ptr++;
  3588. while (chksum >> 32)
  3589. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3590. return ~chksum;
  3591. }
  3592. static void
  3593. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3594. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3595. {
  3596. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3597. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3598. "Skipping entry[%d]: "
  3599. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3600. index, entry_hdr->entry_type,
  3601. entry_hdr->d_ctrl.entry_capture_mask);
  3602. }
  3603. int
  3604. qla82xx_md_collect(scsi_qla_host_t *vha)
  3605. {
  3606. struct qla_hw_data *ha = vha->hw;
  3607. int no_entry_hdr = 0;
  3608. qla82xx_md_entry_hdr_t *entry_hdr;
  3609. struct qla82xx_md_template_hdr *tmplt_hdr;
  3610. uint32_t *data_ptr;
  3611. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3612. int i = 0, rval = QLA_FUNCTION_FAILED;
  3613. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3614. data_ptr = (uint32_t *)ha->md_dump;
  3615. if (ha->fw_dumped) {
  3616. ql_log(ql_log_warn, vha, 0xb037,
  3617. "Firmware has been previously dumped (%p) "
  3618. "-- ignoring request.\n", ha->fw_dump);
  3619. goto md_failed;
  3620. }
  3621. ha->fw_dumped = 0;
  3622. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3623. ql_log(ql_log_warn, vha, 0xb038,
  3624. "Memory not allocated for minidump capture\n");
  3625. goto md_failed;
  3626. }
  3627. if (qla82xx_validate_template_chksum(vha)) {
  3628. ql_log(ql_log_info, vha, 0xb039,
  3629. "Template checksum validation error\n");
  3630. goto md_failed;
  3631. }
  3632. no_entry_hdr = tmplt_hdr->num_of_entries;
  3633. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3634. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3635. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3636. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3637. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3638. /* Validate whether required debug level is set */
  3639. if ((f_capture_mask & 0x3) != 0x3) {
  3640. ql_log(ql_log_warn, vha, 0xb03c,
  3641. "Minimum required capture mask[0x%x] level not set\n",
  3642. f_capture_mask);
  3643. goto md_failed;
  3644. }
  3645. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3646. tmplt_hdr->driver_info[0] = vha->host_no;
  3647. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3648. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3649. QLA_DRIVER_BETA_VER;
  3650. total_data_size = ha->md_dump_size;
  3651. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3652. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3653. /* Check whether template obtained is valid */
  3654. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3655. ql_log(ql_log_warn, vha, 0xb04e,
  3656. "Bad template header entry type: 0x%x obtained\n",
  3657. tmplt_hdr->entry_type);
  3658. goto md_failed;
  3659. }
  3660. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3661. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3662. /* Walk through the entry headers */
  3663. for (i = 0; i < no_entry_hdr; i++) {
  3664. if (data_collected > total_data_size) {
  3665. ql_log(ql_log_warn, vha, 0xb03e,
  3666. "More MiniDump data collected: [0x%x]\n",
  3667. data_collected);
  3668. goto md_failed;
  3669. }
  3670. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3671. ql2xmdcapmask)) {
  3672. entry_hdr->d_ctrl.driver_flags |=
  3673. QLA82XX_DBG_SKIPPED_FLAG;
  3674. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3675. "Skipping entry[%d]: "
  3676. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3677. i, entry_hdr->entry_type,
  3678. entry_hdr->d_ctrl.entry_capture_mask);
  3679. goto skip_nxt_entry;
  3680. }
  3681. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3682. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3683. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3684. __func__, i, data_ptr, entry_hdr,
  3685. entry_hdr->entry_type,
  3686. entry_hdr->d_ctrl.entry_capture_mask);
  3687. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3688. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3689. data_collected, (ha->md_dump_size - data_collected));
  3690. /* Decode the entry type and take
  3691. * required action to capture debug data */
  3692. switch (entry_hdr->entry_type) {
  3693. case QLA82XX_RDEND:
  3694. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3695. break;
  3696. case QLA82XX_CNTRL:
  3697. rval = qla82xx_minidump_process_control(vha,
  3698. entry_hdr, &data_ptr);
  3699. if (rval != QLA_SUCCESS) {
  3700. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3701. goto md_failed;
  3702. }
  3703. break;
  3704. case QLA82XX_RDCRB:
  3705. qla82xx_minidump_process_rdcrb(vha,
  3706. entry_hdr, &data_ptr);
  3707. break;
  3708. case QLA82XX_RDMEM:
  3709. rval = qla82xx_minidump_process_rdmem(vha,
  3710. entry_hdr, &data_ptr);
  3711. if (rval != QLA_SUCCESS) {
  3712. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3713. goto md_failed;
  3714. }
  3715. break;
  3716. case QLA82XX_BOARD:
  3717. case QLA82XX_RDROM:
  3718. qla82xx_minidump_process_rdrom(vha,
  3719. entry_hdr, &data_ptr);
  3720. break;
  3721. case QLA82XX_L2DTG:
  3722. case QLA82XX_L2ITG:
  3723. case QLA82XX_L2DAT:
  3724. case QLA82XX_L2INS:
  3725. rval = qla82xx_minidump_process_l2tag(vha,
  3726. entry_hdr, &data_ptr);
  3727. if (rval != QLA_SUCCESS) {
  3728. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3729. goto md_failed;
  3730. }
  3731. break;
  3732. case QLA82XX_L1DAT:
  3733. case QLA82XX_L1INS:
  3734. qla82xx_minidump_process_l1cache(vha,
  3735. entry_hdr, &data_ptr);
  3736. break;
  3737. case QLA82XX_RDOCM:
  3738. qla82xx_minidump_process_rdocm(vha,
  3739. entry_hdr, &data_ptr);
  3740. break;
  3741. case QLA82XX_RDMUX:
  3742. qla82xx_minidump_process_rdmux(vha,
  3743. entry_hdr, &data_ptr);
  3744. break;
  3745. case QLA82XX_QUEUE:
  3746. qla82xx_minidump_process_queue(vha,
  3747. entry_hdr, &data_ptr);
  3748. break;
  3749. case QLA82XX_RDNOP:
  3750. default:
  3751. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3752. break;
  3753. }
  3754. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3755. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3756. data_collected = (uint8_t *)data_ptr -
  3757. (uint8_t *)ha->md_dump;
  3758. skip_nxt_entry:
  3759. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3760. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3761. }
  3762. if (data_collected != total_data_size) {
  3763. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3764. "MiniDump data mismatch: Data collected: [0x%x],"
  3765. "total_data_size:[0x%x]\n",
  3766. data_collected, total_data_size);
  3767. goto md_failed;
  3768. }
  3769. ql_log(ql_log_info, vha, 0xb044,
  3770. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3771. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3772. ha->fw_dumped = 1;
  3773. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3774. md_failed:
  3775. return rval;
  3776. }
  3777. int
  3778. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3779. {
  3780. struct qla_hw_data *ha = vha->hw;
  3781. int i, k;
  3782. struct qla82xx_md_template_hdr *tmplt_hdr;
  3783. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3784. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3785. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3786. ql_log(ql_log_info, vha, 0xb045,
  3787. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3788. ql2xmdcapmask);
  3789. }
  3790. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3791. if (i & ql2xmdcapmask)
  3792. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3793. }
  3794. if (ha->md_dump) {
  3795. ql_log(ql_log_warn, vha, 0xb046,
  3796. "Firmware dump previously allocated.\n");
  3797. return 1;
  3798. }
  3799. ha->md_dump = vmalloc(ha->md_dump_size);
  3800. if (ha->md_dump == NULL) {
  3801. ql_log(ql_log_warn, vha, 0xb047,
  3802. "Unable to allocate memory for Minidump size "
  3803. "(0x%x).\n", ha->md_dump_size);
  3804. return 1;
  3805. }
  3806. return 0;
  3807. }
  3808. void
  3809. qla82xx_md_free(scsi_qla_host_t *vha)
  3810. {
  3811. struct qla_hw_data *ha = vha->hw;
  3812. /* Release the template header allocated */
  3813. if (ha->md_tmplt_hdr) {
  3814. ql_log(ql_log_info, vha, 0xb048,
  3815. "Free MiniDump template: %p, size (%d KB)\n",
  3816. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3817. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3818. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3819. ha->md_tmplt_hdr = 0;
  3820. }
  3821. /* Release the template data buffer allocated */
  3822. if (ha->md_dump) {
  3823. ql_log(ql_log_info, vha, 0xb049,
  3824. "Free MiniDump memory: %p, size (%d KB)\n",
  3825. ha->md_dump, ha->md_dump_size / 1024);
  3826. vfree(ha->md_dump);
  3827. ha->md_dump_size = 0;
  3828. ha->md_dump = 0;
  3829. }
  3830. }
  3831. void
  3832. qla82xx_md_prep(scsi_qla_host_t *vha)
  3833. {
  3834. struct qla_hw_data *ha = vha->hw;
  3835. int rval;
  3836. /* Get Minidump template size */
  3837. rval = qla82xx_md_get_template_size(vha);
  3838. if (rval == QLA_SUCCESS) {
  3839. ql_log(ql_log_info, vha, 0xb04a,
  3840. "MiniDump Template size obtained (%d KB)\n",
  3841. ha->md_template_size / 1024);
  3842. /* Get Minidump template */
  3843. rval = qla82xx_md_get_template(vha);
  3844. if (rval == QLA_SUCCESS) {
  3845. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3846. "MiniDump Template obtained\n");
  3847. /* Allocate memory for minidump */
  3848. rval = qla82xx_md_alloc(vha);
  3849. if (rval == QLA_SUCCESS)
  3850. ql_log(ql_log_info, vha, 0xb04c,
  3851. "MiniDump memory allocated (%d KB)\n",
  3852. ha->md_dump_size / 1024);
  3853. else {
  3854. ql_log(ql_log_info, vha, 0xb04d,
  3855. "Free MiniDump template: %p, size: (%d KB)\n",
  3856. ha->md_tmplt_hdr,
  3857. ha->md_template_size / 1024);
  3858. dma_free_coherent(&ha->pdev->dev,
  3859. ha->md_template_size,
  3860. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3861. ha->md_tmplt_hdr = 0;
  3862. }
  3863. }
  3864. }
  3865. }
  3866. int
  3867. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3868. {
  3869. int rval;
  3870. struct qla_hw_data *ha = vha->hw;
  3871. qla82xx_idc_lock(ha);
  3872. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3873. if (rval) {
  3874. ql_log(ql_log_warn, vha, 0xb050,
  3875. "mbx set led config failed in %s\n", __func__);
  3876. goto exit;
  3877. }
  3878. ha->beacon_blink_led = 1;
  3879. exit:
  3880. qla82xx_idc_unlock(ha);
  3881. return rval;
  3882. }
  3883. int
  3884. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3885. {
  3886. int rval;
  3887. struct qla_hw_data *ha = vha->hw;
  3888. qla82xx_idc_lock(ha);
  3889. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3890. if (rval) {
  3891. ql_log(ql_log_warn, vha, 0xb051,
  3892. "mbx set led config failed in %s\n", __func__);
  3893. goto exit;
  3894. }
  3895. ha->beacon_blink_led = 0;
  3896. exit:
  3897. qla82xx_idc_unlock(ha);
  3898. return rval;
  3899. }