mpi2.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * Copyright (c) 2000-2011 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.22
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * --------------------------------------------------------------------------
  75. */
  76. #ifndef MPI2_H
  77. #define MPI2_H
  78. /*****************************************************************************
  79. *
  80. * MPI Version Definitions
  81. *
  82. *****************************************************************************/
  83. #define MPI2_VERSION_MAJOR (0x02)
  84. #define MPI2_VERSION_MINOR (0x00)
  85. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  86. #define MPI2_VERSION_MAJOR_SHIFT (8)
  87. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  88. #define MPI2_VERSION_MINOR_SHIFT (0)
  89. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  90. MPI2_VERSION_MINOR)
  91. #define MPI2_VERSION_02_00 (0x0200)
  92. /* versioning for this MPI header set */
  93. #define MPI2_HEADER_VERSION_UNIT (0x16)
  94. #define MPI2_HEADER_VERSION_DEV (0x00)
  95. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  96. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  97. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  98. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  99. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  100. /*****************************************************************************
  101. *
  102. * IOC State Definitions
  103. *
  104. *****************************************************************************/
  105. #define MPI2_IOC_STATE_RESET (0x00000000)
  106. #define MPI2_IOC_STATE_READY (0x10000000)
  107. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  108. #define MPI2_IOC_STATE_FAULT (0x40000000)
  109. #define MPI2_IOC_STATE_MASK (0xF0000000)
  110. #define MPI2_IOC_STATE_SHIFT (28)
  111. /* Fault state range for prodcut specific codes */
  112. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  113. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  114. /*****************************************************************************
  115. *
  116. * System Interface Register Definitions
  117. *
  118. *****************************************************************************/
  119. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  120. {
  121. U32 Doorbell; /* 0x00 */
  122. U32 WriteSequence; /* 0x04 */
  123. U32 HostDiagnostic; /* 0x08 */
  124. U32 Reserved1; /* 0x0C */
  125. U32 DiagRWData; /* 0x10 */
  126. U32 DiagRWAddressLow; /* 0x14 */
  127. U32 DiagRWAddressHigh; /* 0x18 */
  128. U32 Reserved2[5]; /* 0x1C */
  129. U32 HostInterruptStatus; /* 0x30 */
  130. U32 HostInterruptMask; /* 0x34 */
  131. U32 DCRData; /* 0x38 */
  132. U32 DCRAddress; /* 0x3C */
  133. U32 Reserved3[2]; /* 0x40 */
  134. U32 ReplyFreeHostIndex; /* 0x48 */
  135. U32 Reserved4[8]; /* 0x4C */
  136. U32 ReplyPostHostIndex; /* 0x6C */
  137. U32 Reserved5; /* 0x70 */
  138. U32 HCBSize; /* 0x74 */
  139. U32 HCBAddressLow; /* 0x78 */
  140. U32 HCBAddressHigh; /* 0x7C */
  141. U32 Reserved6[16]; /* 0x80 */
  142. U32 RequestDescriptorPostLow; /* 0xC0 */
  143. U32 RequestDescriptorPostHigh; /* 0xC4 */
  144. U32 Reserved7[14]; /* 0xC8 */
  145. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  146. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  147. /*
  148. * Defines for working with the Doorbell register.
  149. */
  150. #define MPI2_DOORBELL_OFFSET (0x00000000)
  151. /* IOC --> System values */
  152. #define MPI2_DOORBELL_USED (0x08000000)
  153. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  154. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  155. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  156. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  157. /* System --> IOC values */
  158. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  159. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  160. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  161. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  162. /*
  163. * Defines for the WriteSequence register
  164. */
  165. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  166. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  167. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  168. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  169. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  170. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  171. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  172. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  173. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  174. /*
  175. * Defines for the HostDiagnostic register
  176. */
  177. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  178. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  179. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  180. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  181. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  182. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  183. #define MPI2_DIAG_HCB_MODE (0x00000100)
  184. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  185. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  186. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  187. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  188. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  189. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  190. /*
  191. * Offsets for DiagRWData and address
  192. */
  193. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  194. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  195. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  196. /*
  197. * Defines for the HostInterruptStatus register
  198. */
  199. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  200. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  201. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  202. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  203. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  204. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  205. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  206. /*
  207. * Defines for the HostInterruptMask register
  208. */
  209. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  210. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  211. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  212. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  213. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  214. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  215. /*
  216. * Offsets for DCRData and address
  217. */
  218. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  219. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  220. /*
  221. * Offset for the Reply Free Queue
  222. */
  223. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  224. /*
  225. * Defines for the Reply Descriptor Post Queue
  226. */
  227. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  228. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  229. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  230. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  231. /*
  232. * Defines for the HCBSize and address
  233. */
  234. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  235. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  236. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  237. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  238. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  239. /*
  240. * Offsets for the Request Queue
  241. */
  242. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  243. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  244. /*****************************************************************************
  245. *
  246. * Message Descriptors
  247. *
  248. *****************************************************************************/
  249. /* Request Descriptors */
  250. /* Default Request Descriptor */
  251. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  252. {
  253. U8 RequestFlags; /* 0x00 */
  254. U8 MSIxIndex; /* 0x01 */
  255. U16 SMID; /* 0x02 */
  256. U16 LMID; /* 0x04 */
  257. U16 DescriptorTypeDependent; /* 0x06 */
  258. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  259. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  260. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  261. /* defines for the RequestFlags field */
  262. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  263. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  264. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  265. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  266. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  267. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  268. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  269. /* High Priority Request Descriptor */
  270. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  271. {
  272. U8 RequestFlags; /* 0x00 */
  273. U8 MSIxIndex; /* 0x01 */
  274. U16 SMID; /* 0x02 */
  275. U16 LMID; /* 0x04 */
  276. U16 Reserved1; /* 0x06 */
  277. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  278. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  279. Mpi2HighPriorityRequestDescriptor_t,
  280. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  281. /* SCSI IO Request Descriptor */
  282. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  283. {
  284. U8 RequestFlags; /* 0x00 */
  285. U8 MSIxIndex; /* 0x01 */
  286. U16 SMID; /* 0x02 */
  287. U16 LMID; /* 0x04 */
  288. U16 DevHandle; /* 0x06 */
  289. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  290. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  291. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  292. /* SCSI Target Request Descriptor */
  293. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  294. {
  295. U8 RequestFlags; /* 0x00 */
  296. U8 MSIxIndex; /* 0x01 */
  297. U16 SMID; /* 0x02 */
  298. U16 LMID; /* 0x04 */
  299. U16 IoIndex; /* 0x06 */
  300. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  301. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  302. Mpi2SCSITargetRequestDescriptor_t,
  303. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  304. /* RAID Accelerator Request Descriptor */
  305. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  306. U8 RequestFlags; /* 0x00 */
  307. U8 MSIxIndex; /* 0x01 */
  308. U16 SMID; /* 0x02 */
  309. U16 LMID; /* 0x04 */
  310. U16 Reserved; /* 0x06 */
  311. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  312. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  313. Mpi2RAIDAcceleratorRequestDescriptor_t,
  314. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  315. /* union of Request Descriptors */
  316. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  317. {
  318. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  319. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  320. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  321. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  322. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  323. U64 Words;
  324. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  325. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  326. /* Reply Descriptors */
  327. /* Default Reply Descriptor */
  328. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  329. {
  330. U8 ReplyFlags; /* 0x00 */
  331. U8 MSIxIndex; /* 0x01 */
  332. U16 DescriptorTypeDependent1; /* 0x02 */
  333. U32 DescriptorTypeDependent2; /* 0x04 */
  334. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  335. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  336. /* defines for the ReplyFlags field */
  337. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  338. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  339. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  340. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  341. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  342. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  343. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  344. /* values for marking a reply descriptor as unused */
  345. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  346. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  347. /* Address Reply Descriptor */
  348. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  349. {
  350. U8 ReplyFlags; /* 0x00 */
  351. U8 MSIxIndex; /* 0x01 */
  352. U16 SMID; /* 0x02 */
  353. U32 ReplyFrameAddress; /* 0x04 */
  354. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  355. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  356. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  357. /* SCSI IO Success Reply Descriptor */
  358. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  359. {
  360. U8 ReplyFlags; /* 0x00 */
  361. U8 MSIxIndex; /* 0x01 */
  362. U16 SMID; /* 0x02 */
  363. U16 TaskTag; /* 0x04 */
  364. U16 Reserved1; /* 0x06 */
  365. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  366. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  367. Mpi2SCSIIOSuccessReplyDescriptor_t,
  368. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  369. /* TargetAssist Success Reply Descriptor */
  370. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  371. {
  372. U8 ReplyFlags; /* 0x00 */
  373. U8 MSIxIndex; /* 0x01 */
  374. U16 SMID; /* 0x02 */
  375. U8 SequenceNumber; /* 0x04 */
  376. U8 Reserved1; /* 0x05 */
  377. U16 IoIndex; /* 0x06 */
  378. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  379. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  380. Mpi2TargetAssistSuccessReplyDescriptor_t,
  381. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  382. /* Target Command Buffer Reply Descriptor */
  383. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  384. {
  385. U8 ReplyFlags; /* 0x00 */
  386. U8 MSIxIndex; /* 0x01 */
  387. U8 VP_ID; /* 0x02 */
  388. U8 Flags; /* 0x03 */
  389. U16 InitiatorDevHandle; /* 0x04 */
  390. U16 IoIndex; /* 0x06 */
  391. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  392. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  393. Mpi2TargetCommandBufferReplyDescriptor_t,
  394. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  395. /* defines for Flags field */
  396. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  397. /* RAID Accelerator Success Reply Descriptor */
  398. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  399. U8 ReplyFlags; /* 0x00 */
  400. U8 MSIxIndex; /* 0x01 */
  401. U16 SMID; /* 0x02 */
  402. U32 Reserved; /* 0x04 */
  403. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  404. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  405. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  406. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  407. /* union of Reply Descriptors */
  408. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  409. {
  410. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  411. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  412. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  413. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  414. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  415. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  416. U64 Words;
  417. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  418. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  419. /*****************************************************************************
  420. *
  421. * Message Functions
  422. *
  423. *****************************************************************************/
  424. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  425. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  426. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  427. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  428. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  429. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  430. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  431. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  432. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  433. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  434. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  435. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  436. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  437. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  438. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  439. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  440. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  441. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  442. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  443. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  444. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  445. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  446. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  447. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  448. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  449. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  450. /* Host Based Discovery Action */
  451. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  452. /* Power Management Control */
  453. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  454. /* Send Host Message */
  455. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  456. /* beginning of product-specific range */
  457. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  458. /* end of product-specific range */
  459. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  460. /* Doorbell functions */
  461. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  462. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  463. /*****************************************************************************
  464. *
  465. * IOC Status Values
  466. *
  467. *****************************************************************************/
  468. /* mask for IOCStatus status value */
  469. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  470. /****************************************************************************
  471. * Common IOCStatus values for all replies
  472. ****************************************************************************/
  473. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  474. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  475. #define MPI2_IOCSTATUS_BUSY (0x0002)
  476. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  477. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  478. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  479. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  480. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  481. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  482. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  483. /****************************************************************************
  484. * Config IOCStatus values
  485. ****************************************************************************/
  486. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  487. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  488. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  489. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  490. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  491. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  492. /****************************************************************************
  493. * SCSI IO Reply
  494. ****************************************************************************/
  495. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  496. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  497. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  498. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  499. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  500. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  501. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  502. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  503. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  504. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  505. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  506. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  507. /****************************************************************************
  508. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  509. ****************************************************************************/
  510. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  511. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  512. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  513. /****************************************************************************
  514. * SCSI Target values
  515. ****************************************************************************/
  516. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  517. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  518. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  519. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  520. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  521. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  522. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  523. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  524. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  525. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  526. /****************************************************************************
  527. * Serial Attached SCSI values
  528. ****************************************************************************/
  529. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  530. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  531. /****************************************************************************
  532. * Diagnostic Buffer Post / Diagnostic Release values
  533. ****************************************************************************/
  534. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  535. /****************************************************************************
  536. * RAID Accelerator values
  537. ****************************************************************************/
  538. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  539. /****************************************************************************
  540. * IOCStatus flag to indicate that log info is available
  541. ****************************************************************************/
  542. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  543. /****************************************************************************
  544. * IOCLogInfo Types
  545. ****************************************************************************/
  546. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  547. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  548. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  549. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  550. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  551. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  552. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  553. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  554. /*****************************************************************************
  555. *
  556. * Standard Message Structures
  557. *
  558. *****************************************************************************/
  559. /****************************************************************************
  560. * Request Message Header for all request messages
  561. ****************************************************************************/
  562. typedef struct _MPI2_REQUEST_HEADER
  563. {
  564. U16 FunctionDependent1; /* 0x00 */
  565. U8 ChainOffset; /* 0x02 */
  566. U8 Function; /* 0x03 */
  567. U16 FunctionDependent2; /* 0x04 */
  568. U8 FunctionDependent3; /* 0x06 */
  569. U8 MsgFlags; /* 0x07 */
  570. U8 VP_ID; /* 0x08 */
  571. U8 VF_ID; /* 0x09 */
  572. U16 Reserved1; /* 0x0A */
  573. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  574. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  575. /****************************************************************************
  576. * Default Reply
  577. ****************************************************************************/
  578. typedef struct _MPI2_DEFAULT_REPLY
  579. {
  580. U16 FunctionDependent1; /* 0x00 */
  581. U8 MsgLength; /* 0x02 */
  582. U8 Function; /* 0x03 */
  583. U16 FunctionDependent2; /* 0x04 */
  584. U8 FunctionDependent3; /* 0x06 */
  585. U8 MsgFlags; /* 0x07 */
  586. U8 VP_ID; /* 0x08 */
  587. U8 VF_ID; /* 0x09 */
  588. U16 Reserved1; /* 0x0A */
  589. U16 FunctionDependent5; /* 0x0C */
  590. U16 IOCStatus; /* 0x0E */
  591. U32 IOCLogInfo; /* 0x10 */
  592. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  593. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  594. /* common version structure/union used in messages and configuration pages */
  595. typedef struct _MPI2_VERSION_STRUCT
  596. {
  597. U8 Dev; /* 0x00 */
  598. U8 Unit; /* 0x01 */
  599. U8 Minor; /* 0x02 */
  600. U8 Major; /* 0x03 */
  601. } MPI2_VERSION_STRUCT;
  602. typedef union _MPI2_VERSION_UNION
  603. {
  604. MPI2_VERSION_STRUCT Struct;
  605. U32 Word;
  606. } MPI2_VERSION_UNION;
  607. /* LUN field defines, common to many structures */
  608. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  609. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  610. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  611. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  612. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  613. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  614. /*****************************************************************************
  615. *
  616. * Fusion-MPT MPI Scatter Gather Elements
  617. *
  618. *****************************************************************************/
  619. /****************************************************************************
  620. * MPI Simple Element structures
  621. ****************************************************************************/
  622. typedef struct _MPI2_SGE_SIMPLE32
  623. {
  624. U32 FlagsLength;
  625. U32 Address;
  626. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  627. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  628. typedef struct _MPI2_SGE_SIMPLE64
  629. {
  630. U32 FlagsLength;
  631. U64 Address;
  632. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  633. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  634. typedef struct _MPI2_SGE_SIMPLE_UNION
  635. {
  636. U32 FlagsLength;
  637. union
  638. {
  639. U32 Address32;
  640. U64 Address64;
  641. } u;
  642. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  643. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  644. /****************************************************************************
  645. * MPI Chain Element structures
  646. ****************************************************************************/
  647. typedef struct _MPI2_SGE_CHAIN32
  648. {
  649. U16 Length;
  650. U8 NextChainOffset;
  651. U8 Flags;
  652. U32 Address;
  653. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  654. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  655. typedef struct _MPI2_SGE_CHAIN64
  656. {
  657. U16 Length;
  658. U8 NextChainOffset;
  659. U8 Flags;
  660. U64 Address;
  661. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  662. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  663. typedef struct _MPI2_SGE_CHAIN_UNION
  664. {
  665. U16 Length;
  666. U8 NextChainOffset;
  667. U8 Flags;
  668. union
  669. {
  670. U32 Address32;
  671. U64 Address64;
  672. } u;
  673. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  674. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  675. /****************************************************************************
  676. * MPI Transaction Context Element structures
  677. ****************************************************************************/
  678. typedef struct _MPI2_SGE_TRANSACTION32
  679. {
  680. U8 Reserved;
  681. U8 ContextSize;
  682. U8 DetailsLength;
  683. U8 Flags;
  684. U32 TransactionContext[1];
  685. U32 TransactionDetails[1];
  686. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  687. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  688. typedef struct _MPI2_SGE_TRANSACTION64
  689. {
  690. U8 Reserved;
  691. U8 ContextSize;
  692. U8 DetailsLength;
  693. U8 Flags;
  694. U32 TransactionContext[2];
  695. U32 TransactionDetails[1];
  696. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  697. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  698. typedef struct _MPI2_SGE_TRANSACTION96
  699. {
  700. U8 Reserved;
  701. U8 ContextSize;
  702. U8 DetailsLength;
  703. U8 Flags;
  704. U32 TransactionContext[3];
  705. U32 TransactionDetails[1];
  706. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  707. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  708. typedef struct _MPI2_SGE_TRANSACTION128
  709. {
  710. U8 Reserved;
  711. U8 ContextSize;
  712. U8 DetailsLength;
  713. U8 Flags;
  714. U32 TransactionContext[4];
  715. U32 TransactionDetails[1];
  716. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  717. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  718. typedef struct _MPI2_SGE_TRANSACTION_UNION
  719. {
  720. U8 Reserved;
  721. U8 ContextSize;
  722. U8 DetailsLength;
  723. U8 Flags;
  724. union
  725. {
  726. U32 TransactionContext32[1];
  727. U32 TransactionContext64[2];
  728. U32 TransactionContext96[3];
  729. U32 TransactionContext128[4];
  730. } u;
  731. U32 TransactionDetails[1];
  732. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  733. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  734. /****************************************************************************
  735. * MPI SGE union for IO SGL's
  736. ****************************************************************************/
  737. typedef struct _MPI2_MPI_SGE_IO_UNION
  738. {
  739. union
  740. {
  741. MPI2_SGE_SIMPLE_UNION Simple;
  742. MPI2_SGE_CHAIN_UNION Chain;
  743. } u;
  744. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  745. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  746. /****************************************************************************
  747. * MPI SGE union for SGL's with Simple and Transaction elements
  748. ****************************************************************************/
  749. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  750. {
  751. union
  752. {
  753. MPI2_SGE_SIMPLE_UNION Simple;
  754. MPI2_SGE_TRANSACTION_UNION Transaction;
  755. } u;
  756. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  757. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  758. /****************************************************************************
  759. * All MPI SGE types union
  760. ****************************************************************************/
  761. typedef struct _MPI2_MPI_SGE_UNION
  762. {
  763. union
  764. {
  765. MPI2_SGE_SIMPLE_UNION Simple;
  766. MPI2_SGE_CHAIN_UNION Chain;
  767. MPI2_SGE_TRANSACTION_UNION Transaction;
  768. } u;
  769. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  770. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  771. /****************************************************************************
  772. * MPI SGE field definition and masks
  773. ****************************************************************************/
  774. /* Flags field bit definitions */
  775. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  776. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  777. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  778. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  779. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  780. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  781. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  782. #define MPI2_SGE_FLAGS_SHIFT (24)
  783. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  784. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  785. /* Element Type */
  786. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  787. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  788. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  789. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  790. /* Address location */
  791. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  792. /* Direction */
  793. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  794. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  795. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  796. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  797. /* Address Size */
  798. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  799. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  800. /* Context Size */
  801. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  802. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  803. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  804. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  805. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  806. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  807. /****************************************************************************
  808. * MPI SGE operation Macros
  809. ****************************************************************************/
  810. /* SIMPLE FlagsLength manipulations... */
  811. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  812. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  813. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  814. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  815. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  816. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  817. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  818. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  819. /* CAUTION - The following are READ-MODIFY-WRITE! */
  820. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  821. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  822. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  823. /*****************************************************************************
  824. *
  825. * Fusion-MPT IEEE Scatter Gather Elements
  826. *
  827. *****************************************************************************/
  828. /****************************************************************************
  829. * IEEE Simple Element structures
  830. ****************************************************************************/
  831. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  832. {
  833. U32 Address;
  834. U32 FlagsLength;
  835. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  836. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  837. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  838. {
  839. U64 Address;
  840. U32 Length;
  841. U16 Reserved1;
  842. U8 Reserved2;
  843. U8 Flags;
  844. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  845. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  846. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  847. {
  848. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  849. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  850. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  851. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  852. /****************************************************************************
  853. * IEEE Chain Element structures
  854. ****************************************************************************/
  855. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  856. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  857. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  858. {
  859. MPI2_IEEE_SGE_CHAIN32 Chain32;
  860. MPI2_IEEE_SGE_CHAIN64 Chain64;
  861. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  862. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  863. /****************************************************************************
  864. * All IEEE SGE types union
  865. ****************************************************************************/
  866. typedef struct _MPI2_IEEE_SGE_UNION
  867. {
  868. union
  869. {
  870. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  871. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  872. } u;
  873. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  874. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  875. /****************************************************************************
  876. * IEEE SGE field definitions and masks
  877. ****************************************************************************/
  878. /* Flags field bit definitions */
  879. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  880. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  881. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  882. /* Element Type */
  883. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  884. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  885. /* Data Location Address Space */
  886. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  887. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  888. /* IEEE Simple Element only */
  889. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  890. /* IEEE Simple Element only */
  891. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  892. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  893. /* IEEE Simple Element only */
  894. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  895. /* IEEE Chain Element only */
  896. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  897. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  898. /****************************************************************************
  899. * IEEE SGE operation Macros
  900. ****************************************************************************/
  901. /* SIMPLE FlagsLength manipulations... */
  902. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  903. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  904. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  905. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  906. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  907. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  908. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  909. /* CAUTION - The following are READ-MODIFY-WRITE! */
  910. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  911. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  912. /*****************************************************************************
  913. *
  914. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  915. *
  916. *****************************************************************************/
  917. typedef union _MPI2_SIMPLE_SGE_UNION
  918. {
  919. MPI2_SGE_SIMPLE_UNION MpiSimple;
  920. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  921. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  922. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  923. typedef union _MPI2_SGE_IO_UNION
  924. {
  925. MPI2_SGE_SIMPLE_UNION MpiSimple;
  926. MPI2_SGE_CHAIN_UNION MpiChain;
  927. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  928. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  929. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  930. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  931. /****************************************************************************
  932. *
  933. * Values for SGLFlags field, used in many request messages with an SGL
  934. *
  935. ****************************************************************************/
  936. /* values for MPI SGL Data Location Address Space subfield */
  937. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  938. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  939. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  940. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  941. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  942. /* values for SGL Type subfield */
  943. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  944. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  945. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  946. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  947. #endif