r200.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "r100d.h"
  35. #include "r200_reg_safe.h"
  36. #include "r100_track.h"
  37. static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
  38. {
  39. int vtx_size, i;
  40. vtx_size = 2;
  41. if (vtx_fmt_0 & R200_VTX_Z0)
  42. vtx_size++;
  43. if (vtx_fmt_0 & R200_VTX_W0)
  44. vtx_size++;
  45. /* blend weight */
  46. if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
  47. vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
  48. if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
  49. vtx_size++;
  50. if (vtx_fmt_0 & R200_VTX_N0)
  51. vtx_size += 3;
  52. if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
  53. vtx_size++;
  54. if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
  55. vtx_size++;
  56. if (vtx_fmt_0 & R200_VTX_SHININESS_0)
  57. vtx_size++;
  58. if (vtx_fmt_0 & R200_VTX_SHININESS_1)
  59. vtx_size++;
  60. for (i = 0; i < 8; i++) {
  61. int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
  62. switch (color_size) {
  63. case 0: break;
  64. case 1: vtx_size++; break;
  65. case 2: vtx_size += 3; break;
  66. case 3: vtx_size += 4; break;
  67. }
  68. }
  69. if (vtx_fmt_0 & R200_VTX_XY1)
  70. vtx_size += 2;
  71. if (vtx_fmt_0 & R200_VTX_Z1)
  72. vtx_size++;
  73. if (vtx_fmt_0 & R200_VTX_W1)
  74. vtx_size++;
  75. if (vtx_fmt_0 & R200_VTX_N1)
  76. vtx_size += 3;
  77. return vtx_size;
  78. }
  79. int r200_copy_dma(struct radeon_device *rdev,
  80. uint64_t src_offset,
  81. uint64_t dst_offset,
  82. unsigned num_gpu_pages,
  83. struct radeon_fence *fence)
  84. {
  85. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  86. uint32_t size;
  87. uint32_t cur_size;
  88. int i, num_loops;
  89. int r = 0;
  90. /* radeon pitch is /64 */
  91. size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
  92. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  93. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64);
  94. if (r) {
  95. DRM_ERROR("radeon: moving bo (%d).\n", r);
  96. return r;
  97. }
  98. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  99. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  100. radeon_ring_write(ring, (1 << 16));
  101. for (i = 0; i < num_loops; i++) {
  102. cur_size = size;
  103. if (cur_size > 0x1FFFFF) {
  104. cur_size = 0x1FFFFF;
  105. }
  106. size -= cur_size;
  107. radeon_ring_write(ring, PACKET0(0x720, 2));
  108. radeon_ring_write(ring, src_offset);
  109. radeon_ring_write(ring, dst_offset);
  110. radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30));
  111. src_offset += cur_size;
  112. dst_offset += cur_size;
  113. }
  114. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  115. radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE);
  116. if (fence) {
  117. r = radeon_fence_emit(rdev, fence);
  118. }
  119. radeon_ring_unlock_commit(rdev, ring);
  120. return r;
  121. }
  122. static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
  123. {
  124. int vtx_size, i, tex_size;
  125. vtx_size = 0;
  126. for (i = 0; i < 6; i++) {
  127. tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
  128. if (tex_size > 4)
  129. continue;
  130. vtx_size += tex_size;
  131. }
  132. return vtx_size;
  133. }
  134. int r200_packet0_check(struct radeon_cs_parser *p,
  135. struct radeon_cs_packet *pkt,
  136. unsigned idx, unsigned reg)
  137. {
  138. struct radeon_cs_reloc *reloc;
  139. struct r100_cs_track *track;
  140. volatile uint32_t *ib;
  141. uint32_t tmp;
  142. int r;
  143. int i;
  144. int face;
  145. u32 tile_flags = 0;
  146. u32 idx_value;
  147. ib = p->ib->ptr;
  148. track = (struct r100_cs_track *)p->track;
  149. idx_value = radeon_get_ib_value(p, idx);
  150. switch (reg) {
  151. case RADEON_CRTC_GUI_TRIG_VLINE:
  152. r = r100_cs_packet_parse_vline(p);
  153. if (r) {
  154. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  155. idx, reg);
  156. r100_cs_dump_packet(p, pkt);
  157. return r;
  158. }
  159. break;
  160. /* FIXME: only allow PACKET3 blit? easier to check for out of
  161. * range access */
  162. case RADEON_DST_PITCH_OFFSET:
  163. case RADEON_SRC_PITCH_OFFSET:
  164. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  165. if (r)
  166. return r;
  167. break;
  168. case RADEON_RB3D_DEPTHOFFSET:
  169. r = r100_cs_packet_next_reloc(p, &reloc);
  170. if (r) {
  171. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  172. idx, reg);
  173. r100_cs_dump_packet(p, pkt);
  174. return r;
  175. }
  176. track->zb.robj = reloc->robj;
  177. track->zb.offset = idx_value;
  178. track->zb_dirty = true;
  179. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  180. break;
  181. case RADEON_RB3D_COLOROFFSET:
  182. r = r100_cs_packet_next_reloc(p, &reloc);
  183. if (r) {
  184. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  185. idx, reg);
  186. r100_cs_dump_packet(p, pkt);
  187. return r;
  188. }
  189. track->cb[0].robj = reloc->robj;
  190. track->cb[0].offset = idx_value;
  191. track->cb_dirty = true;
  192. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  193. break;
  194. case R200_PP_TXOFFSET_0:
  195. case R200_PP_TXOFFSET_1:
  196. case R200_PP_TXOFFSET_2:
  197. case R200_PP_TXOFFSET_3:
  198. case R200_PP_TXOFFSET_4:
  199. case R200_PP_TXOFFSET_5:
  200. i = (reg - R200_PP_TXOFFSET_0) / 24;
  201. r = r100_cs_packet_next_reloc(p, &reloc);
  202. if (r) {
  203. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  204. idx, reg);
  205. r100_cs_dump_packet(p, pkt);
  206. return r;
  207. }
  208. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  209. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  210. tile_flags |= R200_TXO_MACRO_TILE;
  211. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  212. tile_flags |= R200_TXO_MICRO_TILE;
  213. tmp = idx_value & ~(0x7 << 2);
  214. tmp |= tile_flags;
  215. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  216. } else
  217. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  218. track->textures[i].robj = reloc->robj;
  219. track->tex_dirty = true;
  220. break;
  221. case R200_PP_CUBIC_OFFSET_F1_0:
  222. case R200_PP_CUBIC_OFFSET_F2_0:
  223. case R200_PP_CUBIC_OFFSET_F3_0:
  224. case R200_PP_CUBIC_OFFSET_F4_0:
  225. case R200_PP_CUBIC_OFFSET_F5_0:
  226. case R200_PP_CUBIC_OFFSET_F1_1:
  227. case R200_PP_CUBIC_OFFSET_F2_1:
  228. case R200_PP_CUBIC_OFFSET_F3_1:
  229. case R200_PP_CUBIC_OFFSET_F4_1:
  230. case R200_PP_CUBIC_OFFSET_F5_1:
  231. case R200_PP_CUBIC_OFFSET_F1_2:
  232. case R200_PP_CUBIC_OFFSET_F2_2:
  233. case R200_PP_CUBIC_OFFSET_F3_2:
  234. case R200_PP_CUBIC_OFFSET_F4_2:
  235. case R200_PP_CUBIC_OFFSET_F5_2:
  236. case R200_PP_CUBIC_OFFSET_F1_3:
  237. case R200_PP_CUBIC_OFFSET_F2_3:
  238. case R200_PP_CUBIC_OFFSET_F3_3:
  239. case R200_PP_CUBIC_OFFSET_F4_3:
  240. case R200_PP_CUBIC_OFFSET_F5_3:
  241. case R200_PP_CUBIC_OFFSET_F1_4:
  242. case R200_PP_CUBIC_OFFSET_F2_4:
  243. case R200_PP_CUBIC_OFFSET_F3_4:
  244. case R200_PP_CUBIC_OFFSET_F4_4:
  245. case R200_PP_CUBIC_OFFSET_F5_4:
  246. case R200_PP_CUBIC_OFFSET_F1_5:
  247. case R200_PP_CUBIC_OFFSET_F2_5:
  248. case R200_PP_CUBIC_OFFSET_F3_5:
  249. case R200_PP_CUBIC_OFFSET_F4_5:
  250. case R200_PP_CUBIC_OFFSET_F5_5:
  251. i = (reg - R200_PP_TXOFFSET_0) / 24;
  252. face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
  253. r = r100_cs_packet_next_reloc(p, &reloc);
  254. if (r) {
  255. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  256. idx, reg);
  257. r100_cs_dump_packet(p, pkt);
  258. return r;
  259. }
  260. track->textures[i].cube_info[face - 1].offset = idx_value;
  261. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  262. track->textures[i].cube_info[face - 1].robj = reloc->robj;
  263. track->tex_dirty = true;
  264. break;
  265. case RADEON_RE_WIDTH_HEIGHT:
  266. track->maxy = ((idx_value >> 16) & 0x7FF);
  267. track->cb_dirty = true;
  268. track->zb_dirty = true;
  269. break;
  270. case RADEON_RB3D_COLORPITCH:
  271. r = r100_cs_packet_next_reloc(p, &reloc);
  272. if (r) {
  273. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  274. idx, reg);
  275. r100_cs_dump_packet(p, pkt);
  276. return r;
  277. }
  278. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  279. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  280. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  281. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  282. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  283. tmp = idx_value & ~(0x7 << 16);
  284. tmp |= tile_flags;
  285. ib[idx] = tmp;
  286. } else
  287. ib[idx] = idx_value;
  288. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  289. track->cb_dirty = true;
  290. break;
  291. case RADEON_RB3D_DEPTHPITCH:
  292. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  293. track->zb_dirty = true;
  294. break;
  295. case RADEON_RB3D_CNTL:
  296. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  297. case 7:
  298. case 8:
  299. case 9:
  300. case 11:
  301. case 12:
  302. track->cb[0].cpp = 1;
  303. break;
  304. case 3:
  305. case 4:
  306. case 15:
  307. track->cb[0].cpp = 2;
  308. break;
  309. case 6:
  310. track->cb[0].cpp = 4;
  311. break;
  312. default:
  313. DRM_ERROR("Invalid color buffer format (%d) !\n",
  314. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  315. return -EINVAL;
  316. }
  317. if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
  318. DRM_ERROR("No support for depth xy offset in kms\n");
  319. return -EINVAL;
  320. }
  321. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  322. track->cb_dirty = true;
  323. track->zb_dirty = true;
  324. break;
  325. case RADEON_RB3D_ZSTENCILCNTL:
  326. switch (idx_value & 0xf) {
  327. case 0:
  328. track->zb.cpp = 2;
  329. break;
  330. case 2:
  331. case 3:
  332. case 4:
  333. case 5:
  334. case 9:
  335. case 11:
  336. track->zb.cpp = 4;
  337. break;
  338. default:
  339. break;
  340. }
  341. track->zb_dirty = true;
  342. break;
  343. case RADEON_RB3D_ZPASS_ADDR:
  344. r = r100_cs_packet_next_reloc(p, &reloc);
  345. if (r) {
  346. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  347. idx, reg);
  348. r100_cs_dump_packet(p, pkt);
  349. return r;
  350. }
  351. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  352. break;
  353. case RADEON_PP_CNTL:
  354. {
  355. uint32_t temp = idx_value >> 4;
  356. for (i = 0; i < track->num_texture; i++)
  357. track->textures[i].enabled = !!(temp & (1 << i));
  358. track->tex_dirty = true;
  359. }
  360. break;
  361. case RADEON_SE_VF_CNTL:
  362. track->vap_vf_cntl = idx_value;
  363. break;
  364. case 0x210c:
  365. /* VAP_VF_MAX_VTX_INDX */
  366. track->max_indx = idx_value & 0x00FFFFFFUL;
  367. break;
  368. case R200_SE_VTX_FMT_0:
  369. track->vtx_size = r200_get_vtx_size_0(idx_value);
  370. break;
  371. case R200_SE_VTX_FMT_1:
  372. track->vtx_size += r200_get_vtx_size_1(idx_value);
  373. break;
  374. case R200_PP_TXSIZE_0:
  375. case R200_PP_TXSIZE_1:
  376. case R200_PP_TXSIZE_2:
  377. case R200_PP_TXSIZE_3:
  378. case R200_PP_TXSIZE_4:
  379. case R200_PP_TXSIZE_5:
  380. i = (reg - R200_PP_TXSIZE_0) / 32;
  381. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  382. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  383. track->tex_dirty = true;
  384. break;
  385. case R200_PP_TXPITCH_0:
  386. case R200_PP_TXPITCH_1:
  387. case R200_PP_TXPITCH_2:
  388. case R200_PP_TXPITCH_3:
  389. case R200_PP_TXPITCH_4:
  390. case R200_PP_TXPITCH_5:
  391. i = (reg - R200_PP_TXPITCH_0) / 32;
  392. track->textures[i].pitch = idx_value + 32;
  393. track->tex_dirty = true;
  394. break;
  395. case R200_PP_TXFILTER_0:
  396. case R200_PP_TXFILTER_1:
  397. case R200_PP_TXFILTER_2:
  398. case R200_PP_TXFILTER_3:
  399. case R200_PP_TXFILTER_4:
  400. case R200_PP_TXFILTER_5:
  401. i = (reg - R200_PP_TXFILTER_0) / 32;
  402. track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
  403. >> R200_MAX_MIP_LEVEL_SHIFT);
  404. tmp = (idx_value >> 23) & 0x7;
  405. if (tmp == 2 || tmp == 6)
  406. track->textures[i].roundup_w = false;
  407. tmp = (idx_value >> 27) & 0x7;
  408. if (tmp == 2 || tmp == 6)
  409. track->textures[i].roundup_h = false;
  410. track->tex_dirty = true;
  411. break;
  412. case R200_PP_TXMULTI_CTL_0:
  413. case R200_PP_TXMULTI_CTL_1:
  414. case R200_PP_TXMULTI_CTL_2:
  415. case R200_PP_TXMULTI_CTL_3:
  416. case R200_PP_TXMULTI_CTL_4:
  417. case R200_PP_TXMULTI_CTL_5:
  418. i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
  419. break;
  420. case R200_PP_TXFORMAT_X_0:
  421. case R200_PP_TXFORMAT_X_1:
  422. case R200_PP_TXFORMAT_X_2:
  423. case R200_PP_TXFORMAT_X_3:
  424. case R200_PP_TXFORMAT_X_4:
  425. case R200_PP_TXFORMAT_X_5:
  426. i = (reg - R200_PP_TXFORMAT_X_0) / 32;
  427. track->textures[i].txdepth = idx_value & 0x7;
  428. tmp = (idx_value >> 16) & 0x3;
  429. /* 2D, 3D, CUBE */
  430. switch (tmp) {
  431. case 0:
  432. case 3:
  433. case 4:
  434. case 5:
  435. case 6:
  436. case 7:
  437. /* 1D/2D */
  438. track->textures[i].tex_coord_type = 0;
  439. break;
  440. case 1:
  441. /* CUBE */
  442. track->textures[i].tex_coord_type = 2;
  443. break;
  444. case 2:
  445. /* 3D */
  446. track->textures[i].tex_coord_type = 1;
  447. break;
  448. }
  449. track->tex_dirty = true;
  450. break;
  451. case R200_PP_TXFORMAT_0:
  452. case R200_PP_TXFORMAT_1:
  453. case R200_PP_TXFORMAT_2:
  454. case R200_PP_TXFORMAT_3:
  455. case R200_PP_TXFORMAT_4:
  456. case R200_PP_TXFORMAT_5:
  457. i = (reg - R200_PP_TXFORMAT_0) / 32;
  458. if (idx_value & R200_TXFORMAT_NON_POWER2) {
  459. track->textures[i].use_pitch = 1;
  460. } else {
  461. track->textures[i].use_pitch = 0;
  462. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  463. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  464. }
  465. if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
  466. track->textures[i].lookup_disable = true;
  467. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  468. case R200_TXFORMAT_I8:
  469. case R200_TXFORMAT_RGB332:
  470. case R200_TXFORMAT_Y8:
  471. track->textures[i].cpp = 1;
  472. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  473. break;
  474. case R200_TXFORMAT_AI88:
  475. case R200_TXFORMAT_ARGB1555:
  476. case R200_TXFORMAT_RGB565:
  477. case R200_TXFORMAT_ARGB4444:
  478. case R200_TXFORMAT_VYUY422:
  479. case R200_TXFORMAT_YVYU422:
  480. case R200_TXFORMAT_LDVDU655:
  481. case R200_TXFORMAT_DVDU88:
  482. case R200_TXFORMAT_AVYU4444:
  483. track->textures[i].cpp = 2;
  484. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  485. break;
  486. case R200_TXFORMAT_ARGB8888:
  487. case R200_TXFORMAT_RGBA8888:
  488. case R200_TXFORMAT_ABGR8888:
  489. case R200_TXFORMAT_BGR111110:
  490. case R200_TXFORMAT_LDVDU8888:
  491. track->textures[i].cpp = 4;
  492. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  493. break;
  494. case R200_TXFORMAT_DXT1:
  495. track->textures[i].cpp = 1;
  496. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  497. break;
  498. case R200_TXFORMAT_DXT23:
  499. case R200_TXFORMAT_DXT45:
  500. track->textures[i].cpp = 1;
  501. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  502. break;
  503. }
  504. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  505. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  506. track->tex_dirty = true;
  507. break;
  508. case R200_PP_CUBIC_FACES_0:
  509. case R200_PP_CUBIC_FACES_1:
  510. case R200_PP_CUBIC_FACES_2:
  511. case R200_PP_CUBIC_FACES_3:
  512. case R200_PP_CUBIC_FACES_4:
  513. case R200_PP_CUBIC_FACES_5:
  514. tmp = idx_value;
  515. i = (reg - R200_PP_CUBIC_FACES_0) / 32;
  516. for (face = 0; face < 4; face++) {
  517. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  518. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  519. }
  520. track->tex_dirty = true;
  521. break;
  522. default:
  523. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  524. reg, idx);
  525. return -EINVAL;
  526. }
  527. return 0;
  528. }
  529. void r200_set_safe_registers(struct radeon_device *rdev)
  530. {
  531. rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
  532. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
  533. }