intel_crt.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "drm_edid.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. bool force_hotplug_required;
  47. };
  48. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  49. {
  50. return container_of(intel_attached_encoder(connector),
  51. struct intel_crt, base);
  52. }
  53. static void intel_crt_dpms(struct drm_encoder *encoder, int mode)
  54. {
  55. struct drm_device *dev = encoder->dev;
  56. struct drm_i915_private *dev_priv = dev->dev_private;
  57. u32 temp, reg;
  58. if (HAS_PCH_SPLIT(dev))
  59. reg = PCH_ADPA;
  60. else
  61. reg = ADPA;
  62. temp = I915_READ(reg);
  63. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  64. temp &= ~ADPA_DAC_ENABLE;
  65. switch (mode) {
  66. case DRM_MODE_DPMS_ON:
  67. temp |= ADPA_DAC_ENABLE;
  68. break;
  69. case DRM_MODE_DPMS_STANDBY:
  70. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  71. break;
  72. case DRM_MODE_DPMS_SUSPEND:
  73. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  74. break;
  75. case DRM_MODE_DPMS_OFF:
  76. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  77. break;
  78. }
  79. I915_WRITE(reg, temp);
  80. }
  81. static int intel_crt_mode_valid(struct drm_connector *connector,
  82. struct drm_display_mode *mode)
  83. {
  84. struct drm_device *dev = connector->dev;
  85. int max_clock = 0;
  86. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  87. return MODE_NO_DBLESCAN;
  88. if (mode->clock < 25000)
  89. return MODE_CLOCK_LOW;
  90. if (IS_GEN2(dev))
  91. max_clock = 350000;
  92. else
  93. max_clock = 400000;
  94. if (mode->clock > max_clock)
  95. return MODE_CLOCK_HIGH;
  96. return MODE_OK;
  97. }
  98. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  99. struct drm_display_mode *mode,
  100. struct drm_display_mode *adjusted_mode)
  101. {
  102. return true;
  103. }
  104. static void intel_crt_mode_set(struct drm_encoder *encoder,
  105. struct drm_display_mode *mode,
  106. struct drm_display_mode *adjusted_mode)
  107. {
  108. struct drm_device *dev = encoder->dev;
  109. struct drm_crtc *crtc = encoder->crtc;
  110. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. int dpll_md_reg;
  113. u32 adpa, dpll_md;
  114. u32 adpa_reg;
  115. dpll_md_reg = DPLL_MD(intel_crtc->pipe);
  116. if (HAS_PCH_SPLIT(dev))
  117. adpa_reg = PCH_ADPA;
  118. else
  119. adpa_reg = ADPA;
  120. /*
  121. * Disable separate mode multiplier used when cloning SDVO to CRT
  122. * XXX this needs to be adjusted when we really are cloning
  123. */
  124. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  125. dpll_md = I915_READ(dpll_md_reg);
  126. I915_WRITE(dpll_md_reg,
  127. dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK);
  128. }
  129. adpa = ADPA_HOTPLUG_BITS;
  130. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  131. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  132. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  133. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  134. /* For CPT allow 3 pipe config, for others just use A or B */
  135. if (HAS_PCH_CPT(dev))
  136. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  137. else if (intel_crtc->pipe == 0)
  138. adpa |= ADPA_PIPE_A_SELECT;
  139. else
  140. adpa |= ADPA_PIPE_B_SELECT;
  141. if (!HAS_PCH_SPLIT(dev))
  142. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  143. I915_WRITE(adpa_reg, adpa);
  144. }
  145. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  146. {
  147. struct drm_device *dev = connector->dev;
  148. struct intel_crt *crt = intel_attached_crt(connector);
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 adpa;
  151. bool ret;
  152. /* The first time through, trigger an explicit detection cycle */
  153. if (crt->force_hotplug_required) {
  154. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  155. u32 save_adpa;
  156. crt->force_hotplug_required = 0;
  157. save_adpa = adpa = I915_READ(PCH_ADPA);
  158. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  159. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  160. if (turn_off_dac)
  161. adpa &= ~ADPA_DAC_ENABLE;
  162. I915_WRITE(PCH_ADPA, adpa);
  163. if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  164. 1000))
  165. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  166. if (turn_off_dac) {
  167. I915_WRITE(PCH_ADPA, save_adpa);
  168. POSTING_READ(PCH_ADPA);
  169. }
  170. }
  171. /* Check the status to see if both blue and green are on now */
  172. adpa = I915_READ(PCH_ADPA);
  173. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  174. ret = true;
  175. else
  176. ret = false;
  177. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  178. return ret;
  179. }
  180. /**
  181. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  182. *
  183. * Not for i915G/i915GM
  184. *
  185. * \return true if CRT is connected.
  186. * \return false if CRT is disconnected.
  187. */
  188. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  189. {
  190. struct drm_device *dev = connector->dev;
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. u32 hotplug_en, orig, stat;
  193. bool ret = false;
  194. int i, tries = 0;
  195. if (HAS_PCH_SPLIT(dev))
  196. return intel_ironlake_crt_detect_hotplug(connector);
  197. /*
  198. * On 4 series desktop, CRT detect sequence need to be done twice
  199. * to get a reliable result.
  200. */
  201. if (IS_G4X(dev) && !IS_GM45(dev))
  202. tries = 2;
  203. else
  204. tries = 1;
  205. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  206. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  207. for (i = 0; i < tries ; i++) {
  208. /* turn on the FORCE_DETECT */
  209. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  210. /* wait for FORCE_DETECT to go off */
  211. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  212. CRT_HOTPLUG_FORCE_DETECT) == 0,
  213. 1000))
  214. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  215. }
  216. stat = I915_READ(PORT_HOTPLUG_STAT);
  217. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  218. ret = true;
  219. /* clear the interrupt we just generated, if any */
  220. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  221. /* and put the bits back */
  222. I915_WRITE(PORT_HOTPLUG_EN, orig);
  223. return ret;
  224. }
  225. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  226. struct i2c_adapter *i2c)
  227. {
  228. struct edid *edid;
  229. edid = drm_get_edid(connector, i2c);
  230. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  231. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  232. intel_gmbus_force_bit(i2c, true);
  233. edid = drm_get_edid(connector, i2c);
  234. intel_gmbus_force_bit(i2c, false);
  235. }
  236. return edid;
  237. }
  238. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  239. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  240. struct i2c_adapter *adapter)
  241. {
  242. struct edid *edid;
  243. edid = intel_crt_get_edid(connector, adapter);
  244. if (!edid)
  245. return 0;
  246. return intel_connector_update_modes(connector, edid);
  247. }
  248. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  249. {
  250. struct intel_crt *crt = intel_attached_crt(connector);
  251. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  252. /* CRT should always be at 0, but check anyway */
  253. if (crt->base.type != INTEL_OUTPUT_ANALOG)
  254. return false;
  255. if (intel_ddc_probe(&crt->base, dev_priv->crt_ddc_pin)) {
  256. struct edid *edid;
  257. bool is_digital = false;
  258. edid = intel_crt_get_edid(connector,
  259. &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
  260. /*
  261. * This may be a DVI-I connector with a shared DDC
  262. * link between analog and digital outputs, so we
  263. * have to check the EDID input spec of the attached device.
  264. *
  265. * On the other hand, what should we do if it is a broken EDID?
  266. */
  267. if (edid != NULL) {
  268. is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  269. connector->display_info.raw_edid = NULL;
  270. kfree(edid);
  271. }
  272. if (!is_digital) {
  273. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  274. return true;
  275. } else {
  276. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  277. }
  278. }
  279. return false;
  280. }
  281. static enum drm_connector_status
  282. intel_crt_load_detect(struct intel_crt *crt)
  283. {
  284. struct drm_device *dev = crt->base.base.dev;
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  287. uint32_t save_bclrpat;
  288. uint32_t save_vtotal;
  289. uint32_t vtotal, vactive;
  290. uint32_t vsample;
  291. uint32_t vblank, vblank_start, vblank_end;
  292. uint32_t dsl;
  293. uint32_t bclrpat_reg;
  294. uint32_t vtotal_reg;
  295. uint32_t vblank_reg;
  296. uint32_t vsync_reg;
  297. uint32_t pipeconf_reg;
  298. uint32_t pipe_dsl_reg;
  299. uint8_t st00;
  300. enum drm_connector_status status;
  301. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  302. bclrpat_reg = BCLRPAT(pipe);
  303. vtotal_reg = VTOTAL(pipe);
  304. vblank_reg = VBLANK(pipe);
  305. vsync_reg = VSYNC(pipe);
  306. pipeconf_reg = PIPECONF(pipe);
  307. pipe_dsl_reg = PIPEDSL(pipe);
  308. save_bclrpat = I915_READ(bclrpat_reg);
  309. save_vtotal = I915_READ(vtotal_reg);
  310. vblank = I915_READ(vblank_reg);
  311. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  312. vactive = (save_vtotal & 0x7ff) + 1;
  313. vblank_start = (vblank & 0xfff) + 1;
  314. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  315. /* Set the border color to purple. */
  316. I915_WRITE(bclrpat_reg, 0x500050);
  317. if (!IS_GEN2(dev)) {
  318. uint32_t pipeconf = I915_READ(pipeconf_reg);
  319. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  320. POSTING_READ(pipeconf_reg);
  321. /* Wait for next Vblank to substitue
  322. * border color for Color info */
  323. intel_wait_for_vblank(dev, pipe);
  324. st00 = I915_READ8(VGA_MSR_WRITE);
  325. status = ((st00 & (1 << 4)) != 0) ?
  326. connector_status_connected :
  327. connector_status_disconnected;
  328. I915_WRITE(pipeconf_reg, pipeconf);
  329. } else {
  330. bool restore_vblank = false;
  331. int count, detect;
  332. /*
  333. * If there isn't any border, add some.
  334. * Yes, this will flicker
  335. */
  336. if (vblank_start <= vactive && vblank_end >= vtotal) {
  337. uint32_t vsync = I915_READ(vsync_reg);
  338. uint32_t vsync_start = (vsync & 0xffff) + 1;
  339. vblank_start = vsync_start;
  340. I915_WRITE(vblank_reg,
  341. (vblank_start - 1) |
  342. ((vblank_end - 1) << 16));
  343. restore_vblank = true;
  344. }
  345. /* sample in the vertical border, selecting the larger one */
  346. if (vblank_start - vactive >= vtotal - vblank_end)
  347. vsample = (vblank_start + vactive) >> 1;
  348. else
  349. vsample = (vtotal + vblank_end) >> 1;
  350. /*
  351. * Wait for the border to be displayed
  352. */
  353. while (I915_READ(pipe_dsl_reg) >= vactive)
  354. ;
  355. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  356. ;
  357. /*
  358. * Watch ST00 for an entire scanline
  359. */
  360. detect = 0;
  361. count = 0;
  362. do {
  363. count++;
  364. /* Read the ST00 VGA status register */
  365. st00 = I915_READ8(VGA_MSR_WRITE);
  366. if (st00 & (1 << 4))
  367. detect++;
  368. } while ((I915_READ(pipe_dsl_reg) == dsl));
  369. /* restore vblank if necessary */
  370. if (restore_vblank)
  371. I915_WRITE(vblank_reg, vblank);
  372. /*
  373. * If more than 3/4 of the scanline detected a monitor,
  374. * then it is assumed to be present. This works even on i830,
  375. * where there isn't any way to force the border color across
  376. * the screen
  377. */
  378. status = detect * 4 > count * 3 ?
  379. connector_status_connected :
  380. connector_status_disconnected;
  381. }
  382. /* Restore previous settings */
  383. I915_WRITE(bclrpat_reg, save_bclrpat);
  384. return status;
  385. }
  386. static enum drm_connector_status
  387. intel_crt_detect(struct drm_connector *connector, bool force)
  388. {
  389. struct drm_device *dev = connector->dev;
  390. struct intel_crt *crt = intel_attached_crt(connector);
  391. enum drm_connector_status status;
  392. struct intel_load_detect_pipe tmp;
  393. if (I915_HAS_HOTPLUG(dev)) {
  394. if (intel_crt_detect_hotplug(connector)) {
  395. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  396. return connector_status_connected;
  397. } else {
  398. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  399. return connector_status_disconnected;
  400. }
  401. }
  402. if (intel_crt_detect_ddc(connector))
  403. return connector_status_connected;
  404. if (!force)
  405. return connector->status;
  406. /* for pre-945g platforms use load detect */
  407. if (intel_get_load_detect_pipe(&crt->base, connector, NULL,
  408. &tmp)) {
  409. if (intel_crt_detect_ddc(connector))
  410. status = connector_status_connected;
  411. else
  412. status = intel_crt_load_detect(crt);
  413. intel_release_load_detect_pipe(&crt->base, connector,
  414. &tmp);
  415. } else
  416. status = connector_status_unknown;
  417. return status;
  418. }
  419. static void intel_crt_destroy(struct drm_connector *connector)
  420. {
  421. drm_sysfs_connector_remove(connector);
  422. drm_connector_cleanup(connector);
  423. kfree(connector);
  424. }
  425. static int intel_crt_get_modes(struct drm_connector *connector)
  426. {
  427. struct drm_device *dev = connector->dev;
  428. struct drm_i915_private *dev_priv = dev->dev_private;
  429. int ret;
  430. ret = intel_crt_ddc_get_modes(connector,
  431. &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
  432. if (ret || !IS_G4X(dev))
  433. return ret;
  434. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  435. return intel_crt_ddc_get_modes(connector,
  436. &dev_priv->gmbus[GMBUS_PORT_DPB].adapter);
  437. }
  438. static int intel_crt_set_property(struct drm_connector *connector,
  439. struct drm_property *property,
  440. uint64_t value)
  441. {
  442. return 0;
  443. }
  444. static void intel_crt_reset(struct drm_connector *connector)
  445. {
  446. struct drm_device *dev = connector->dev;
  447. struct intel_crt *crt = intel_attached_crt(connector);
  448. if (HAS_PCH_SPLIT(dev))
  449. crt->force_hotplug_required = 1;
  450. }
  451. /*
  452. * Routines for controlling stuff on the analog port
  453. */
  454. static const struct drm_encoder_helper_funcs intel_crt_helper_funcs = {
  455. .dpms = intel_crt_dpms,
  456. .mode_fixup = intel_crt_mode_fixup,
  457. .prepare = intel_encoder_prepare,
  458. .commit = intel_encoder_commit,
  459. .mode_set = intel_crt_mode_set,
  460. };
  461. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  462. .reset = intel_crt_reset,
  463. .dpms = drm_helper_connector_dpms,
  464. .detect = intel_crt_detect,
  465. .fill_modes = drm_helper_probe_single_connector_modes,
  466. .destroy = intel_crt_destroy,
  467. .set_property = intel_crt_set_property,
  468. };
  469. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  470. .mode_valid = intel_crt_mode_valid,
  471. .get_modes = intel_crt_get_modes,
  472. .best_encoder = intel_best_encoder,
  473. };
  474. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  475. .destroy = intel_encoder_destroy,
  476. };
  477. static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  478. {
  479. DRM_DEBUG_KMS("Skipping CRT initialization for %s\n", id->ident);
  480. return 1;
  481. }
  482. static const struct dmi_system_id intel_no_crt[] = {
  483. {
  484. .callback = intel_no_crt_dmi_callback,
  485. .ident = "ACER ZGB",
  486. .matches = {
  487. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  488. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  489. },
  490. },
  491. {
  492. .callback = intel_no_crt_dmi_callback,
  493. .ident = "DELL XPS 8700",
  494. .matches = {
  495. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  496. DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
  497. },
  498. },
  499. { }
  500. };
  501. void intel_crt_init(struct drm_device *dev)
  502. {
  503. struct drm_connector *connector;
  504. struct intel_crt *crt;
  505. struct intel_connector *intel_connector;
  506. struct drm_i915_private *dev_priv = dev->dev_private;
  507. /* Skip machines without VGA that falsely report hotplug events */
  508. if (dmi_check_system(intel_no_crt))
  509. return;
  510. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  511. if (!crt)
  512. return;
  513. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  514. if (!intel_connector) {
  515. kfree(crt);
  516. return;
  517. }
  518. connector = &intel_connector->base;
  519. drm_connector_init(dev, &intel_connector->base,
  520. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  521. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  522. DRM_MODE_ENCODER_DAC);
  523. intel_connector_attach_encoder(intel_connector, &crt->base);
  524. crt->base.type = INTEL_OUTPUT_ANALOG;
  525. crt->base.clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT |
  526. 1 << INTEL_ANALOG_CLONE_BIT |
  527. 1 << INTEL_SDVO_LVDS_CLONE_BIT);
  528. crt->base.crtc_mask = (1 << 0) | (1 << 1);
  529. if (IS_GEN2(dev))
  530. connector->interlace_allowed = 0;
  531. else
  532. connector->interlace_allowed = 1;
  533. connector->doublescan_allowed = 0;
  534. drm_encoder_helper_add(&crt->base.base, &intel_crt_helper_funcs);
  535. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  536. drm_sysfs_connector_add(connector);
  537. if (I915_HAS_HOTPLUG(dev))
  538. connector->polled = DRM_CONNECTOR_POLL_HPD;
  539. else
  540. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  541. /*
  542. * Configure the automatic hotplug detection stuff
  543. */
  544. crt->force_hotplug_required = 0;
  545. if (HAS_PCH_SPLIT(dev)) {
  546. u32 adpa;
  547. adpa = I915_READ(PCH_ADPA);
  548. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  549. adpa |= ADPA_HOTPLUG_BITS;
  550. I915_WRITE(PCH_ADPA, adpa);
  551. POSTING_READ(PCH_ADPA);
  552. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  553. crt->force_hotplug_required = 1;
  554. }
  555. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  556. }