i915_gem_tiling.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "linux/string.h"
  28. #include "linux/bitops.h"
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. /** @file i915_gem_tiling.c
  34. *
  35. * Support for managing tiling state of buffer objects.
  36. *
  37. * The idea behind tiling is to increase cache hit rates by rearranging
  38. * pixel data so that a group of pixel accesses are in the same cacheline.
  39. * Performance improvement from doing this on the back/depth buffer are on
  40. * the order of 30%.
  41. *
  42. * Intel architectures make this somewhat more complicated, though, by
  43. * adjustments made to addressing of data when the memory is in interleaved
  44. * mode (matched pairs of DIMMS) to improve memory bandwidth.
  45. * For interleaved memory, the CPU sends every sequential 64 bytes
  46. * to an alternate memory channel so it can get the bandwidth from both.
  47. *
  48. * The GPU also rearranges its accesses for increased bandwidth to interleaved
  49. * memory, and it matches what the CPU does for non-tiled. However, when tiled
  50. * it does it a little differently, since one walks addresses not just in the
  51. * X direction but also Y. So, along with alternating channels when bit
  52. * 6 of the address flips, it also alternates when other bits flip -- Bits 9
  53. * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
  54. * are common to both the 915 and 965-class hardware.
  55. *
  56. * The CPU also sometimes XORs in higher bits as well, to improve
  57. * bandwidth doing strided access like we do so frequently in graphics. This
  58. * is called "Channel XOR Randomization" in the MCH documentation. The result
  59. * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
  60. * decode.
  61. *
  62. * All of this bit 6 XORing has an effect on our memory management,
  63. * as we need to make sure that the 3d driver can correctly address object
  64. * contents.
  65. *
  66. * If we don't have interleaved memory, all tiling is safe and no swizzling is
  67. * required.
  68. *
  69. * When bit 17 is XORed in, we simply refuse to tile at all. Bit
  70. * 17 is not just a page offset, so as we page an objet out and back in,
  71. * individual pages in it will have different bit 17 addresses, resulting in
  72. * each 64 bytes being swapped with its neighbor!
  73. *
  74. * Otherwise, if interleaved, we have to tell the 3d driver what the address
  75. * swizzling it needs to do is, since it's writing with the CPU to the pages
  76. * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
  77. * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
  78. * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
  79. * to match what the GPU expects.
  80. */
  81. /**
  82. * Detects bit 6 swizzling of address lookup between IGD access and CPU
  83. * access through main memory.
  84. */
  85. void
  86. i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  90. uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  91. if (INTEL_INFO(dev)->gen >= 6) {
  92. uint32_t dimm_c0, dimm_c1;
  93. dimm_c0 = I915_READ(MAD_DIMM_C0);
  94. dimm_c1 = I915_READ(MAD_DIMM_C1);
  95. dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  96. dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  97. /* Enable swizzling when the channels are populated with
  98. * identically sized dimms. We don't need to check the 3rd
  99. * channel because no cpu with gpu attached ships in that
  100. * configuration. Also, swizzling only makes sense for 2
  101. * channels anyway. */
  102. if (dimm_c0 == dimm_c1) {
  103. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  104. swizzle_y = I915_BIT_6_SWIZZLE_9;
  105. } else {
  106. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  107. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  108. }
  109. } else if (IS_GEN5(dev)) {
  110. /* On Ironlake whatever DRAM config, GPU always do
  111. * same swizzling setup.
  112. */
  113. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  114. swizzle_y = I915_BIT_6_SWIZZLE_9;
  115. } else if (IS_GEN2(dev)) {
  116. /* As far as we know, the 865 doesn't have these bit 6
  117. * swizzling issues.
  118. */
  119. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  120. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  121. } else if (IS_MOBILE(dev) || (IS_GEN3(dev) && !IS_G33(dev))) {
  122. uint32_t dcc;
  123. /* On 9xx chipsets, channel interleave by the CPU is
  124. * determined by DCC. For single-channel, neither the CPU
  125. * nor the GPU do swizzling. For dual channel interleaved,
  126. * the GPU's interleave is bit 9 and 10 for X tiled, and bit
  127. * 9 for Y tiled. The CPU's interleave is independent, and
  128. * can be based on either bit 11 (haven't seen this yet) or
  129. * bit 17 (common).
  130. */
  131. dcc = I915_READ(DCC);
  132. switch (dcc & DCC_ADDRESSING_MODE_MASK) {
  133. case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
  134. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
  135. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  136. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  137. break;
  138. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
  139. if (dcc & DCC_CHANNEL_XOR_DISABLE) {
  140. /* This is the base swizzling by the GPU for
  141. * tiled buffers.
  142. */
  143. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  144. swizzle_y = I915_BIT_6_SWIZZLE_9;
  145. } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
  146. /* Bit 11 swizzling by the CPU in addition. */
  147. swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
  148. swizzle_y = I915_BIT_6_SWIZZLE_9_11;
  149. } else {
  150. /* Bit 17 swizzling by the CPU in addition. */
  151. swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
  152. swizzle_y = I915_BIT_6_SWIZZLE_9_17;
  153. }
  154. break;
  155. }
  156. if (dcc == 0xffffffff) {
  157. DRM_ERROR("Couldn't read from MCHBAR. "
  158. "Disabling tiling.\n");
  159. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  160. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  161. }
  162. } else {
  163. /* The 965, G33, and newer, have a very flexible memory
  164. * configuration. It will enable dual-channel mode
  165. * (interleaving) on as much memory as it can, and the GPU
  166. * will additionally sometimes enable different bit 6
  167. * swizzling for tiled objects from the CPU.
  168. *
  169. * Here's what I found on the G965:
  170. * slot fill memory size swizzling
  171. * 0A 0B 1A 1B 1-ch 2-ch
  172. * 512 0 0 0 512 0 O
  173. * 512 0 512 0 16 1008 X
  174. * 512 0 0 512 16 1008 X
  175. * 0 512 0 512 16 1008 X
  176. * 1024 1024 1024 0 2048 1024 O
  177. *
  178. * We could probably detect this based on either the DRB
  179. * matching, which was the case for the swizzling required in
  180. * the table above, or from the 1-ch value being less than
  181. * the minimum size of a rank.
  182. */
  183. if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
  184. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  185. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  186. } else {
  187. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  188. swizzle_y = I915_BIT_6_SWIZZLE_9;
  189. }
  190. }
  191. dev_priv->mm.bit_6_swizzle_x = swizzle_x;
  192. dev_priv->mm.bit_6_swizzle_y = swizzle_y;
  193. }
  194. /* Check pitch constriants for all chips & tiling formats */
  195. static bool
  196. i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
  197. {
  198. int tile_width;
  199. /* Linear is always fine */
  200. if (tiling_mode == I915_TILING_NONE)
  201. return true;
  202. if (IS_GEN2(dev) ||
  203. (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
  204. tile_width = 128;
  205. else
  206. tile_width = 512;
  207. /* check maximum stride & object size */
  208. if (INTEL_INFO(dev)->gen >= 4) {
  209. /* i965 stores the end address of the gtt mapping in the fence
  210. * reg, so dont bother to check the size */
  211. if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
  212. return false;
  213. } else {
  214. if (stride > 8192)
  215. return false;
  216. if (IS_GEN3(dev)) {
  217. if (size > I830_FENCE_MAX_SIZE_VAL << 20)
  218. return false;
  219. } else {
  220. if (size > I830_FENCE_MAX_SIZE_VAL << 19)
  221. return false;
  222. }
  223. }
  224. /* 965+ just needs multiples of tile width */
  225. if (INTEL_INFO(dev)->gen >= 4) {
  226. if (stride & (tile_width - 1))
  227. return false;
  228. return true;
  229. }
  230. /* Pre-965 needs power of two tile widths */
  231. if (stride < tile_width)
  232. return false;
  233. if (stride & (stride - 1))
  234. return false;
  235. return true;
  236. }
  237. /* Is the current GTT allocation valid for the change in tiling? */
  238. static bool
  239. i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
  240. {
  241. u32 size;
  242. if (tiling_mode == I915_TILING_NONE)
  243. return true;
  244. if (INTEL_INFO(obj->base.dev)->gen >= 4)
  245. return true;
  246. if (INTEL_INFO(obj->base.dev)->gen == 3) {
  247. if (obj->gtt_offset & ~I915_FENCE_START_MASK)
  248. return false;
  249. } else {
  250. if (obj->gtt_offset & ~I830_FENCE_START_MASK)
  251. return false;
  252. }
  253. /*
  254. * Previous chips need to be aligned to the size of the smallest
  255. * fence register that can contain the object.
  256. */
  257. if (INTEL_INFO(obj->base.dev)->gen == 3)
  258. size = 1024*1024;
  259. else
  260. size = 512*1024;
  261. while (size < obj->base.size)
  262. size <<= 1;
  263. if (obj->gtt_space->size != size)
  264. return false;
  265. if (obj->gtt_offset & (size - 1))
  266. return false;
  267. return true;
  268. }
  269. /**
  270. * Sets the tiling mode of an object, returning the required swizzling of
  271. * bit 6 of addresses in the object.
  272. */
  273. int
  274. i915_gem_set_tiling(struct drm_device *dev, void *data,
  275. struct drm_file *file)
  276. {
  277. struct drm_i915_gem_set_tiling *args = data;
  278. drm_i915_private_t *dev_priv = dev->dev_private;
  279. struct drm_i915_gem_object *obj;
  280. int ret = 0;
  281. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  282. if (&obj->base == NULL)
  283. return -ENOENT;
  284. if (!i915_tiling_ok(dev,
  285. args->stride, obj->base.size, args->tiling_mode)) {
  286. drm_gem_object_unreference_unlocked(&obj->base);
  287. return -EINVAL;
  288. }
  289. if (obj->pin_count) {
  290. drm_gem_object_unreference_unlocked(&obj->base);
  291. return -EBUSY;
  292. }
  293. if (args->tiling_mode == I915_TILING_NONE) {
  294. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  295. args->stride = 0;
  296. } else {
  297. if (args->tiling_mode == I915_TILING_X)
  298. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  299. else
  300. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  301. /* Hide bit 17 swizzling from the user. This prevents old Mesa
  302. * from aborting the application on sw fallbacks to bit 17,
  303. * and we use the pread/pwrite bit17 paths to swizzle for it.
  304. * If there was a user that was relying on the swizzle
  305. * information for drm_intel_bo_map()ed reads/writes this would
  306. * break it, but we don't have any of those.
  307. */
  308. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  309. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  310. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  311. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  312. /* If we can't handle the swizzling, make it untiled. */
  313. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
  314. args->tiling_mode = I915_TILING_NONE;
  315. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  316. args->stride = 0;
  317. }
  318. }
  319. mutex_lock(&dev->struct_mutex);
  320. if (args->tiling_mode != obj->tiling_mode ||
  321. args->stride != obj->stride) {
  322. /* We need to rebind the object if its current allocation
  323. * no longer meets the alignment restrictions for its new
  324. * tiling mode. Otherwise we can just leave it alone, but
  325. * need to ensure that any fence register is cleared.
  326. */
  327. i915_gem_release_mmap(obj);
  328. obj->map_and_fenceable =
  329. obj->gtt_space == NULL ||
  330. (obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end &&
  331. i915_gem_object_fence_ok(obj, args->tiling_mode));
  332. /* Rebind if we need a change of alignment */
  333. if (!obj->map_and_fenceable) {
  334. u32 unfenced_alignment =
  335. i915_gem_get_unfenced_gtt_alignment(dev,
  336. obj->base.size,
  337. args->tiling_mode);
  338. if (obj->gtt_offset & (unfenced_alignment - 1))
  339. ret = i915_gem_object_unbind(obj);
  340. }
  341. if (ret == 0) {
  342. obj->tiling_changed = true;
  343. obj->tiling_mode = args->tiling_mode;
  344. obj->stride = args->stride;
  345. }
  346. }
  347. /* we have to maintain this existing ABI... */
  348. args->stride = obj->stride;
  349. args->tiling_mode = obj->tiling_mode;
  350. drm_gem_object_unreference(&obj->base);
  351. mutex_unlock(&dev->struct_mutex);
  352. return ret;
  353. }
  354. /**
  355. * Returns the current tiling mode and required bit 6 swizzling for the object.
  356. */
  357. int
  358. i915_gem_get_tiling(struct drm_device *dev, void *data,
  359. struct drm_file *file)
  360. {
  361. struct drm_i915_gem_get_tiling *args = data;
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_i915_gem_object *obj;
  364. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  365. if (&obj->base == NULL)
  366. return -ENOENT;
  367. mutex_lock(&dev->struct_mutex);
  368. args->tiling_mode = obj->tiling_mode;
  369. switch (obj->tiling_mode) {
  370. case I915_TILING_X:
  371. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  372. break;
  373. case I915_TILING_Y:
  374. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  375. break;
  376. case I915_TILING_NONE:
  377. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  378. break;
  379. default:
  380. DRM_ERROR("unknown tiling mode\n");
  381. }
  382. /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
  383. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  384. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  385. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  386. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  387. drm_gem_object_unreference(&obj->base);
  388. mutex_unlock(&dev->struct_mutex);
  389. return 0;
  390. }
  391. /**
  392. * Swap every 64 bytes of this page around, to account for it having a new
  393. * bit 17 of its physical address and therefore being interpreted differently
  394. * by the GPU.
  395. */
  396. static void
  397. i915_gem_swizzle_page(struct page *page)
  398. {
  399. char temp[64];
  400. char *vaddr;
  401. int i;
  402. vaddr = kmap(page);
  403. for (i = 0; i < PAGE_SIZE; i += 128) {
  404. memcpy(temp, &vaddr[i], 64);
  405. memcpy(&vaddr[i], &vaddr[i + 64], 64);
  406. memcpy(&vaddr[i + 64], temp, 64);
  407. }
  408. kunmap(page);
  409. }
  410. void
  411. i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj)
  412. {
  413. int page_count = obj->base.size >> PAGE_SHIFT;
  414. int i;
  415. if (obj->bit_17 == NULL)
  416. return;
  417. for (i = 0; i < page_count; i++) {
  418. char new_bit_17 = page_to_phys(obj->pages[i]) >> 17;
  419. if ((new_bit_17 & 0x1) !=
  420. (test_bit(i, obj->bit_17) != 0)) {
  421. i915_gem_swizzle_page(obj->pages[i]);
  422. set_page_dirty(obj->pages[i]);
  423. }
  424. }
  425. }
  426. void
  427. i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj)
  428. {
  429. int page_count = obj->base.size >> PAGE_SHIFT;
  430. int i;
  431. if (obj->bit_17 == NULL) {
  432. obj->bit_17 = kmalloc(BITS_TO_LONGS(page_count) *
  433. sizeof(long), GFP_KERNEL);
  434. if (obj->bit_17 == NULL) {
  435. DRM_ERROR("Failed to allocate memory for bit 17 "
  436. "record\n");
  437. return;
  438. }
  439. }
  440. for (i = 0; i < page_count; i++) {
  441. if (page_to_phys(obj->pages[i]) & (1 << 17))
  442. __set_bit(i, obj->bit_17);
  443. else
  444. __clear_bit(i, obj->bit_17);
  445. }
  446. }