i915_dma.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <linux/module.h>
  44. #include <acpi/video.h>
  45. static void i915_write_hws_pga(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. u32 addr;
  49. addr = dev_priv->status_page_dmah->busaddr;
  50. if (INTEL_INFO(dev)->gen >= 4)
  51. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  52. I915_WRITE(HWS_PGA, addr);
  53. }
  54. /**
  55. * Sets up the hardware status page for devices that need a physical address
  56. * in the register.
  57. */
  58. static int i915_init_phys_hws(struct drm_device *dev)
  59. {
  60. drm_i915_private_t *dev_priv = dev->dev_private;
  61. /* Program Hardware Status Page */
  62. dev_priv->status_page_dmah =
  63. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  64. if (!dev_priv->status_page_dmah) {
  65. DRM_ERROR("Can not allocate hardware status page\n");
  66. return -ENOMEM;
  67. }
  68. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  69. 0, PAGE_SIZE);
  70. i915_write_hws_pga(dev);
  71. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  72. return 0;
  73. }
  74. /**
  75. * Frees the hardware status page, whether it's a physical address or a virtual
  76. * address set up by the X Server.
  77. */
  78. static void i915_free_hws(struct drm_device *dev)
  79. {
  80. drm_i915_private_t *dev_priv = dev->dev_private;
  81. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  82. if (dev_priv->status_page_dmah) {
  83. drm_pci_free(dev, dev_priv->status_page_dmah);
  84. dev_priv->status_page_dmah = NULL;
  85. }
  86. if (ring->status_page.gfx_addr) {
  87. ring->status_page.gfx_addr = 0;
  88. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  89. }
  90. /* Need to rewrite hardware status page */
  91. I915_WRITE(HWS_PGA, 0x1ffff000);
  92. }
  93. void i915_kernel_lost_context(struct drm_device * dev)
  94. {
  95. drm_i915_private_t *dev_priv = dev->dev_private;
  96. struct drm_i915_master_private *master_priv;
  97. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  98. /*
  99. * We should never lose context on the ring with modesetting
  100. * as we don't expose it to userspace
  101. */
  102. if (drm_core_check_feature(dev, DRIVER_MODESET))
  103. return;
  104. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  105. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  106. ring->space = ring->head - (ring->tail + 8);
  107. if (ring->space < 0)
  108. ring->space += ring->size;
  109. if (!dev->primary->master)
  110. return;
  111. master_priv = dev->primary->master->driver_priv;
  112. if (ring->head == ring->tail && master_priv->sarea_priv)
  113. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  114. }
  115. static int i915_dma_cleanup(struct drm_device * dev)
  116. {
  117. drm_i915_private_t *dev_priv = dev->dev_private;
  118. int i;
  119. /* Make sure interrupts are disabled here because the uninstall ioctl
  120. * may not have been called from userspace and after dev_private
  121. * is freed, it's too late.
  122. */
  123. if (dev->irq_enabled)
  124. drm_irq_uninstall(dev);
  125. mutex_lock(&dev->struct_mutex);
  126. for (i = 0; i < I915_NUM_RINGS; i++)
  127. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  128. mutex_unlock(&dev->struct_mutex);
  129. /* Clear the HWS virtual address at teardown */
  130. if (I915_NEED_GFX_HWS(dev))
  131. i915_free_hws(dev);
  132. return 0;
  133. }
  134. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  135. {
  136. drm_i915_private_t *dev_priv = dev->dev_private;
  137. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  138. int ret;
  139. master_priv->sarea = drm_getsarea(dev);
  140. if (master_priv->sarea) {
  141. master_priv->sarea_priv = (drm_i915_sarea_t *)
  142. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  143. } else {
  144. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  145. }
  146. if (init->ring_size != 0) {
  147. if (LP_RING(dev_priv)->obj != NULL) {
  148. i915_dma_cleanup(dev);
  149. DRM_ERROR("Client tried to initialize ringbuffer in "
  150. "GEM mode\n");
  151. return -EINVAL;
  152. }
  153. ret = intel_render_ring_init_dri(dev,
  154. init->ring_start,
  155. init->ring_size);
  156. if (ret) {
  157. i915_dma_cleanup(dev);
  158. return ret;
  159. }
  160. }
  161. dev_priv->cpp = init->cpp;
  162. dev_priv->back_offset = init->back_offset;
  163. dev_priv->front_offset = init->front_offset;
  164. dev_priv->current_page = 0;
  165. if (master_priv->sarea_priv)
  166. master_priv->sarea_priv->pf_current_page = 0;
  167. /* Allow hardware batchbuffers unless told otherwise.
  168. */
  169. dev_priv->allow_batchbuffer = 1;
  170. return 0;
  171. }
  172. static int i915_dma_resume(struct drm_device * dev)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  176. DRM_DEBUG_DRIVER("%s\n", __func__);
  177. if (ring->map.handle == NULL) {
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. /* Program Hardware Status Page */
  183. if (!ring->status_page.page_addr) {
  184. DRM_ERROR("Can not find hardware status page\n");
  185. return -EINVAL;
  186. }
  187. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  188. ring->status_page.page_addr);
  189. if (ring->status_page.gfx_addr != 0)
  190. intel_ring_setup_status_page(ring);
  191. else
  192. i915_write_hws_pga(dev);
  193. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(struct drm_device *dev, void *data,
  197. struct drm_file *file_priv)
  198. {
  199. drm_i915_init_t *init = data;
  200. int retcode = 0;
  201. switch (init->func) {
  202. case I915_INIT_DMA:
  203. retcode = i915_initialize(dev, init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  282. {
  283. drm_i915_private_t *dev_priv = dev->dev_private;
  284. int i, ret;
  285. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  286. return -EINVAL;
  287. for (i = 0; i < dwords;) {
  288. int sz = validate_cmd(buffer[i]);
  289. if (sz == 0 || i + sz > dwords)
  290. return -EINVAL;
  291. i += sz;
  292. }
  293. ret = BEGIN_LP_RING((dwords+1)&~1);
  294. if (ret)
  295. return ret;
  296. for (i = 0; i < dwords; i++)
  297. OUT_RING(buffer[i]);
  298. if (dwords & 1)
  299. OUT_RING(0);
  300. ADVANCE_LP_RING();
  301. return 0;
  302. }
  303. int
  304. i915_emit_box(struct drm_device *dev,
  305. struct drm_clip_rect *box,
  306. int DR1, int DR4)
  307. {
  308. struct drm_i915_private *dev_priv = dev->dev_private;
  309. int ret;
  310. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  311. box->y2 <= 0 || box->x2 <= 0) {
  312. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  313. box->x1, box->y1, box->x2, box->y2);
  314. return -EINVAL;
  315. }
  316. if (INTEL_INFO(dev)->gen >= 4) {
  317. ret = BEGIN_LP_RING(4);
  318. if (ret)
  319. return ret;
  320. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  321. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  322. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  323. OUT_RING(DR4);
  324. } else {
  325. ret = BEGIN_LP_RING(6);
  326. if (ret)
  327. return ret;
  328. OUT_RING(GFX_OP_DRAWRECT_INFO);
  329. OUT_RING(DR1);
  330. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  331. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  332. OUT_RING(DR4);
  333. OUT_RING(0);
  334. }
  335. ADVANCE_LP_RING();
  336. return 0;
  337. }
  338. /* XXX: Emitting the counter should really be moved to part of the IRQ
  339. * emit. For now, do it in both places:
  340. */
  341. static void i915_emit_breadcrumb(struct drm_device *dev)
  342. {
  343. drm_i915_private_t *dev_priv = dev->dev_private;
  344. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  345. dev_priv->counter++;
  346. if (dev_priv->counter > 0x7FFFFFFFUL)
  347. dev_priv->counter = 0;
  348. if (master_priv->sarea_priv)
  349. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  350. if (BEGIN_LP_RING(4) == 0) {
  351. OUT_RING(MI_STORE_DWORD_INDEX);
  352. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  353. OUT_RING(dev_priv->counter);
  354. OUT_RING(0);
  355. ADVANCE_LP_RING();
  356. }
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, &cliprects[i],
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. struct drm_i915_private *dev_priv = dev->dev_private;
  390. int nbox = batch->num_cliprects;
  391. int i, count, ret;
  392. if ((batch->start | batch->used) & 0x7) {
  393. DRM_ERROR("alignment");
  394. return -EINVAL;
  395. }
  396. i915_kernel_lost_context(dev);
  397. count = nbox ? nbox : 1;
  398. for (i = 0; i < count; i++) {
  399. if (i < nbox) {
  400. ret = i915_emit_box(dev, &cliprects[i],
  401. batch->DR1, batch->DR4);
  402. if (ret)
  403. return ret;
  404. }
  405. if (!IS_I830(dev) && !IS_845G(dev)) {
  406. ret = BEGIN_LP_RING(2);
  407. if (ret)
  408. return ret;
  409. if (INTEL_INFO(dev)->gen >= 4) {
  410. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  411. OUT_RING(batch->start);
  412. } else {
  413. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  414. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  415. }
  416. } else {
  417. ret = BEGIN_LP_RING(4);
  418. if (ret)
  419. return ret;
  420. OUT_RING(MI_BATCH_BUFFER);
  421. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  422. OUT_RING(batch->start + batch->used - 4);
  423. OUT_RING(0);
  424. }
  425. ADVANCE_LP_RING();
  426. }
  427. if (IS_G4X(dev) || IS_GEN5(dev)) {
  428. if (BEGIN_LP_RING(2) == 0) {
  429. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  430. OUT_RING(MI_NOOP);
  431. ADVANCE_LP_RING();
  432. }
  433. }
  434. i915_emit_breadcrumb(dev);
  435. return 0;
  436. }
  437. static int i915_dispatch_flip(struct drm_device * dev)
  438. {
  439. drm_i915_private_t *dev_priv = dev->dev_private;
  440. struct drm_i915_master_private *master_priv =
  441. dev->primary->master->driver_priv;
  442. int ret;
  443. if (!master_priv->sarea_priv)
  444. return -EINVAL;
  445. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  446. __func__,
  447. dev_priv->current_page,
  448. master_priv->sarea_priv->pf_current_page);
  449. i915_kernel_lost_context(dev);
  450. ret = BEGIN_LP_RING(10);
  451. if (ret)
  452. return ret;
  453. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  454. OUT_RING(0);
  455. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  456. OUT_RING(0);
  457. if (dev_priv->current_page == 0) {
  458. OUT_RING(dev_priv->back_offset);
  459. dev_priv->current_page = 1;
  460. } else {
  461. OUT_RING(dev_priv->front_offset);
  462. dev_priv->current_page = 0;
  463. }
  464. OUT_RING(0);
  465. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  466. OUT_RING(0);
  467. ADVANCE_LP_RING();
  468. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  469. if (BEGIN_LP_RING(4) == 0) {
  470. OUT_RING(MI_STORE_DWORD_INDEX);
  471. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  472. OUT_RING(dev_priv->counter);
  473. OUT_RING(0);
  474. ADVANCE_LP_RING();
  475. }
  476. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  477. return 0;
  478. }
  479. static int i915_quiescent(struct drm_device *dev)
  480. {
  481. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  482. i915_kernel_lost_context(dev);
  483. return intel_wait_ring_idle(ring);
  484. }
  485. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  486. struct drm_file *file_priv)
  487. {
  488. int ret;
  489. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  490. mutex_lock(&dev->struct_mutex);
  491. ret = i915_quiescent(dev);
  492. mutex_unlock(&dev->struct_mutex);
  493. return ret;
  494. }
  495. static int i915_batchbuffer(struct drm_device *dev, void *data,
  496. struct drm_file *file_priv)
  497. {
  498. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  499. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  500. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  501. master_priv->sarea_priv;
  502. drm_i915_batchbuffer_t *batch = data;
  503. int ret;
  504. struct drm_clip_rect *cliprects = NULL;
  505. if (!dev_priv->allow_batchbuffer) {
  506. DRM_ERROR("Batchbuffer ioctl disabled\n");
  507. return -EINVAL;
  508. }
  509. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  510. batch->start, batch->used, batch->num_cliprects);
  511. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  512. if (batch->num_cliprects < 0)
  513. return -EINVAL;
  514. if (batch->num_cliprects) {
  515. cliprects = kcalloc(batch->num_cliprects,
  516. sizeof(struct drm_clip_rect),
  517. GFP_KERNEL);
  518. if (cliprects == NULL)
  519. return -ENOMEM;
  520. ret = copy_from_user(cliprects, batch->cliprects,
  521. batch->num_cliprects *
  522. sizeof(struct drm_clip_rect));
  523. if (ret != 0) {
  524. ret = -EFAULT;
  525. goto fail_free;
  526. }
  527. }
  528. mutex_lock(&dev->struct_mutex);
  529. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  530. mutex_unlock(&dev->struct_mutex);
  531. if (sarea_priv)
  532. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  533. fail_free:
  534. kfree(cliprects);
  535. return ret;
  536. }
  537. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  538. struct drm_file *file_priv)
  539. {
  540. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  541. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  542. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  543. master_priv->sarea_priv;
  544. drm_i915_cmdbuffer_t *cmdbuf = data;
  545. struct drm_clip_rect *cliprects = NULL;
  546. void *batch_data;
  547. int ret;
  548. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  549. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  550. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  551. if (cmdbuf->num_cliprects < 0)
  552. return -EINVAL;
  553. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  554. if (batch_data == NULL)
  555. return -ENOMEM;
  556. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  557. if (ret != 0) {
  558. ret = -EFAULT;
  559. goto fail_batch_free;
  560. }
  561. if (cmdbuf->num_cliprects) {
  562. cliprects = kcalloc(cmdbuf->num_cliprects,
  563. sizeof(struct drm_clip_rect), GFP_KERNEL);
  564. if (cliprects == NULL) {
  565. ret = -ENOMEM;
  566. goto fail_batch_free;
  567. }
  568. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  569. cmdbuf->num_cliprects *
  570. sizeof(struct drm_clip_rect));
  571. if (ret != 0) {
  572. ret = -EFAULT;
  573. goto fail_clip_free;
  574. }
  575. }
  576. mutex_lock(&dev->struct_mutex);
  577. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  578. mutex_unlock(&dev->struct_mutex);
  579. if (ret) {
  580. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  581. goto fail_clip_free;
  582. }
  583. if (sarea_priv)
  584. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  585. fail_clip_free:
  586. kfree(cliprects);
  587. fail_batch_free:
  588. kfree(batch_data);
  589. return ret;
  590. }
  591. static int i915_flip_bufs(struct drm_device *dev, void *data,
  592. struct drm_file *file_priv)
  593. {
  594. int ret;
  595. DRM_DEBUG_DRIVER("%s\n", __func__);
  596. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  597. mutex_lock(&dev->struct_mutex);
  598. ret = i915_dispatch_flip(dev);
  599. mutex_unlock(&dev->struct_mutex);
  600. return ret;
  601. }
  602. static int i915_getparam(struct drm_device *dev, void *data,
  603. struct drm_file *file_priv)
  604. {
  605. drm_i915_private_t *dev_priv = dev->dev_private;
  606. drm_i915_getparam_t *param = data;
  607. int value;
  608. if (!dev_priv) {
  609. DRM_ERROR("called with no initialization\n");
  610. return -EINVAL;
  611. }
  612. switch (param->param) {
  613. case I915_PARAM_IRQ_ACTIVE:
  614. value = dev->pdev->irq ? 1 : 0;
  615. break;
  616. case I915_PARAM_ALLOW_BATCHBUFFER:
  617. value = dev_priv->allow_batchbuffer ? 1 : 0;
  618. break;
  619. case I915_PARAM_LAST_DISPATCH:
  620. value = READ_BREADCRUMB(dev_priv);
  621. break;
  622. case I915_PARAM_CHIPSET_ID:
  623. value = dev->pci_device;
  624. break;
  625. case I915_PARAM_HAS_GEM:
  626. value = dev_priv->has_gem;
  627. break;
  628. case I915_PARAM_NUM_FENCES_AVAIL:
  629. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  630. break;
  631. case I915_PARAM_HAS_OVERLAY:
  632. value = dev_priv->overlay ? 1 : 0;
  633. break;
  634. case I915_PARAM_HAS_PAGEFLIPPING:
  635. value = 1;
  636. break;
  637. case I915_PARAM_HAS_EXECBUF2:
  638. /* depends on GEM */
  639. value = dev_priv->has_gem;
  640. break;
  641. case I915_PARAM_HAS_BSD:
  642. value = HAS_BSD(dev);
  643. break;
  644. case I915_PARAM_HAS_BLT:
  645. value = HAS_BLT(dev);
  646. break;
  647. case I915_PARAM_HAS_RELAXED_FENCING:
  648. value = 1;
  649. break;
  650. case I915_PARAM_HAS_COHERENT_RINGS:
  651. value = 1;
  652. break;
  653. case I915_PARAM_HAS_EXEC_CONSTANTS:
  654. value = INTEL_INFO(dev)->gen >= 4;
  655. break;
  656. case I915_PARAM_HAS_RELAXED_DELTA:
  657. value = 1;
  658. break;
  659. case I915_PARAM_HAS_GEN7_SOL_RESET:
  660. value = 1;
  661. break;
  662. case I915_PARAM_HAS_LLC:
  663. value = HAS_LLC(dev);
  664. break;
  665. default:
  666. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  667. param->param);
  668. return -EINVAL;
  669. }
  670. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  671. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  672. return -EFAULT;
  673. }
  674. return 0;
  675. }
  676. static int i915_setparam(struct drm_device *dev, void *data,
  677. struct drm_file *file_priv)
  678. {
  679. drm_i915_private_t *dev_priv = dev->dev_private;
  680. drm_i915_setparam_t *param = data;
  681. if (!dev_priv) {
  682. DRM_ERROR("called with no initialization\n");
  683. return -EINVAL;
  684. }
  685. switch (param->param) {
  686. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  687. break;
  688. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  689. dev_priv->tex_lru_log_granularity = param->value;
  690. break;
  691. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  692. dev_priv->allow_batchbuffer = param->value;
  693. break;
  694. case I915_SETPARAM_NUM_USED_FENCES:
  695. if (param->value > dev_priv->num_fence_regs ||
  696. param->value < 0)
  697. return -EINVAL;
  698. /* Userspace can use first N regs */
  699. dev_priv->fence_reg_start = param->value;
  700. break;
  701. default:
  702. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  703. param->param);
  704. return -EINVAL;
  705. }
  706. return 0;
  707. }
  708. static int i915_set_status_page(struct drm_device *dev, void *data,
  709. struct drm_file *file_priv)
  710. {
  711. drm_i915_private_t *dev_priv = dev->dev_private;
  712. drm_i915_hws_addr_t *hws = data;
  713. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  714. if (!I915_NEED_GFX_HWS(dev))
  715. return -EINVAL;
  716. if (!dev_priv) {
  717. DRM_ERROR("called with no initialization\n");
  718. return -EINVAL;
  719. }
  720. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  721. WARN(1, "tried to set status page when mode setting active\n");
  722. return 0;
  723. }
  724. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  725. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  726. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  727. dev_priv->hws_map.size = 4*1024;
  728. dev_priv->hws_map.type = 0;
  729. dev_priv->hws_map.flags = 0;
  730. dev_priv->hws_map.mtrr = 0;
  731. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  732. if (dev_priv->hws_map.handle == NULL) {
  733. i915_dma_cleanup(dev);
  734. ring->status_page.gfx_addr = 0;
  735. DRM_ERROR("can not ioremap virtual address for"
  736. " G33 hw status page\n");
  737. return -ENOMEM;
  738. }
  739. ring->status_page.page_addr =
  740. (void __force __iomem *)dev_priv->hws_map.handle;
  741. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  742. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  743. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  744. ring->status_page.gfx_addr);
  745. DRM_DEBUG_DRIVER("load hws at %p\n",
  746. ring->status_page.page_addr);
  747. return 0;
  748. }
  749. static int i915_get_bridge_dev(struct drm_device *dev)
  750. {
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  753. if (!dev_priv->bridge_dev) {
  754. DRM_ERROR("bridge device not found\n");
  755. return -1;
  756. }
  757. return 0;
  758. }
  759. #define MCHBAR_I915 0x44
  760. #define MCHBAR_I965 0x48
  761. #define MCHBAR_SIZE (4*4096)
  762. #define DEVEN_REG 0x54
  763. #define DEVEN_MCHBAR_EN (1 << 28)
  764. /* Allocate space for the MCH regs if needed, return nonzero on error */
  765. static int
  766. intel_alloc_mchbar_resource(struct drm_device *dev)
  767. {
  768. drm_i915_private_t *dev_priv = dev->dev_private;
  769. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  770. u32 temp_lo, temp_hi = 0;
  771. u64 mchbar_addr;
  772. int ret;
  773. if (INTEL_INFO(dev)->gen >= 4)
  774. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  775. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  776. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  777. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  778. #ifdef CONFIG_PNP
  779. if (mchbar_addr &&
  780. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  781. return 0;
  782. #endif
  783. /* Get some space for it */
  784. dev_priv->mch_res.name = "i915 MCHBAR";
  785. dev_priv->mch_res.flags = IORESOURCE_MEM;
  786. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  787. &dev_priv->mch_res,
  788. MCHBAR_SIZE, MCHBAR_SIZE,
  789. PCIBIOS_MIN_MEM,
  790. 0, pcibios_align_resource,
  791. dev_priv->bridge_dev);
  792. if (ret) {
  793. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  794. dev_priv->mch_res.start = 0;
  795. return ret;
  796. }
  797. if (INTEL_INFO(dev)->gen >= 4)
  798. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  799. upper_32_bits(dev_priv->mch_res.start));
  800. pci_write_config_dword(dev_priv->bridge_dev, reg,
  801. lower_32_bits(dev_priv->mch_res.start));
  802. return 0;
  803. }
  804. /* Setup MCHBAR if possible, return true if we should disable it again */
  805. static void
  806. intel_setup_mchbar(struct drm_device *dev)
  807. {
  808. drm_i915_private_t *dev_priv = dev->dev_private;
  809. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  810. u32 temp;
  811. bool enabled;
  812. dev_priv->mchbar_need_disable = false;
  813. if (IS_I915G(dev) || IS_I915GM(dev)) {
  814. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  815. enabled = !!(temp & DEVEN_MCHBAR_EN);
  816. } else {
  817. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  818. enabled = temp & 1;
  819. }
  820. /* If it's already enabled, don't have to do anything */
  821. if (enabled)
  822. return;
  823. if (intel_alloc_mchbar_resource(dev))
  824. return;
  825. dev_priv->mchbar_need_disable = true;
  826. /* Space is allocated or reserved, so enable it. */
  827. if (IS_I915G(dev) || IS_I915GM(dev)) {
  828. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  829. temp | DEVEN_MCHBAR_EN);
  830. } else {
  831. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  832. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  833. }
  834. }
  835. static void
  836. intel_teardown_mchbar(struct drm_device *dev)
  837. {
  838. drm_i915_private_t *dev_priv = dev->dev_private;
  839. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  840. u32 temp;
  841. if (dev_priv->mchbar_need_disable) {
  842. if (IS_I915G(dev) || IS_I915GM(dev)) {
  843. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  844. temp &= ~DEVEN_MCHBAR_EN;
  845. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  846. } else {
  847. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  848. temp &= ~1;
  849. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  850. }
  851. }
  852. if (dev_priv->mch_res.start)
  853. release_resource(&dev_priv->mch_res);
  854. }
  855. #define PTE_ADDRESS_MASK 0xfffff000
  856. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  857. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  858. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  859. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  860. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  861. #define PTE_VALID (1 << 0)
  862. /**
  863. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  864. * a physical one
  865. * @dev: drm device
  866. * @offset: address to translate
  867. *
  868. * Some chip functions require allocations from stolen space and need the
  869. * physical address of the memory in question.
  870. */
  871. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  872. {
  873. struct drm_i915_private *dev_priv = dev->dev_private;
  874. struct pci_dev *pdev = dev_priv->bridge_dev;
  875. u32 base;
  876. #if 0
  877. /* On the machines I have tested the Graphics Base of Stolen Memory
  878. * is unreliable, so compute the base by subtracting the stolen memory
  879. * from the Top of Low Usable DRAM which is where the BIOS places
  880. * the graphics stolen memory.
  881. */
  882. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  883. /* top 32bits are reserved = 0 */
  884. pci_read_config_dword(pdev, 0xA4, &base);
  885. } else {
  886. /* XXX presume 8xx is the same as i915 */
  887. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  888. }
  889. #else
  890. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  891. u16 val;
  892. pci_read_config_word(pdev, 0xb0, &val);
  893. base = val >> 4 << 20;
  894. } else {
  895. u8 val;
  896. pci_read_config_byte(pdev, 0x9c, &val);
  897. base = val >> 3 << 27;
  898. }
  899. base -= dev_priv->mm.gtt->stolen_size;
  900. #endif
  901. return base + offset;
  902. }
  903. static void i915_warn_stolen(struct drm_device *dev)
  904. {
  905. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  906. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  907. }
  908. static void i915_setup_compression(struct drm_device *dev, int size)
  909. {
  910. struct drm_i915_private *dev_priv = dev->dev_private;
  911. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  912. unsigned long cfb_base;
  913. unsigned long ll_base = 0;
  914. /* Just in case the BIOS is doing something questionable. */
  915. intel_disable_fbc(dev);
  916. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  917. if (compressed_fb)
  918. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  919. if (!compressed_fb)
  920. goto err;
  921. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  922. if (!cfb_base)
  923. goto err_fb;
  924. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  925. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  926. 4096, 4096, 0);
  927. if (compressed_llb)
  928. compressed_llb = drm_mm_get_block(compressed_llb,
  929. 4096, 4096);
  930. if (!compressed_llb)
  931. goto err_fb;
  932. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  933. if (!ll_base)
  934. goto err_llb;
  935. }
  936. dev_priv->cfb_size = size;
  937. dev_priv->compressed_fb = compressed_fb;
  938. if (HAS_PCH_SPLIT(dev))
  939. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  940. else if (IS_GM45(dev)) {
  941. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  942. } else {
  943. I915_WRITE(FBC_CFB_BASE, cfb_base);
  944. I915_WRITE(FBC_LL_BASE, ll_base);
  945. dev_priv->compressed_llb = compressed_llb;
  946. }
  947. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  948. cfb_base, ll_base, size >> 20);
  949. return;
  950. err_llb:
  951. drm_mm_put_block(compressed_llb);
  952. err_fb:
  953. drm_mm_put_block(compressed_fb);
  954. err:
  955. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  956. i915_warn_stolen(dev);
  957. }
  958. static void i915_cleanup_compression(struct drm_device *dev)
  959. {
  960. struct drm_i915_private *dev_priv = dev->dev_private;
  961. drm_mm_put_block(dev_priv->compressed_fb);
  962. if (dev_priv->compressed_llb)
  963. drm_mm_put_block(dev_priv->compressed_llb);
  964. }
  965. /* true = enable decode, false = disable decoder */
  966. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  967. {
  968. struct drm_device *dev = cookie;
  969. intel_modeset_vga_set_state(dev, state);
  970. if (state)
  971. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  972. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  973. else
  974. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  975. }
  976. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  977. {
  978. struct drm_device *dev = pci_get_drvdata(pdev);
  979. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  980. if (state == VGA_SWITCHEROO_ON) {
  981. printk(KERN_INFO "i915: switched on\n");
  982. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  983. /* i915 resume handler doesn't set to D0 */
  984. pci_set_power_state(dev->pdev, PCI_D0);
  985. i915_resume(dev);
  986. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  987. } else {
  988. printk(KERN_ERR "i915: switched off\n");
  989. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  990. i915_suspend(dev, pmm);
  991. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  992. }
  993. }
  994. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  995. {
  996. struct drm_device *dev = pci_get_drvdata(pdev);
  997. bool can_switch;
  998. spin_lock(&dev->count_lock);
  999. can_switch = (dev->open_count == 0);
  1000. spin_unlock(&dev->count_lock);
  1001. return can_switch;
  1002. }
  1003. static bool
  1004. intel_enable_ppgtt(struct drm_device *dev)
  1005. {
  1006. if (i915_enable_ppgtt >= 0)
  1007. return i915_enable_ppgtt;
  1008. #ifdef CONFIG_INTEL_IOMMU
  1009. /* Disable ppgtt on SNB if VT-d is on. */
  1010. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  1011. return false;
  1012. #endif
  1013. return true;
  1014. }
  1015. static int i915_load_gem_init(struct drm_device *dev)
  1016. {
  1017. struct drm_i915_private *dev_priv = dev->dev_private;
  1018. unsigned long prealloc_size, gtt_size, mappable_size;
  1019. int ret;
  1020. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1021. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1022. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1023. /* Basic memrange allocator for stolen space */
  1024. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1025. mutex_lock(&dev->struct_mutex);
  1026. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  1027. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  1028. * aperture accordingly when using aliasing ppgtt. */
  1029. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  1030. /* For paranoia keep the guard page in between. */
  1031. gtt_size -= PAGE_SIZE;
  1032. i915_gem_do_init(dev, 0, mappable_size, gtt_size);
  1033. ret = i915_gem_init_aliasing_ppgtt(dev);
  1034. if (ret) {
  1035. mutex_unlock(&dev->struct_mutex);
  1036. return ret;
  1037. }
  1038. } else {
  1039. /* Let GEM Manage all of the aperture.
  1040. *
  1041. * However, leave one page at the end still bound to the scratch
  1042. * page. There are a number of places where the hardware
  1043. * apparently prefetches past the end of the object, and we've
  1044. * seen multiple hangs with the GPU head pointer stuck in a
  1045. * batchbuffer bound at the last page of the aperture. One page
  1046. * should be enough to keep any prefetching inside of the
  1047. * aperture.
  1048. */
  1049. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1050. }
  1051. ret = i915_gem_init_hw(dev);
  1052. mutex_unlock(&dev->struct_mutex);
  1053. if (ret) {
  1054. i915_gem_cleanup_aliasing_ppgtt(dev);
  1055. return ret;
  1056. }
  1057. /* Try to set up FBC with a reasonable compressed buffer size */
  1058. if (I915_HAS_FBC(dev) && i915_powersave) {
  1059. int cfb_size;
  1060. /* Leave 1M for line length buffer & misc. */
  1061. /* Try to get a 32M buffer... */
  1062. if (prealloc_size > (36*1024*1024))
  1063. cfb_size = 32*1024*1024;
  1064. else /* fall back to 7/8 of the stolen space */
  1065. cfb_size = prealloc_size * 7 / 8;
  1066. i915_setup_compression(dev, cfb_size);
  1067. }
  1068. /* Allow hardware batchbuffers unless told otherwise. */
  1069. dev_priv->allow_batchbuffer = 1;
  1070. return 0;
  1071. }
  1072. static int i915_load_modeset_init(struct drm_device *dev)
  1073. {
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. int ret;
  1076. ret = intel_parse_bios(dev);
  1077. if (ret)
  1078. DRM_INFO("failed to find VBIOS tables\n");
  1079. /* If we have > 1 VGA cards, then we need to arbitrate access
  1080. * to the common VGA resources.
  1081. *
  1082. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1083. * then we do not take part in VGA arbitration and the
  1084. * vga_client_register() fails with -ENODEV.
  1085. */
  1086. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1087. if (ret && ret != -ENODEV)
  1088. goto out;
  1089. intel_register_dsm_handler();
  1090. ret = vga_switcheroo_register_client(dev->pdev,
  1091. i915_switcheroo_set_state,
  1092. NULL,
  1093. i915_switcheroo_can_switch);
  1094. if (ret)
  1095. goto cleanup_vga_client;
  1096. /* IIR "flip pending" bit means done if this bit is set */
  1097. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1098. dev_priv->flip_pending_is_done = true;
  1099. intel_modeset_init(dev);
  1100. ret = i915_load_gem_init(dev);
  1101. if (ret)
  1102. goto cleanup_vga_switcheroo;
  1103. intel_modeset_gem_init(dev);
  1104. ret = drm_irq_install(dev);
  1105. if (ret)
  1106. goto cleanup_gem;
  1107. /* Always safe in the mode setting case. */
  1108. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1109. dev->vblank_disable_allowed = 1;
  1110. ret = intel_fbdev_init(dev);
  1111. if (ret)
  1112. goto cleanup_irq;
  1113. drm_kms_helper_poll_init(dev);
  1114. /* We're off and running w/KMS */
  1115. dev_priv->mm.suspended = 0;
  1116. return 0;
  1117. cleanup_irq:
  1118. drm_irq_uninstall(dev);
  1119. cleanup_gem:
  1120. mutex_lock(&dev->struct_mutex);
  1121. i915_gem_cleanup_ringbuffer(dev);
  1122. mutex_unlock(&dev->struct_mutex);
  1123. i915_gem_cleanup_aliasing_ppgtt(dev);
  1124. cleanup_vga_switcheroo:
  1125. vga_switcheroo_unregister_client(dev->pdev);
  1126. cleanup_vga_client:
  1127. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1128. out:
  1129. return ret;
  1130. }
  1131. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1132. {
  1133. struct drm_i915_master_private *master_priv;
  1134. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1135. if (!master_priv)
  1136. return -ENOMEM;
  1137. master->driver_priv = master_priv;
  1138. return 0;
  1139. }
  1140. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1141. {
  1142. struct drm_i915_master_private *master_priv = master->driver_priv;
  1143. if (!master_priv)
  1144. return;
  1145. kfree(master_priv);
  1146. master->driver_priv = NULL;
  1147. }
  1148. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1149. {
  1150. drm_i915_private_t *dev_priv = dev->dev_private;
  1151. u32 tmp;
  1152. tmp = I915_READ(CLKCFG);
  1153. switch (tmp & CLKCFG_FSB_MASK) {
  1154. case CLKCFG_FSB_533:
  1155. dev_priv->fsb_freq = 533; /* 133*4 */
  1156. break;
  1157. case CLKCFG_FSB_800:
  1158. dev_priv->fsb_freq = 800; /* 200*4 */
  1159. break;
  1160. case CLKCFG_FSB_667:
  1161. dev_priv->fsb_freq = 667; /* 167*4 */
  1162. break;
  1163. case CLKCFG_FSB_400:
  1164. dev_priv->fsb_freq = 400; /* 100*4 */
  1165. break;
  1166. }
  1167. switch (tmp & CLKCFG_MEM_MASK) {
  1168. case CLKCFG_MEM_533:
  1169. dev_priv->mem_freq = 533;
  1170. break;
  1171. case CLKCFG_MEM_667:
  1172. dev_priv->mem_freq = 667;
  1173. break;
  1174. case CLKCFG_MEM_800:
  1175. dev_priv->mem_freq = 800;
  1176. break;
  1177. }
  1178. /* detect pineview DDR3 setting */
  1179. tmp = I915_READ(CSHRDDR3CTL);
  1180. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1181. }
  1182. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1183. {
  1184. drm_i915_private_t *dev_priv = dev->dev_private;
  1185. u16 ddrpll, csipll;
  1186. ddrpll = I915_READ16(DDRMPLL1);
  1187. csipll = I915_READ16(CSIPLL0);
  1188. switch (ddrpll & 0xff) {
  1189. case 0xc:
  1190. dev_priv->mem_freq = 800;
  1191. break;
  1192. case 0x10:
  1193. dev_priv->mem_freq = 1066;
  1194. break;
  1195. case 0x14:
  1196. dev_priv->mem_freq = 1333;
  1197. break;
  1198. case 0x18:
  1199. dev_priv->mem_freq = 1600;
  1200. break;
  1201. default:
  1202. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1203. ddrpll & 0xff);
  1204. dev_priv->mem_freq = 0;
  1205. break;
  1206. }
  1207. dev_priv->r_t = dev_priv->mem_freq;
  1208. switch (csipll & 0x3ff) {
  1209. case 0x00c:
  1210. dev_priv->fsb_freq = 3200;
  1211. break;
  1212. case 0x00e:
  1213. dev_priv->fsb_freq = 3733;
  1214. break;
  1215. case 0x010:
  1216. dev_priv->fsb_freq = 4266;
  1217. break;
  1218. case 0x012:
  1219. dev_priv->fsb_freq = 4800;
  1220. break;
  1221. case 0x014:
  1222. dev_priv->fsb_freq = 5333;
  1223. break;
  1224. case 0x016:
  1225. dev_priv->fsb_freq = 5866;
  1226. break;
  1227. case 0x018:
  1228. dev_priv->fsb_freq = 6400;
  1229. break;
  1230. default:
  1231. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1232. csipll & 0x3ff);
  1233. dev_priv->fsb_freq = 0;
  1234. break;
  1235. }
  1236. if (dev_priv->fsb_freq == 3200) {
  1237. dev_priv->c_m = 0;
  1238. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1239. dev_priv->c_m = 1;
  1240. } else {
  1241. dev_priv->c_m = 2;
  1242. }
  1243. }
  1244. static const struct cparams {
  1245. u16 i;
  1246. u16 t;
  1247. u16 m;
  1248. u16 c;
  1249. } cparams[] = {
  1250. { 1, 1333, 301, 28664 },
  1251. { 1, 1066, 294, 24460 },
  1252. { 1, 800, 294, 25192 },
  1253. { 0, 1333, 276, 27605 },
  1254. { 0, 1066, 276, 27605 },
  1255. { 0, 800, 231, 23784 },
  1256. };
  1257. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1258. {
  1259. u64 total_count, diff, ret;
  1260. u32 count1, count2, count3, m = 0, c = 0;
  1261. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1262. int i;
  1263. diff1 = now - dev_priv->last_time1;
  1264. /* Prevent division-by-zero if we are asking too fast.
  1265. * Also, we don't get interesting results if we are polling
  1266. * faster than once in 10ms, so just return the saved value
  1267. * in such cases.
  1268. */
  1269. if (diff1 <= 10)
  1270. return dev_priv->chipset_power;
  1271. count1 = I915_READ(DMIEC);
  1272. count2 = I915_READ(DDREC);
  1273. count3 = I915_READ(CSIEC);
  1274. total_count = count1 + count2 + count3;
  1275. /* FIXME: handle per-counter overflow */
  1276. if (total_count < dev_priv->last_count1) {
  1277. diff = ~0UL - dev_priv->last_count1;
  1278. diff += total_count;
  1279. } else {
  1280. diff = total_count - dev_priv->last_count1;
  1281. }
  1282. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1283. if (cparams[i].i == dev_priv->c_m &&
  1284. cparams[i].t == dev_priv->r_t) {
  1285. m = cparams[i].m;
  1286. c = cparams[i].c;
  1287. break;
  1288. }
  1289. }
  1290. diff = div_u64(diff, diff1);
  1291. ret = ((m * diff) + c);
  1292. ret = div_u64(ret, 10);
  1293. dev_priv->last_count1 = total_count;
  1294. dev_priv->last_time1 = now;
  1295. dev_priv->chipset_power = ret;
  1296. return ret;
  1297. }
  1298. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1299. {
  1300. unsigned long m, x, b;
  1301. u32 tsfs;
  1302. tsfs = I915_READ(TSFS);
  1303. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1304. x = I915_READ8(TR1);
  1305. b = tsfs & TSFS_INTR_MASK;
  1306. return ((m * x) / 127) - b;
  1307. }
  1308. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1309. {
  1310. static const struct v_table {
  1311. u16 vd; /* in .1 mil */
  1312. u16 vm; /* in .1 mil */
  1313. } v_table[] = {
  1314. { 0, 0, },
  1315. { 375, 0, },
  1316. { 500, 0, },
  1317. { 625, 0, },
  1318. { 750, 0, },
  1319. { 875, 0, },
  1320. { 1000, 0, },
  1321. { 1125, 0, },
  1322. { 4125, 3000, },
  1323. { 4125, 3000, },
  1324. { 4125, 3000, },
  1325. { 4125, 3000, },
  1326. { 4125, 3000, },
  1327. { 4125, 3000, },
  1328. { 4125, 3000, },
  1329. { 4125, 3000, },
  1330. { 4125, 3000, },
  1331. { 4125, 3000, },
  1332. { 4125, 3000, },
  1333. { 4125, 3000, },
  1334. { 4125, 3000, },
  1335. { 4125, 3000, },
  1336. { 4125, 3000, },
  1337. { 4125, 3000, },
  1338. { 4125, 3000, },
  1339. { 4125, 3000, },
  1340. { 4125, 3000, },
  1341. { 4125, 3000, },
  1342. { 4125, 3000, },
  1343. { 4125, 3000, },
  1344. { 4125, 3000, },
  1345. { 4125, 3000, },
  1346. { 4250, 3125, },
  1347. { 4375, 3250, },
  1348. { 4500, 3375, },
  1349. { 4625, 3500, },
  1350. { 4750, 3625, },
  1351. { 4875, 3750, },
  1352. { 5000, 3875, },
  1353. { 5125, 4000, },
  1354. { 5250, 4125, },
  1355. { 5375, 4250, },
  1356. { 5500, 4375, },
  1357. { 5625, 4500, },
  1358. { 5750, 4625, },
  1359. { 5875, 4750, },
  1360. { 6000, 4875, },
  1361. { 6125, 5000, },
  1362. { 6250, 5125, },
  1363. { 6375, 5250, },
  1364. { 6500, 5375, },
  1365. { 6625, 5500, },
  1366. { 6750, 5625, },
  1367. { 6875, 5750, },
  1368. { 7000, 5875, },
  1369. { 7125, 6000, },
  1370. { 7250, 6125, },
  1371. { 7375, 6250, },
  1372. { 7500, 6375, },
  1373. { 7625, 6500, },
  1374. { 7750, 6625, },
  1375. { 7875, 6750, },
  1376. { 8000, 6875, },
  1377. { 8125, 7000, },
  1378. { 8250, 7125, },
  1379. { 8375, 7250, },
  1380. { 8500, 7375, },
  1381. { 8625, 7500, },
  1382. { 8750, 7625, },
  1383. { 8875, 7750, },
  1384. { 9000, 7875, },
  1385. { 9125, 8000, },
  1386. { 9250, 8125, },
  1387. { 9375, 8250, },
  1388. { 9500, 8375, },
  1389. { 9625, 8500, },
  1390. { 9750, 8625, },
  1391. { 9875, 8750, },
  1392. { 10000, 8875, },
  1393. { 10125, 9000, },
  1394. { 10250, 9125, },
  1395. { 10375, 9250, },
  1396. { 10500, 9375, },
  1397. { 10625, 9500, },
  1398. { 10750, 9625, },
  1399. { 10875, 9750, },
  1400. { 11000, 9875, },
  1401. { 11125, 10000, },
  1402. { 11250, 10125, },
  1403. { 11375, 10250, },
  1404. { 11500, 10375, },
  1405. { 11625, 10500, },
  1406. { 11750, 10625, },
  1407. { 11875, 10750, },
  1408. { 12000, 10875, },
  1409. { 12125, 11000, },
  1410. { 12250, 11125, },
  1411. { 12375, 11250, },
  1412. { 12500, 11375, },
  1413. { 12625, 11500, },
  1414. { 12750, 11625, },
  1415. { 12875, 11750, },
  1416. { 13000, 11875, },
  1417. { 13125, 12000, },
  1418. { 13250, 12125, },
  1419. { 13375, 12250, },
  1420. { 13500, 12375, },
  1421. { 13625, 12500, },
  1422. { 13750, 12625, },
  1423. { 13875, 12750, },
  1424. { 14000, 12875, },
  1425. { 14125, 13000, },
  1426. { 14250, 13125, },
  1427. { 14375, 13250, },
  1428. { 14500, 13375, },
  1429. { 14625, 13500, },
  1430. { 14750, 13625, },
  1431. { 14875, 13750, },
  1432. { 15000, 13875, },
  1433. { 15125, 14000, },
  1434. { 15250, 14125, },
  1435. { 15375, 14250, },
  1436. { 15500, 14375, },
  1437. { 15625, 14500, },
  1438. { 15750, 14625, },
  1439. { 15875, 14750, },
  1440. { 16000, 14875, },
  1441. { 16125, 15000, },
  1442. };
  1443. if (dev_priv->info->is_mobile)
  1444. return v_table[pxvid].vm;
  1445. else
  1446. return v_table[pxvid].vd;
  1447. }
  1448. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1449. {
  1450. struct timespec now, diff1;
  1451. u64 diff;
  1452. unsigned long diffms;
  1453. u32 count;
  1454. if (dev_priv->info->gen != 5)
  1455. return;
  1456. getrawmonotonic(&now);
  1457. diff1 = timespec_sub(now, dev_priv->last_time2);
  1458. /* Don't divide by 0 */
  1459. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1460. if (!diffms)
  1461. return;
  1462. count = I915_READ(GFXEC);
  1463. if (count < dev_priv->last_count2) {
  1464. diff = ~0UL - dev_priv->last_count2;
  1465. diff += count;
  1466. } else {
  1467. diff = count - dev_priv->last_count2;
  1468. }
  1469. dev_priv->last_count2 = count;
  1470. dev_priv->last_time2 = now;
  1471. /* More magic constants... */
  1472. diff = diff * 1181;
  1473. diff = div_u64(diff, diffms * 10);
  1474. dev_priv->gfx_power = diff;
  1475. }
  1476. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1477. {
  1478. unsigned long t, corr, state1, corr2, state2;
  1479. u32 pxvid, ext_v;
  1480. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1481. pxvid = (pxvid >> 24) & 0x7f;
  1482. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1483. state1 = ext_v;
  1484. t = i915_mch_val(dev_priv);
  1485. /* Revel in the empirically derived constants */
  1486. /* Correction factor in 1/100000 units */
  1487. if (t > 80)
  1488. corr = ((t * 2349) + 135940);
  1489. else if (t >= 50)
  1490. corr = ((t * 964) + 29317);
  1491. else /* < 50 */
  1492. corr = ((t * 301) + 1004);
  1493. corr = corr * ((150142 * state1) / 10000 - 78642);
  1494. corr /= 100000;
  1495. corr2 = (corr * dev_priv->corr);
  1496. state2 = (corr2 * state1) / 10000;
  1497. state2 /= 100; /* convert to mW */
  1498. i915_update_gfx_val(dev_priv);
  1499. return dev_priv->gfx_power + state2;
  1500. }
  1501. /* Global for IPS driver to get at the current i915 device */
  1502. static struct drm_i915_private *i915_mch_dev;
  1503. /*
  1504. * Lock protecting IPS related data structures
  1505. * - i915_mch_dev
  1506. * - dev_priv->max_delay
  1507. * - dev_priv->min_delay
  1508. * - dev_priv->fmax
  1509. * - dev_priv->gpu_busy
  1510. */
  1511. static DEFINE_SPINLOCK(mchdev_lock);
  1512. /**
  1513. * i915_read_mch_val - return value for IPS use
  1514. *
  1515. * Calculate and return a value for the IPS driver to use when deciding whether
  1516. * we have thermal and power headroom to increase CPU or GPU power budget.
  1517. */
  1518. unsigned long i915_read_mch_val(void)
  1519. {
  1520. struct drm_i915_private *dev_priv;
  1521. unsigned long chipset_val, graphics_val, ret = 0;
  1522. spin_lock(&mchdev_lock);
  1523. if (!i915_mch_dev)
  1524. goto out_unlock;
  1525. dev_priv = i915_mch_dev;
  1526. chipset_val = i915_chipset_val(dev_priv);
  1527. graphics_val = i915_gfx_val(dev_priv);
  1528. ret = chipset_val + graphics_val;
  1529. out_unlock:
  1530. spin_unlock(&mchdev_lock);
  1531. return ret;
  1532. }
  1533. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1534. /**
  1535. * i915_gpu_raise - raise GPU frequency limit
  1536. *
  1537. * Raise the limit; IPS indicates we have thermal headroom.
  1538. */
  1539. bool i915_gpu_raise(void)
  1540. {
  1541. struct drm_i915_private *dev_priv;
  1542. bool ret = true;
  1543. spin_lock(&mchdev_lock);
  1544. if (!i915_mch_dev) {
  1545. ret = false;
  1546. goto out_unlock;
  1547. }
  1548. dev_priv = i915_mch_dev;
  1549. if (dev_priv->max_delay > dev_priv->fmax)
  1550. dev_priv->max_delay--;
  1551. out_unlock:
  1552. spin_unlock(&mchdev_lock);
  1553. return ret;
  1554. }
  1555. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1556. /**
  1557. * i915_gpu_lower - lower GPU frequency limit
  1558. *
  1559. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1560. * frequency maximum.
  1561. */
  1562. bool i915_gpu_lower(void)
  1563. {
  1564. struct drm_i915_private *dev_priv;
  1565. bool ret = true;
  1566. spin_lock(&mchdev_lock);
  1567. if (!i915_mch_dev) {
  1568. ret = false;
  1569. goto out_unlock;
  1570. }
  1571. dev_priv = i915_mch_dev;
  1572. if (dev_priv->max_delay < dev_priv->min_delay)
  1573. dev_priv->max_delay++;
  1574. out_unlock:
  1575. spin_unlock(&mchdev_lock);
  1576. return ret;
  1577. }
  1578. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1579. /**
  1580. * i915_gpu_busy - indicate GPU business to IPS
  1581. *
  1582. * Tell the IPS driver whether or not the GPU is busy.
  1583. */
  1584. bool i915_gpu_busy(void)
  1585. {
  1586. struct drm_i915_private *dev_priv;
  1587. bool ret = false;
  1588. spin_lock(&mchdev_lock);
  1589. if (!i915_mch_dev)
  1590. goto out_unlock;
  1591. dev_priv = i915_mch_dev;
  1592. ret = dev_priv->busy;
  1593. out_unlock:
  1594. spin_unlock(&mchdev_lock);
  1595. return ret;
  1596. }
  1597. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1598. /**
  1599. * i915_gpu_turbo_disable - disable graphics turbo
  1600. *
  1601. * Disable graphics turbo by resetting the max frequency and setting the
  1602. * current frequency to the default.
  1603. */
  1604. bool i915_gpu_turbo_disable(void)
  1605. {
  1606. struct drm_i915_private *dev_priv;
  1607. bool ret = true;
  1608. spin_lock(&mchdev_lock);
  1609. if (!i915_mch_dev) {
  1610. ret = false;
  1611. goto out_unlock;
  1612. }
  1613. dev_priv = i915_mch_dev;
  1614. dev_priv->max_delay = dev_priv->fstart;
  1615. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1616. ret = false;
  1617. out_unlock:
  1618. spin_unlock(&mchdev_lock);
  1619. return ret;
  1620. }
  1621. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1622. /**
  1623. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1624. * IPS got loaded first.
  1625. *
  1626. * This awkward dance is so that neither module has to depend on the
  1627. * other in order for IPS to do the appropriate communication of
  1628. * GPU turbo limits to i915.
  1629. */
  1630. static void
  1631. ips_ping_for_i915_load(void)
  1632. {
  1633. void (*link)(void);
  1634. link = symbol_get(ips_link_to_i915_driver);
  1635. if (link) {
  1636. link();
  1637. symbol_put(ips_link_to_i915_driver);
  1638. }
  1639. }
  1640. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1641. {
  1642. struct apertures_struct *ap;
  1643. struct pci_dev *pdev = dev_priv->dev->pdev;
  1644. bool primary;
  1645. ap = alloc_apertures(1);
  1646. if (!ap)
  1647. return;
  1648. ap->ranges[0].base = dev_priv->dev->agp->base;
  1649. ap->ranges[0].size =
  1650. dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1651. primary =
  1652. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1653. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1654. kfree(ap);
  1655. }
  1656. /**
  1657. * i915_driver_load - setup chip and create an initial config
  1658. * @dev: DRM device
  1659. * @flags: startup flags
  1660. *
  1661. * The driver load routine has to do several things:
  1662. * - drive output discovery via intel_modeset_init()
  1663. * - initialize the memory manager
  1664. * - allocate initial config memory
  1665. * - setup the DRM framebuffer with the allocated memory
  1666. */
  1667. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1668. {
  1669. struct drm_i915_private *dev_priv;
  1670. int ret = 0, mmio_bar;
  1671. uint32_t agp_size;
  1672. /* i915 has 4 more counters */
  1673. dev->counters += 4;
  1674. dev->types[6] = _DRM_STAT_IRQ;
  1675. dev->types[7] = _DRM_STAT_PRIMARY;
  1676. dev->types[8] = _DRM_STAT_SECONDARY;
  1677. dev->types[9] = _DRM_STAT_DMA;
  1678. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1679. if (dev_priv == NULL)
  1680. return -ENOMEM;
  1681. dev->dev_private = (void *)dev_priv;
  1682. dev_priv->dev = dev;
  1683. dev_priv->info = (struct intel_device_info *) flags;
  1684. if (i915_get_bridge_dev(dev)) {
  1685. ret = -EIO;
  1686. goto free_priv;
  1687. }
  1688. dev_priv->mm.gtt = intel_gtt_get();
  1689. if (!dev_priv->mm.gtt) {
  1690. DRM_ERROR("Failed to initialize GTT\n");
  1691. ret = -ENODEV;
  1692. goto put_bridge;
  1693. }
  1694. i915_kick_out_firmware_fb(dev_priv);
  1695. pci_set_master(dev->pdev);
  1696. /* overlay on gen2 is broken and can't address above 1G */
  1697. if (IS_GEN2(dev))
  1698. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1699. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1700. * using 32bit addressing, overwriting memory if HWS is located
  1701. * above 4GB.
  1702. *
  1703. * The documentation also mentions an issue with undefined
  1704. * behaviour if any general state is accessed within a page above 4GB,
  1705. * which also needs to be handled carefully.
  1706. */
  1707. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1708. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1709. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1710. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1711. if (!dev_priv->regs) {
  1712. DRM_ERROR("failed to map registers\n");
  1713. ret = -EIO;
  1714. goto put_bridge;
  1715. }
  1716. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1717. dev_priv->mm.gtt_mapping =
  1718. io_mapping_create_wc(dev->agp->base, agp_size);
  1719. if (dev_priv->mm.gtt_mapping == NULL) {
  1720. ret = -EIO;
  1721. goto out_rmmap;
  1722. }
  1723. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1724. * one would think, because the kernel disables PAT on first
  1725. * generation Core chips because WC PAT gets overridden by a UC
  1726. * MTRR if present. Even if a UC MTRR isn't present.
  1727. */
  1728. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1729. agp_size,
  1730. MTRR_TYPE_WRCOMB, 1);
  1731. if (dev_priv->mm.gtt_mtrr < 0) {
  1732. DRM_INFO("MTRR allocation failed. Graphics "
  1733. "performance may suffer.\n");
  1734. }
  1735. /* The i915 workqueue is primarily used for batched retirement of
  1736. * requests (and thus managing bo) once the task has been completed
  1737. * by the GPU. i915_gem_retire_requests() is called directly when we
  1738. * need high-priority retirement, such as waiting for an explicit
  1739. * bo.
  1740. *
  1741. * It is also used for periodic low-priority events, such as
  1742. * idle-timers and recording error state.
  1743. *
  1744. * All tasks on the workqueue are expected to acquire the dev mutex
  1745. * so there is no point in running more than one instance of the
  1746. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1747. */
  1748. dev_priv->wq = alloc_workqueue("i915",
  1749. WQ_UNBOUND | WQ_NON_REENTRANT,
  1750. 1);
  1751. if (dev_priv->wq == NULL) {
  1752. DRM_ERROR("Failed to create our workqueue.\n");
  1753. ret = -ENOMEM;
  1754. goto out_mtrrfree;
  1755. }
  1756. /* enable GEM by default */
  1757. dev_priv->has_gem = 1;
  1758. intel_irq_init(dev);
  1759. /* Try to make sure MCHBAR is enabled before poking at it */
  1760. intel_setup_mchbar(dev);
  1761. intel_setup_gmbus(dev);
  1762. intel_opregion_setup(dev);
  1763. /* Make sure the bios did its job and set up vital registers */
  1764. intel_setup_bios(dev);
  1765. i915_gem_load(dev);
  1766. /* Init HWS */
  1767. if (!I915_NEED_GFX_HWS(dev)) {
  1768. ret = i915_init_phys_hws(dev);
  1769. if (ret)
  1770. goto out_gem_unload;
  1771. }
  1772. if (IS_PINEVIEW(dev))
  1773. i915_pineview_get_mem_freq(dev);
  1774. else if (IS_GEN5(dev))
  1775. i915_ironlake_get_mem_freq(dev);
  1776. /* On the 945G/GM, the chipset reports the MSI capability on the
  1777. * integrated graphics even though the support isn't actually there
  1778. * according to the published specs. It doesn't appear to function
  1779. * correctly in testing on 945G.
  1780. * This may be a side effect of MSI having been made available for PEG
  1781. * and the registers being closely associated.
  1782. *
  1783. * According to chipset errata, on the 965GM, MSI interrupts may
  1784. * be lost or delayed, but we use them anyways to avoid
  1785. * stuck interrupts on some machines.
  1786. */
  1787. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1788. pci_enable_msi(dev->pdev);
  1789. spin_lock_init(&dev_priv->gt_lock);
  1790. spin_lock_init(&dev_priv->irq_lock);
  1791. spin_lock_init(&dev_priv->error_lock);
  1792. spin_lock_init(&dev_priv->rps_lock);
  1793. if (IS_IVYBRIDGE(dev))
  1794. dev_priv->num_pipe = 3;
  1795. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1796. dev_priv->num_pipe = 2;
  1797. else
  1798. dev_priv->num_pipe = 1;
  1799. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1800. if (ret)
  1801. goto out_gem_unload;
  1802. /* Start out suspended */
  1803. dev_priv->mm.suspended = 1;
  1804. intel_detect_pch(dev);
  1805. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1806. ret = i915_load_modeset_init(dev);
  1807. if (ret < 0) {
  1808. DRM_ERROR("failed to init modeset\n");
  1809. goto out_gem_unload;
  1810. }
  1811. }
  1812. /* Must be done after probing outputs */
  1813. intel_opregion_init(dev);
  1814. acpi_video_register();
  1815. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1816. (unsigned long) dev);
  1817. if (IS_GEN5(dev)) {
  1818. spin_lock(&mchdev_lock);
  1819. i915_mch_dev = dev_priv;
  1820. dev_priv->mchdev_lock = &mchdev_lock;
  1821. spin_unlock(&mchdev_lock);
  1822. ips_ping_for_i915_load();
  1823. }
  1824. return 0;
  1825. out_gem_unload:
  1826. if (dev_priv->mm.inactive_shrinker.shrink)
  1827. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1828. if (dev->pdev->msi_enabled)
  1829. pci_disable_msi(dev->pdev);
  1830. intel_teardown_gmbus(dev);
  1831. intel_teardown_mchbar(dev);
  1832. destroy_workqueue(dev_priv->wq);
  1833. out_mtrrfree:
  1834. if (dev_priv->mm.gtt_mtrr >= 0) {
  1835. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1836. dev->agp->agp_info.aper_size * 1024 * 1024);
  1837. dev_priv->mm.gtt_mtrr = -1;
  1838. }
  1839. io_mapping_free(dev_priv->mm.gtt_mapping);
  1840. out_rmmap:
  1841. pci_iounmap(dev->pdev, dev_priv->regs);
  1842. put_bridge:
  1843. pci_dev_put(dev_priv->bridge_dev);
  1844. free_priv:
  1845. kfree(dev_priv);
  1846. return ret;
  1847. }
  1848. int i915_driver_unload(struct drm_device *dev)
  1849. {
  1850. struct drm_i915_private *dev_priv = dev->dev_private;
  1851. int ret;
  1852. spin_lock(&mchdev_lock);
  1853. i915_mch_dev = NULL;
  1854. spin_unlock(&mchdev_lock);
  1855. if (dev_priv->mm.inactive_shrinker.shrink)
  1856. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1857. mutex_lock(&dev->struct_mutex);
  1858. ret = i915_gpu_idle(dev, true);
  1859. if (ret)
  1860. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1861. mutex_unlock(&dev->struct_mutex);
  1862. /* Cancel the retire work handler, which should be idle now. */
  1863. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1864. io_mapping_free(dev_priv->mm.gtt_mapping);
  1865. if (dev_priv->mm.gtt_mtrr >= 0) {
  1866. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1867. dev->agp->agp_info.aper_size * 1024 * 1024);
  1868. dev_priv->mm.gtt_mtrr = -1;
  1869. }
  1870. acpi_video_unregister();
  1871. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1872. intel_fbdev_fini(dev);
  1873. intel_modeset_cleanup(dev);
  1874. /*
  1875. * free the memory space allocated for the child device
  1876. * config parsed from VBT
  1877. */
  1878. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1879. kfree(dev_priv->child_dev);
  1880. dev_priv->child_dev = NULL;
  1881. dev_priv->child_dev_num = 0;
  1882. }
  1883. vga_switcheroo_unregister_client(dev->pdev);
  1884. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1885. }
  1886. /* Free error state after interrupts are fully disabled. */
  1887. del_timer_sync(&dev_priv->hangcheck_timer);
  1888. cancel_work_sync(&dev_priv->error_work);
  1889. i915_destroy_error_state(dev);
  1890. if (dev->pdev->msi_enabled)
  1891. pci_disable_msi(dev->pdev);
  1892. intel_opregion_fini(dev);
  1893. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1894. /* Flush any outstanding unpin_work. */
  1895. flush_workqueue(dev_priv->wq);
  1896. mutex_lock(&dev->struct_mutex);
  1897. i915_gem_free_all_phys_object(dev);
  1898. i915_gem_cleanup_ringbuffer(dev);
  1899. mutex_unlock(&dev->struct_mutex);
  1900. i915_gem_cleanup_aliasing_ppgtt(dev);
  1901. if (I915_HAS_FBC(dev) && i915_powersave)
  1902. i915_cleanup_compression(dev);
  1903. drm_mm_takedown(&dev_priv->mm.stolen);
  1904. intel_cleanup_overlay(dev);
  1905. if (!I915_NEED_GFX_HWS(dev))
  1906. i915_free_hws(dev);
  1907. }
  1908. if (dev_priv->regs != NULL)
  1909. pci_iounmap(dev->pdev, dev_priv->regs);
  1910. intel_teardown_gmbus(dev);
  1911. intel_teardown_mchbar(dev);
  1912. destroy_workqueue(dev_priv->wq);
  1913. pci_dev_put(dev_priv->bridge_dev);
  1914. kfree(dev->dev_private);
  1915. return 0;
  1916. }
  1917. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1918. {
  1919. struct drm_i915_file_private *file_priv;
  1920. DRM_DEBUG_DRIVER("\n");
  1921. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1922. if (!file_priv)
  1923. return -ENOMEM;
  1924. file->driver_priv = file_priv;
  1925. spin_lock_init(&file_priv->mm.lock);
  1926. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1927. return 0;
  1928. }
  1929. /**
  1930. * i915_driver_lastclose - clean up after all DRM clients have exited
  1931. * @dev: DRM device
  1932. *
  1933. * Take care of cleaning up after all DRM clients have exited. In the
  1934. * mode setting case, we want to restore the kernel's initial mode (just
  1935. * in case the last client left us in a bad state).
  1936. *
  1937. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1938. * and DMA structures, since the kernel won't be using them, and clea
  1939. * up any GEM state.
  1940. */
  1941. void i915_driver_lastclose(struct drm_device * dev)
  1942. {
  1943. drm_i915_private_t *dev_priv = dev->dev_private;
  1944. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1945. intel_fb_restore_mode(dev);
  1946. vga_switcheroo_process_delayed_switch();
  1947. return;
  1948. }
  1949. i915_gem_lastclose(dev);
  1950. i915_dma_cleanup(dev);
  1951. }
  1952. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1953. {
  1954. i915_gem_release(dev, file_priv);
  1955. }
  1956. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1957. {
  1958. struct drm_i915_file_private *file_priv = file->driver_priv;
  1959. kfree(file_priv);
  1960. }
  1961. struct drm_ioctl_desc i915_ioctls[] = {
  1962. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1963. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1964. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1965. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1966. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1967. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1968. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1969. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1970. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1971. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1972. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1973. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1974. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1975. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1976. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1977. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1978. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1979. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1980. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1981. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1982. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1983. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1984. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1985. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1986. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1987. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1988. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1989. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1990. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1991. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1992. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1993. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1994. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1995. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1996. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1997. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1998. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1999. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2000. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2001. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2002. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2003. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2004. };
  2005. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2006. /**
  2007. * Determine if the device really is AGP or not.
  2008. *
  2009. * All Intel graphics chipsets are treated as AGP, even if they are really
  2010. * PCI-e.
  2011. *
  2012. * \param dev The device to be tested.
  2013. *
  2014. * \returns
  2015. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2016. */
  2017. int i915_driver_device_is_agp(struct drm_device * dev)
  2018. {
  2019. return 1;
  2020. }