ohci.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. u32 current_bus;
  115. bool running;
  116. bool flushing;
  117. /*
  118. * List of page-sized buffers for storing DMA descriptors.
  119. * Head of list contains buffers in use and tail of list contains
  120. * free buffers.
  121. */
  122. struct list_head buffer_list;
  123. /*
  124. * Pointer to a buffer inside buffer_list that contains the tail
  125. * end of the current DMA program.
  126. */
  127. struct descriptor_buffer *buffer_tail;
  128. /*
  129. * The descriptor containing the branch address of the first
  130. * descriptor that has not yet been filled by the device.
  131. */
  132. struct descriptor *last;
  133. /*
  134. * The last descriptor in the DMA program. It contains the branch
  135. * address that must be updated upon appending a new descriptor.
  136. */
  137. struct descriptor *prev;
  138. descriptor_callback_t callback;
  139. struct tasklet_struct tasklet;
  140. };
  141. #define IT_HEADER_SY(v) ((v) << 0)
  142. #define IT_HEADER_TCODE(v) ((v) << 4)
  143. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  144. #define IT_HEADER_TAG(v) ((v) << 14)
  145. #define IT_HEADER_SPEED(v) ((v) << 16)
  146. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  147. struct iso_context {
  148. struct fw_iso_context base;
  149. struct context context;
  150. void *header;
  151. size_t header_length;
  152. unsigned long flushing_completions;
  153. u32 mc_buffer_bus;
  154. u16 mc_completed;
  155. u16 last_timestamp;
  156. u8 sync;
  157. u8 tags;
  158. };
  159. #define CONFIG_ROM_SIZE 1024
  160. struct fw_ohci {
  161. struct fw_card card;
  162. __iomem char *registers;
  163. int node_id;
  164. int generation;
  165. int request_generation; /* for timestamping incoming requests */
  166. unsigned quirks;
  167. unsigned int pri_req_max;
  168. u32 bus_time;
  169. bool is_root;
  170. bool csr_state_setclear_abdicate;
  171. int n_ir;
  172. int n_it;
  173. /*
  174. * Spinlock for accessing fw_ohci data. Never call out of
  175. * this driver with this lock held.
  176. */
  177. spinlock_t lock;
  178. struct mutex phy_reg_mutex;
  179. void *misc_buffer;
  180. dma_addr_t misc_buffer_bus;
  181. struct ar_context ar_request_ctx;
  182. struct ar_context ar_response_ctx;
  183. struct context at_request_ctx;
  184. struct context at_response_ctx;
  185. u32 it_context_support;
  186. u32 it_context_mask; /* unoccupied IT contexts */
  187. struct iso_context *it_context_list;
  188. u64 ir_context_channels; /* unoccupied channels */
  189. u32 ir_context_support;
  190. u32 ir_context_mask; /* unoccupied IR contexts */
  191. struct iso_context *ir_context_list;
  192. u64 mc_channels; /* channels in use by the multichannel IR context */
  193. bool mc_allocated;
  194. __be32 *config_rom;
  195. dma_addr_t config_rom_bus;
  196. __be32 *next_config_rom;
  197. dma_addr_t next_config_rom_bus;
  198. __be32 next_header;
  199. __le32 *self_id_cpu;
  200. dma_addr_t self_id_bus;
  201. struct work_struct bus_reset_work;
  202. u32 self_id_buffer[512];
  203. };
  204. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  205. {
  206. return container_of(card, struct fw_ohci, card);
  207. }
  208. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  209. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  210. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  211. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  212. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  213. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  214. #define CONTEXT_RUN 0x8000
  215. #define CONTEXT_WAKE 0x1000
  216. #define CONTEXT_DEAD 0x0800
  217. #define CONTEXT_ACTIVE 0x0400
  218. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  219. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  220. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  221. #define OHCI1394_REGISTER_SIZE 0x800
  222. #define OHCI1394_PCI_HCI_Control 0x40
  223. #define SELF_ID_BUF_SIZE 0x800
  224. #define OHCI_TCODE_PHY_PACKET 0x0e
  225. #define OHCI_VERSION_1_1 0x010010
  226. static char ohci_driver_name[] = KBUILD_MODNAME;
  227. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  228. #define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
  229. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  230. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  231. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  232. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  233. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  234. #define QUIRK_CYCLE_TIMER 1
  235. #define QUIRK_RESET_PACKET 2
  236. #define QUIRK_BE_HEADERS 4
  237. #define QUIRK_NO_1394A 8
  238. #define QUIRK_NO_MSI 16
  239. #define QUIRK_TI_SLLZ059 32
  240. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  241. static const struct {
  242. unsigned short vendor, device, revision, flags;
  243. } ohci_quirks[] = {
  244. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  245. QUIRK_CYCLE_TIMER},
  246. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  247. QUIRK_BE_HEADERS},
  248. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  249. QUIRK_NO_MSI},
  250. {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
  251. QUIRK_RESET_PACKET},
  252. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  253. QUIRK_NO_MSI},
  254. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  255. QUIRK_CYCLE_TIMER},
  256. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  257. QUIRK_NO_MSI},
  258. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  259. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  260. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  261. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  262. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  263. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  264. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  265. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  266. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  267. QUIRK_RESET_PACKET},
  268. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  269. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  270. };
  271. /* This overrides anything that was found in ohci_quirks[]. */
  272. static int param_quirks;
  273. module_param_named(quirks, param_quirks, int, 0644);
  274. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  275. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  276. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  277. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  278. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  279. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  280. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  281. ")");
  282. #define OHCI_PARAM_DEBUG_AT_AR 1
  283. #define OHCI_PARAM_DEBUG_SELFIDS 2
  284. #define OHCI_PARAM_DEBUG_IRQS 4
  285. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  286. static int param_debug;
  287. module_param_named(debug, param_debug, int, 0644);
  288. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  289. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  290. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  291. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  292. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  293. ", or a combination, or all = -1)");
  294. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  295. {
  296. if (likely(!(param_debug &
  297. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  298. return;
  299. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  300. !(evt & OHCI1394_busReset))
  301. return;
  302. dev_notice(ohci->card.device,
  303. "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  304. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  305. evt & OHCI1394_RQPkt ? " AR_req" : "",
  306. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  307. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  308. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  309. evt & OHCI1394_isochRx ? " IR" : "",
  310. evt & OHCI1394_isochTx ? " IT" : "",
  311. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  312. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  313. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  314. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  315. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  316. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  317. evt & OHCI1394_busReset ? " busReset" : "",
  318. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  319. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  320. OHCI1394_respTxComplete | OHCI1394_isochRx |
  321. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  322. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  323. OHCI1394_cycleInconsistent |
  324. OHCI1394_regAccessFail | OHCI1394_busReset)
  325. ? " ?" : "");
  326. }
  327. static const char *speed[] = {
  328. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  329. };
  330. static const char *power[] = {
  331. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  332. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  333. };
  334. static const char port[] = { '.', '-', 'p', 'c', };
  335. static char _p(u32 *s, int shift)
  336. {
  337. return port[*s >> shift & 3];
  338. }
  339. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  340. {
  341. u32 *s;
  342. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  343. return;
  344. dev_notice(ohci->card.device,
  345. "%d selfIDs, generation %d, local node ID %04x\n",
  346. self_id_count, generation, ohci->node_id);
  347. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  348. if ((*s & 1 << 23) == 0)
  349. dev_notice(ohci->card.device,
  350. "selfID 0: %08x, phy %d [%c%c%c] "
  351. "%s gc=%d %s %s%s%s\n",
  352. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  353. speed[*s >> 14 & 3], *s >> 16 & 63,
  354. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  355. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  356. else
  357. dev_notice(ohci->card.device,
  358. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  359. *s, *s >> 24 & 63,
  360. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  361. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  362. }
  363. static const char *evts[] = {
  364. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  365. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  366. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  367. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  368. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  369. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  370. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  371. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  372. [0x10] = "-reserved-", [0x11] = "ack_complete",
  373. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  374. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  375. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  376. [0x18] = "-reserved-", [0x19] = "-reserved-",
  377. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  378. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  379. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  380. [0x20] = "pending/cancelled",
  381. };
  382. static const char *tcodes[] = {
  383. [0x0] = "QW req", [0x1] = "BW req",
  384. [0x2] = "W resp", [0x3] = "-reserved-",
  385. [0x4] = "QR req", [0x5] = "BR req",
  386. [0x6] = "QR resp", [0x7] = "BR resp",
  387. [0x8] = "cycle start", [0x9] = "Lk req",
  388. [0xa] = "async stream packet", [0xb] = "Lk resp",
  389. [0xc] = "-reserved-", [0xd] = "-reserved-",
  390. [0xe] = "link internal", [0xf] = "-reserved-",
  391. };
  392. static void log_ar_at_event(struct fw_ohci *ohci,
  393. char dir, int speed, u32 *header, int evt)
  394. {
  395. int tcode = header[0] >> 4 & 0xf;
  396. char specific[12];
  397. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  398. return;
  399. if (unlikely(evt >= ARRAY_SIZE(evts)))
  400. evt = 0x1f;
  401. if (evt == OHCI1394_evt_bus_reset) {
  402. dev_notice(ohci->card.device,
  403. "A%c evt_bus_reset, generation %d\n",
  404. dir, (header[2] >> 16) & 0xff);
  405. return;
  406. }
  407. switch (tcode) {
  408. case 0x0: case 0x6: case 0x8:
  409. snprintf(specific, sizeof(specific), " = %08x",
  410. be32_to_cpu((__force __be32)header[3]));
  411. break;
  412. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  413. snprintf(specific, sizeof(specific), " %x,%x",
  414. header[3] >> 16, header[3] & 0xffff);
  415. break;
  416. default:
  417. specific[0] = '\0';
  418. }
  419. switch (tcode) {
  420. case 0xa:
  421. dev_notice(ohci->card.device,
  422. "A%c %s, %s\n",
  423. dir, evts[evt], tcodes[tcode]);
  424. break;
  425. case 0xe:
  426. dev_notice(ohci->card.device,
  427. "A%c %s, PHY %08x %08x\n",
  428. dir, evts[evt], header[1], header[2]);
  429. break;
  430. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  431. dev_notice(ohci->card.device,
  432. "A%c spd %x tl %02x, "
  433. "%04x -> %04x, %s, "
  434. "%s, %04x%08x%s\n",
  435. dir, speed, header[0] >> 10 & 0x3f,
  436. header[1] >> 16, header[0] >> 16, evts[evt],
  437. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  438. break;
  439. default:
  440. dev_notice(ohci->card.device,
  441. "A%c spd %x tl %02x, "
  442. "%04x -> %04x, %s, "
  443. "%s%s\n",
  444. dir, speed, header[0] >> 10 & 0x3f,
  445. header[1] >> 16, header[0] >> 16, evts[evt],
  446. tcodes[tcode], specific);
  447. }
  448. }
  449. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  450. {
  451. writel(data, ohci->registers + offset);
  452. }
  453. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  454. {
  455. return readl(ohci->registers + offset);
  456. }
  457. static inline void flush_writes(const struct fw_ohci *ohci)
  458. {
  459. /* Do a dummy read to flush writes. */
  460. reg_read(ohci, OHCI1394_Version);
  461. }
  462. /*
  463. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  464. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  465. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  466. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  467. */
  468. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  469. {
  470. u32 val;
  471. int i;
  472. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  473. for (i = 0; i < 3 + 100; i++) {
  474. val = reg_read(ohci, OHCI1394_PhyControl);
  475. if (!~val)
  476. return -ENODEV; /* Card was ejected. */
  477. if (val & OHCI1394_PhyControl_ReadDone)
  478. return OHCI1394_PhyControl_ReadData(val);
  479. /*
  480. * Try a few times without waiting. Sleeping is necessary
  481. * only when the link/PHY interface is busy.
  482. */
  483. if (i >= 3)
  484. msleep(1);
  485. }
  486. dev_err(ohci->card.device, "failed to read phy reg\n");
  487. return -EBUSY;
  488. }
  489. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  490. {
  491. int i;
  492. reg_write(ohci, OHCI1394_PhyControl,
  493. OHCI1394_PhyControl_Write(addr, val));
  494. for (i = 0; i < 3 + 100; i++) {
  495. val = reg_read(ohci, OHCI1394_PhyControl);
  496. if (!~val)
  497. return -ENODEV; /* Card was ejected. */
  498. if (!(val & OHCI1394_PhyControl_WritePending))
  499. return 0;
  500. if (i >= 3)
  501. msleep(1);
  502. }
  503. dev_err(ohci->card.device, "failed to write phy reg\n");
  504. return -EBUSY;
  505. }
  506. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  507. int clear_bits, int set_bits)
  508. {
  509. int ret = read_phy_reg(ohci, addr);
  510. if (ret < 0)
  511. return ret;
  512. /*
  513. * The interrupt status bits are cleared by writing a one bit.
  514. * Avoid clearing them unless explicitly requested in set_bits.
  515. */
  516. if (addr == 5)
  517. clear_bits |= PHY_INT_STATUS_BITS;
  518. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  519. }
  520. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  521. {
  522. int ret;
  523. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  524. if (ret < 0)
  525. return ret;
  526. return read_phy_reg(ohci, addr);
  527. }
  528. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  529. {
  530. struct fw_ohci *ohci = fw_ohci(card);
  531. int ret;
  532. mutex_lock(&ohci->phy_reg_mutex);
  533. ret = read_phy_reg(ohci, addr);
  534. mutex_unlock(&ohci->phy_reg_mutex);
  535. return ret;
  536. }
  537. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  538. int clear_bits, int set_bits)
  539. {
  540. struct fw_ohci *ohci = fw_ohci(card);
  541. int ret;
  542. mutex_lock(&ohci->phy_reg_mutex);
  543. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  544. mutex_unlock(&ohci->phy_reg_mutex);
  545. return ret;
  546. }
  547. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  548. {
  549. return page_private(ctx->pages[i]);
  550. }
  551. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  552. {
  553. struct descriptor *d;
  554. d = &ctx->descriptors[index];
  555. d->branch_address &= cpu_to_le32(~0xf);
  556. d->res_count = cpu_to_le16(PAGE_SIZE);
  557. d->transfer_status = 0;
  558. wmb(); /* finish init of new descriptors before branch_address update */
  559. d = &ctx->descriptors[ctx->last_buffer_index];
  560. d->branch_address |= cpu_to_le32(1);
  561. ctx->last_buffer_index = index;
  562. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  563. }
  564. static void ar_context_release(struct ar_context *ctx)
  565. {
  566. unsigned int i;
  567. if (ctx->buffer)
  568. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  569. for (i = 0; i < AR_BUFFERS; i++)
  570. if (ctx->pages[i]) {
  571. dma_unmap_page(ctx->ohci->card.device,
  572. ar_buffer_bus(ctx, i),
  573. PAGE_SIZE, DMA_FROM_DEVICE);
  574. __free_page(ctx->pages[i]);
  575. }
  576. }
  577. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  578. {
  579. struct fw_ohci *ohci = ctx->ohci;
  580. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  581. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  582. flush_writes(ohci);
  583. dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
  584. error_msg);
  585. }
  586. /* FIXME: restart? */
  587. }
  588. static inline unsigned int ar_next_buffer_index(unsigned int index)
  589. {
  590. return (index + 1) % AR_BUFFERS;
  591. }
  592. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  593. {
  594. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  595. }
  596. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  597. {
  598. return ar_next_buffer_index(ctx->last_buffer_index);
  599. }
  600. /*
  601. * We search for the buffer that contains the last AR packet DMA data written
  602. * by the controller.
  603. */
  604. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  605. unsigned int *buffer_offset)
  606. {
  607. unsigned int i, next_i, last = ctx->last_buffer_index;
  608. __le16 res_count, next_res_count;
  609. i = ar_first_buffer_index(ctx);
  610. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  611. /* A buffer that is not yet completely filled must be the last one. */
  612. while (i != last && res_count == 0) {
  613. /* Peek at the next descriptor. */
  614. next_i = ar_next_buffer_index(i);
  615. rmb(); /* read descriptors in order */
  616. next_res_count = ACCESS_ONCE(
  617. ctx->descriptors[next_i].res_count);
  618. /*
  619. * If the next descriptor is still empty, we must stop at this
  620. * descriptor.
  621. */
  622. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  623. /*
  624. * The exception is when the DMA data for one packet is
  625. * split over three buffers; in this case, the middle
  626. * buffer's descriptor might be never updated by the
  627. * controller and look still empty, and we have to peek
  628. * at the third one.
  629. */
  630. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  631. next_i = ar_next_buffer_index(next_i);
  632. rmb();
  633. next_res_count = ACCESS_ONCE(
  634. ctx->descriptors[next_i].res_count);
  635. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  636. goto next_buffer_is_active;
  637. }
  638. break;
  639. }
  640. next_buffer_is_active:
  641. i = next_i;
  642. res_count = next_res_count;
  643. }
  644. rmb(); /* read res_count before the DMA data */
  645. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  646. if (*buffer_offset > PAGE_SIZE) {
  647. *buffer_offset = 0;
  648. ar_context_abort(ctx, "corrupted descriptor");
  649. }
  650. return i;
  651. }
  652. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  653. unsigned int end_buffer_index,
  654. unsigned int end_buffer_offset)
  655. {
  656. unsigned int i;
  657. i = ar_first_buffer_index(ctx);
  658. while (i != end_buffer_index) {
  659. dma_sync_single_for_cpu(ctx->ohci->card.device,
  660. ar_buffer_bus(ctx, i),
  661. PAGE_SIZE, DMA_FROM_DEVICE);
  662. i = ar_next_buffer_index(i);
  663. }
  664. if (end_buffer_offset > 0)
  665. dma_sync_single_for_cpu(ctx->ohci->card.device,
  666. ar_buffer_bus(ctx, i),
  667. end_buffer_offset, DMA_FROM_DEVICE);
  668. }
  669. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  670. #define cond_le32_to_cpu(v) \
  671. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  672. #else
  673. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  674. #endif
  675. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  676. {
  677. struct fw_ohci *ohci = ctx->ohci;
  678. struct fw_packet p;
  679. u32 status, length, tcode;
  680. int evt;
  681. p.header[0] = cond_le32_to_cpu(buffer[0]);
  682. p.header[1] = cond_le32_to_cpu(buffer[1]);
  683. p.header[2] = cond_le32_to_cpu(buffer[2]);
  684. tcode = (p.header[0] >> 4) & 0x0f;
  685. switch (tcode) {
  686. case TCODE_WRITE_QUADLET_REQUEST:
  687. case TCODE_READ_QUADLET_RESPONSE:
  688. p.header[3] = (__force __u32) buffer[3];
  689. p.header_length = 16;
  690. p.payload_length = 0;
  691. break;
  692. case TCODE_READ_BLOCK_REQUEST :
  693. p.header[3] = cond_le32_to_cpu(buffer[3]);
  694. p.header_length = 16;
  695. p.payload_length = 0;
  696. break;
  697. case TCODE_WRITE_BLOCK_REQUEST:
  698. case TCODE_READ_BLOCK_RESPONSE:
  699. case TCODE_LOCK_REQUEST:
  700. case TCODE_LOCK_RESPONSE:
  701. p.header[3] = cond_le32_to_cpu(buffer[3]);
  702. p.header_length = 16;
  703. p.payload_length = p.header[3] >> 16;
  704. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  705. ar_context_abort(ctx, "invalid packet length");
  706. return NULL;
  707. }
  708. break;
  709. case TCODE_WRITE_RESPONSE:
  710. case TCODE_READ_QUADLET_REQUEST:
  711. case OHCI_TCODE_PHY_PACKET:
  712. p.header_length = 12;
  713. p.payload_length = 0;
  714. break;
  715. default:
  716. ar_context_abort(ctx, "invalid tcode");
  717. return NULL;
  718. }
  719. p.payload = (void *) buffer + p.header_length;
  720. /* FIXME: What to do about evt_* errors? */
  721. length = (p.header_length + p.payload_length + 3) / 4;
  722. status = cond_le32_to_cpu(buffer[length]);
  723. evt = (status >> 16) & 0x1f;
  724. p.ack = evt - 16;
  725. p.speed = (status >> 21) & 0x7;
  726. p.timestamp = status & 0xffff;
  727. p.generation = ohci->request_generation;
  728. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  729. /*
  730. * Several controllers, notably from NEC and VIA, forget to
  731. * write ack_complete status at PHY packet reception.
  732. */
  733. if (evt == OHCI1394_evt_no_status &&
  734. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  735. p.ack = ACK_COMPLETE;
  736. /*
  737. * The OHCI bus reset handler synthesizes a PHY packet with
  738. * the new generation number when a bus reset happens (see
  739. * section 8.4.2.3). This helps us determine when a request
  740. * was received and make sure we send the response in the same
  741. * generation. We only need this for requests; for responses
  742. * we use the unique tlabel for finding the matching
  743. * request.
  744. *
  745. * Alas some chips sometimes emit bus reset packets with a
  746. * wrong generation. We set the correct generation for these
  747. * at a slightly incorrect time (in bus_reset_work).
  748. */
  749. if (evt == OHCI1394_evt_bus_reset) {
  750. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  751. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  752. } else if (ctx == &ohci->ar_request_ctx) {
  753. fw_core_handle_request(&ohci->card, &p);
  754. } else {
  755. fw_core_handle_response(&ohci->card, &p);
  756. }
  757. return buffer + length + 1;
  758. }
  759. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  760. {
  761. void *next;
  762. while (p < end) {
  763. next = handle_ar_packet(ctx, p);
  764. if (!next)
  765. return p;
  766. p = next;
  767. }
  768. return p;
  769. }
  770. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  771. {
  772. unsigned int i;
  773. i = ar_first_buffer_index(ctx);
  774. while (i != end_buffer) {
  775. dma_sync_single_for_device(ctx->ohci->card.device,
  776. ar_buffer_bus(ctx, i),
  777. PAGE_SIZE, DMA_FROM_DEVICE);
  778. ar_context_link_page(ctx, i);
  779. i = ar_next_buffer_index(i);
  780. }
  781. }
  782. static void ar_context_tasklet(unsigned long data)
  783. {
  784. struct ar_context *ctx = (struct ar_context *)data;
  785. unsigned int end_buffer_index, end_buffer_offset;
  786. void *p, *end;
  787. p = ctx->pointer;
  788. if (!p)
  789. return;
  790. end_buffer_index = ar_search_last_active_buffer(ctx,
  791. &end_buffer_offset);
  792. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  793. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  794. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  795. /*
  796. * The filled part of the overall buffer wraps around; handle
  797. * all packets up to the buffer end here. If the last packet
  798. * wraps around, its tail will be visible after the buffer end
  799. * because the buffer start pages are mapped there again.
  800. */
  801. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  802. p = handle_ar_packets(ctx, p, buffer_end);
  803. if (p < buffer_end)
  804. goto error;
  805. /* adjust p to point back into the actual buffer */
  806. p -= AR_BUFFERS * PAGE_SIZE;
  807. }
  808. p = handle_ar_packets(ctx, p, end);
  809. if (p != end) {
  810. if (p > end)
  811. ar_context_abort(ctx, "inconsistent descriptor");
  812. goto error;
  813. }
  814. ctx->pointer = p;
  815. ar_recycle_buffers(ctx, end_buffer_index);
  816. return;
  817. error:
  818. ctx->pointer = NULL;
  819. }
  820. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  821. unsigned int descriptors_offset, u32 regs)
  822. {
  823. unsigned int i;
  824. dma_addr_t dma_addr;
  825. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  826. struct descriptor *d;
  827. ctx->regs = regs;
  828. ctx->ohci = ohci;
  829. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  830. for (i = 0; i < AR_BUFFERS; i++) {
  831. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  832. if (!ctx->pages[i])
  833. goto out_of_memory;
  834. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  835. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  836. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  837. __free_page(ctx->pages[i]);
  838. ctx->pages[i] = NULL;
  839. goto out_of_memory;
  840. }
  841. set_page_private(ctx->pages[i], dma_addr);
  842. }
  843. for (i = 0; i < AR_BUFFERS; i++)
  844. pages[i] = ctx->pages[i];
  845. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  846. pages[AR_BUFFERS + i] = ctx->pages[i];
  847. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  848. -1, PAGE_KERNEL);
  849. if (!ctx->buffer)
  850. goto out_of_memory;
  851. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  852. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  853. for (i = 0; i < AR_BUFFERS; i++) {
  854. d = &ctx->descriptors[i];
  855. d->req_count = cpu_to_le16(PAGE_SIZE);
  856. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  857. DESCRIPTOR_STATUS |
  858. DESCRIPTOR_BRANCH_ALWAYS);
  859. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  860. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  861. ar_next_buffer_index(i) * sizeof(struct descriptor));
  862. }
  863. return 0;
  864. out_of_memory:
  865. ar_context_release(ctx);
  866. return -ENOMEM;
  867. }
  868. static void ar_context_run(struct ar_context *ctx)
  869. {
  870. unsigned int i;
  871. for (i = 0; i < AR_BUFFERS; i++)
  872. ar_context_link_page(ctx, i);
  873. ctx->pointer = ctx->buffer;
  874. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  875. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  876. }
  877. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  878. {
  879. __le16 branch;
  880. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  881. /* figure out which descriptor the branch address goes in */
  882. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  883. return d;
  884. else
  885. return d + z - 1;
  886. }
  887. static void context_tasklet(unsigned long data)
  888. {
  889. struct context *ctx = (struct context *) data;
  890. struct descriptor *d, *last;
  891. u32 address;
  892. int z;
  893. struct descriptor_buffer *desc;
  894. desc = list_entry(ctx->buffer_list.next,
  895. struct descriptor_buffer, list);
  896. last = ctx->last;
  897. while (last->branch_address != 0) {
  898. struct descriptor_buffer *old_desc = desc;
  899. address = le32_to_cpu(last->branch_address);
  900. z = address & 0xf;
  901. address &= ~0xf;
  902. ctx->current_bus = address;
  903. /* If the branch address points to a buffer outside of the
  904. * current buffer, advance to the next buffer. */
  905. if (address < desc->buffer_bus ||
  906. address >= desc->buffer_bus + desc->used)
  907. desc = list_entry(desc->list.next,
  908. struct descriptor_buffer, list);
  909. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  910. last = find_branch_descriptor(d, z);
  911. if (!ctx->callback(ctx, d, last))
  912. break;
  913. if (old_desc != desc) {
  914. /* If we've advanced to the next buffer, move the
  915. * previous buffer to the free list. */
  916. unsigned long flags;
  917. old_desc->used = 0;
  918. spin_lock_irqsave(&ctx->ohci->lock, flags);
  919. list_move_tail(&old_desc->list, &ctx->buffer_list);
  920. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  921. }
  922. ctx->last = last;
  923. }
  924. }
  925. /*
  926. * Allocate a new buffer and add it to the list of free buffers for this
  927. * context. Must be called with ohci->lock held.
  928. */
  929. static int context_add_buffer(struct context *ctx)
  930. {
  931. struct descriptor_buffer *desc;
  932. dma_addr_t uninitialized_var(bus_addr);
  933. int offset;
  934. /*
  935. * 16MB of descriptors should be far more than enough for any DMA
  936. * program. This will catch run-away userspace or DoS attacks.
  937. */
  938. if (ctx->total_allocation >= 16*1024*1024)
  939. return -ENOMEM;
  940. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  941. &bus_addr, GFP_ATOMIC);
  942. if (!desc)
  943. return -ENOMEM;
  944. offset = (void *)&desc->buffer - (void *)desc;
  945. desc->buffer_size = PAGE_SIZE - offset;
  946. desc->buffer_bus = bus_addr + offset;
  947. desc->used = 0;
  948. list_add_tail(&desc->list, &ctx->buffer_list);
  949. ctx->total_allocation += PAGE_SIZE;
  950. return 0;
  951. }
  952. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  953. u32 regs, descriptor_callback_t callback)
  954. {
  955. ctx->ohci = ohci;
  956. ctx->regs = regs;
  957. ctx->total_allocation = 0;
  958. INIT_LIST_HEAD(&ctx->buffer_list);
  959. if (context_add_buffer(ctx) < 0)
  960. return -ENOMEM;
  961. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  962. struct descriptor_buffer, list);
  963. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  964. ctx->callback = callback;
  965. /*
  966. * We put a dummy descriptor in the buffer that has a NULL
  967. * branch address and looks like it's been sent. That way we
  968. * have a descriptor to append DMA programs to.
  969. */
  970. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  971. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  972. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  973. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  974. ctx->last = ctx->buffer_tail->buffer;
  975. ctx->prev = ctx->buffer_tail->buffer;
  976. return 0;
  977. }
  978. static void context_release(struct context *ctx)
  979. {
  980. struct fw_card *card = &ctx->ohci->card;
  981. struct descriptor_buffer *desc, *tmp;
  982. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  983. dma_free_coherent(card->device, PAGE_SIZE, desc,
  984. desc->buffer_bus -
  985. ((void *)&desc->buffer - (void *)desc));
  986. }
  987. /* Must be called with ohci->lock held */
  988. static struct descriptor *context_get_descriptors(struct context *ctx,
  989. int z, dma_addr_t *d_bus)
  990. {
  991. struct descriptor *d = NULL;
  992. struct descriptor_buffer *desc = ctx->buffer_tail;
  993. if (z * sizeof(*d) > desc->buffer_size)
  994. return NULL;
  995. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  996. /* No room for the descriptor in this buffer, so advance to the
  997. * next one. */
  998. if (desc->list.next == &ctx->buffer_list) {
  999. /* If there is no free buffer next in the list,
  1000. * allocate one. */
  1001. if (context_add_buffer(ctx) < 0)
  1002. return NULL;
  1003. }
  1004. desc = list_entry(desc->list.next,
  1005. struct descriptor_buffer, list);
  1006. ctx->buffer_tail = desc;
  1007. }
  1008. d = desc->buffer + desc->used / sizeof(*d);
  1009. memset(d, 0, z * sizeof(*d));
  1010. *d_bus = desc->buffer_bus + desc->used;
  1011. return d;
  1012. }
  1013. static void context_run(struct context *ctx, u32 extra)
  1014. {
  1015. struct fw_ohci *ohci = ctx->ohci;
  1016. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1017. le32_to_cpu(ctx->last->branch_address));
  1018. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1019. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1020. ctx->running = true;
  1021. flush_writes(ohci);
  1022. }
  1023. static void context_append(struct context *ctx,
  1024. struct descriptor *d, int z, int extra)
  1025. {
  1026. dma_addr_t d_bus;
  1027. struct descriptor_buffer *desc = ctx->buffer_tail;
  1028. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1029. desc->used += (z + extra) * sizeof(*d);
  1030. wmb(); /* finish init of new descriptors before branch_address update */
  1031. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1032. ctx->prev = find_branch_descriptor(d, z);
  1033. }
  1034. static void context_stop(struct context *ctx)
  1035. {
  1036. struct fw_ohci *ohci = ctx->ohci;
  1037. u32 reg;
  1038. int i;
  1039. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1040. ctx->running = false;
  1041. for (i = 0; i < 1000; i++) {
  1042. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1043. if ((reg & CONTEXT_ACTIVE) == 0)
  1044. return;
  1045. if (i)
  1046. udelay(10);
  1047. }
  1048. dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
  1049. }
  1050. struct driver_data {
  1051. u8 inline_data[8];
  1052. struct fw_packet *packet;
  1053. };
  1054. /*
  1055. * This function apppends a packet to the DMA queue for transmission.
  1056. * Must always be called with the ochi->lock held to ensure proper
  1057. * generation handling and locking around packet queue manipulation.
  1058. */
  1059. static int at_context_queue_packet(struct context *ctx,
  1060. struct fw_packet *packet)
  1061. {
  1062. struct fw_ohci *ohci = ctx->ohci;
  1063. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1064. struct driver_data *driver_data;
  1065. struct descriptor *d, *last;
  1066. __le32 *header;
  1067. int z, tcode;
  1068. d = context_get_descriptors(ctx, 4, &d_bus);
  1069. if (d == NULL) {
  1070. packet->ack = RCODE_SEND_ERROR;
  1071. return -1;
  1072. }
  1073. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1074. d[0].res_count = cpu_to_le16(packet->timestamp);
  1075. /*
  1076. * The DMA format for asyncronous link packets is different
  1077. * from the IEEE1394 layout, so shift the fields around
  1078. * accordingly.
  1079. */
  1080. tcode = (packet->header[0] >> 4) & 0x0f;
  1081. header = (__le32 *) &d[1];
  1082. switch (tcode) {
  1083. case TCODE_WRITE_QUADLET_REQUEST:
  1084. case TCODE_WRITE_BLOCK_REQUEST:
  1085. case TCODE_WRITE_RESPONSE:
  1086. case TCODE_READ_QUADLET_REQUEST:
  1087. case TCODE_READ_BLOCK_REQUEST:
  1088. case TCODE_READ_QUADLET_RESPONSE:
  1089. case TCODE_READ_BLOCK_RESPONSE:
  1090. case TCODE_LOCK_REQUEST:
  1091. case TCODE_LOCK_RESPONSE:
  1092. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1093. (packet->speed << 16));
  1094. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1095. (packet->header[0] & 0xffff0000));
  1096. header[2] = cpu_to_le32(packet->header[2]);
  1097. if (TCODE_IS_BLOCK_PACKET(tcode))
  1098. header[3] = cpu_to_le32(packet->header[3]);
  1099. else
  1100. header[3] = (__force __le32) packet->header[3];
  1101. d[0].req_count = cpu_to_le16(packet->header_length);
  1102. break;
  1103. case TCODE_LINK_INTERNAL:
  1104. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1105. (packet->speed << 16));
  1106. header[1] = cpu_to_le32(packet->header[1]);
  1107. header[2] = cpu_to_le32(packet->header[2]);
  1108. d[0].req_count = cpu_to_le16(12);
  1109. if (is_ping_packet(&packet->header[1]))
  1110. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1111. break;
  1112. case TCODE_STREAM_DATA:
  1113. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1114. (packet->speed << 16));
  1115. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1116. d[0].req_count = cpu_to_le16(8);
  1117. break;
  1118. default:
  1119. /* BUG(); */
  1120. packet->ack = RCODE_SEND_ERROR;
  1121. return -1;
  1122. }
  1123. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1124. driver_data = (struct driver_data *) &d[3];
  1125. driver_data->packet = packet;
  1126. packet->driver_data = driver_data;
  1127. if (packet->payload_length > 0) {
  1128. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1129. payload_bus = dma_map_single(ohci->card.device,
  1130. packet->payload,
  1131. packet->payload_length,
  1132. DMA_TO_DEVICE);
  1133. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1134. packet->ack = RCODE_SEND_ERROR;
  1135. return -1;
  1136. }
  1137. packet->payload_bus = payload_bus;
  1138. packet->payload_mapped = true;
  1139. } else {
  1140. memcpy(driver_data->inline_data, packet->payload,
  1141. packet->payload_length);
  1142. payload_bus = d_bus + 3 * sizeof(*d);
  1143. }
  1144. d[2].req_count = cpu_to_le16(packet->payload_length);
  1145. d[2].data_address = cpu_to_le32(payload_bus);
  1146. last = &d[2];
  1147. z = 3;
  1148. } else {
  1149. last = &d[0];
  1150. z = 2;
  1151. }
  1152. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1153. DESCRIPTOR_IRQ_ALWAYS |
  1154. DESCRIPTOR_BRANCH_ALWAYS);
  1155. /* FIXME: Document how the locking works. */
  1156. if (ohci->generation != packet->generation) {
  1157. if (packet->payload_mapped)
  1158. dma_unmap_single(ohci->card.device, payload_bus,
  1159. packet->payload_length, DMA_TO_DEVICE);
  1160. packet->ack = RCODE_GENERATION;
  1161. return -1;
  1162. }
  1163. context_append(ctx, d, z, 4 - z);
  1164. if (ctx->running)
  1165. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1166. else
  1167. context_run(ctx, 0);
  1168. return 0;
  1169. }
  1170. static void at_context_flush(struct context *ctx)
  1171. {
  1172. tasklet_disable(&ctx->tasklet);
  1173. ctx->flushing = true;
  1174. context_tasklet((unsigned long)ctx);
  1175. ctx->flushing = false;
  1176. tasklet_enable(&ctx->tasklet);
  1177. }
  1178. static int handle_at_packet(struct context *context,
  1179. struct descriptor *d,
  1180. struct descriptor *last)
  1181. {
  1182. struct driver_data *driver_data;
  1183. struct fw_packet *packet;
  1184. struct fw_ohci *ohci = context->ohci;
  1185. int evt;
  1186. if (last->transfer_status == 0 && !context->flushing)
  1187. /* This descriptor isn't done yet, stop iteration. */
  1188. return 0;
  1189. driver_data = (struct driver_data *) &d[3];
  1190. packet = driver_data->packet;
  1191. if (packet == NULL)
  1192. /* This packet was cancelled, just continue. */
  1193. return 1;
  1194. if (packet->payload_mapped)
  1195. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1196. packet->payload_length, DMA_TO_DEVICE);
  1197. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1198. packet->timestamp = le16_to_cpu(last->res_count);
  1199. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1200. switch (evt) {
  1201. case OHCI1394_evt_timeout:
  1202. /* Async response transmit timed out. */
  1203. packet->ack = RCODE_CANCELLED;
  1204. break;
  1205. case OHCI1394_evt_flushed:
  1206. /*
  1207. * The packet was flushed should give same error as
  1208. * when we try to use a stale generation count.
  1209. */
  1210. packet->ack = RCODE_GENERATION;
  1211. break;
  1212. case OHCI1394_evt_missing_ack:
  1213. if (context->flushing)
  1214. packet->ack = RCODE_GENERATION;
  1215. else {
  1216. /*
  1217. * Using a valid (current) generation count, but the
  1218. * node is not on the bus or not sending acks.
  1219. */
  1220. packet->ack = RCODE_NO_ACK;
  1221. }
  1222. break;
  1223. case ACK_COMPLETE + 0x10:
  1224. case ACK_PENDING + 0x10:
  1225. case ACK_BUSY_X + 0x10:
  1226. case ACK_BUSY_A + 0x10:
  1227. case ACK_BUSY_B + 0x10:
  1228. case ACK_DATA_ERROR + 0x10:
  1229. case ACK_TYPE_ERROR + 0x10:
  1230. packet->ack = evt - 0x10;
  1231. break;
  1232. case OHCI1394_evt_no_status:
  1233. if (context->flushing) {
  1234. packet->ack = RCODE_GENERATION;
  1235. break;
  1236. }
  1237. /* fall through */
  1238. default:
  1239. packet->ack = RCODE_SEND_ERROR;
  1240. break;
  1241. }
  1242. packet->callback(packet, &ohci->card, packet->ack);
  1243. return 1;
  1244. }
  1245. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1246. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1247. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1248. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1249. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1250. static void handle_local_rom(struct fw_ohci *ohci,
  1251. struct fw_packet *packet, u32 csr)
  1252. {
  1253. struct fw_packet response;
  1254. int tcode, length, i;
  1255. tcode = HEADER_GET_TCODE(packet->header[0]);
  1256. if (TCODE_IS_BLOCK_PACKET(tcode))
  1257. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1258. else
  1259. length = 4;
  1260. i = csr - CSR_CONFIG_ROM;
  1261. if (i + length > CONFIG_ROM_SIZE) {
  1262. fw_fill_response(&response, packet->header,
  1263. RCODE_ADDRESS_ERROR, NULL, 0);
  1264. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1265. fw_fill_response(&response, packet->header,
  1266. RCODE_TYPE_ERROR, NULL, 0);
  1267. } else {
  1268. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1269. (void *) ohci->config_rom + i, length);
  1270. }
  1271. fw_core_handle_response(&ohci->card, &response);
  1272. }
  1273. static void handle_local_lock(struct fw_ohci *ohci,
  1274. struct fw_packet *packet, u32 csr)
  1275. {
  1276. struct fw_packet response;
  1277. int tcode, length, ext_tcode, sel, try;
  1278. __be32 *payload, lock_old;
  1279. u32 lock_arg, lock_data;
  1280. tcode = HEADER_GET_TCODE(packet->header[0]);
  1281. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1282. payload = packet->payload;
  1283. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1284. if (tcode == TCODE_LOCK_REQUEST &&
  1285. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1286. lock_arg = be32_to_cpu(payload[0]);
  1287. lock_data = be32_to_cpu(payload[1]);
  1288. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1289. lock_arg = 0;
  1290. lock_data = 0;
  1291. } else {
  1292. fw_fill_response(&response, packet->header,
  1293. RCODE_TYPE_ERROR, NULL, 0);
  1294. goto out;
  1295. }
  1296. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1297. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1298. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1299. reg_write(ohci, OHCI1394_CSRControl, sel);
  1300. for (try = 0; try < 20; try++)
  1301. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1302. lock_old = cpu_to_be32(reg_read(ohci,
  1303. OHCI1394_CSRData));
  1304. fw_fill_response(&response, packet->header,
  1305. RCODE_COMPLETE,
  1306. &lock_old, sizeof(lock_old));
  1307. goto out;
  1308. }
  1309. dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
  1310. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1311. out:
  1312. fw_core_handle_response(&ohci->card, &response);
  1313. }
  1314. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1315. {
  1316. u64 offset, csr;
  1317. if (ctx == &ctx->ohci->at_request_ctx) {
  1318. packet->ack = ACK_PENDING;
  1319. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1320. }
  1321. offset =
  1322. ((unsigned long long)
  1323. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1324. packet->header[2];
  1325. csr = offset - CSR_REGISTER_BASE;
  1326. /* Handle config rom reads. */
  1327. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1328. handle_local_rom(ctx->ohci, packet, csr);
  1329. else switch (csr) {
  1330. case CSR_BUS_MANAGER_ID:
  1331. case CSR_BANDWIDTH_AVAILABLE:
  1332. case CSR_CHANNELS_AVAILABLE_HI:
  1333. case CSR_CHANNELS_AVAILABLE_LO:
  1334. handle_local_lock(ctx->ohci, packet, csr);
  1335. break;
  1336. default:
  1337. if (ctx == &ctx->ohci->at_request_ctx)
  1338. fw_core_handle_request(&ctx->ohci->card, packet);
  1339. else
  1340. fw_core_handle_response(&ctx->ohci->card, packet);
  1341. break;
  1342. }
  1343. if (ctx == &ctx->ohci->at_response_ctx) {
  1344. packet->ack = ACK_COMPLETE;
  1345. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1346. }
  1347. }
  1348. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1349. {
  1350. unsigned long flags;
  1351. int ret;
  1352. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1353. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1354. ctx->ohci->generation == packet->generation) {
  1355. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1356. handle_local_request(ctx, packet);
  1357. return;
  1358. }
  1359. ret = at_context_queue_packet(ctx, packet);
  1360. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1361. if (ret < 0)
  1362. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1363. }
  1364. static void detect_dead_context(struct fw_ohci *ohci,
  1365. const char *name, unsigned int regs)
  1366. {
  1367. u32 ctl;
  1368. ctl = reg_read(ohci, CONTROL_SET(regs));
  1369. if (ctl & CONTEXT_DEAD)
  1370. dev_err(ohci->card.device,
  1371. "DMA context %s has stopped, error code: %s\n",
  1372. name, evts[ctl & 0x1f]);
  1373. }
  1374. static void handle_dead_contexts(struct fw_ohci *ohci)
  1375. {
  1376. unsigned int i;
  1377. char name[8];
  1378. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1379. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1380. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1381. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1382. for (i = 0; i < 32; ++i) {
  1383. if (!(ohci->it_context_support & (1 << i)))
  1384. continue;
  1385. sprintf(name, "IT%u", i);
  1386. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1387. }
  1388. for (i = 0; i < 32; ++i) {
  1389. if (!(ohci->ir_context_support & (1 << i)))
  1390. continue;
  1391. sprintf(name, "IR%u", i);
  1392. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1393. }
  1394. /* TODO: maybe try to flush and restart the dead contexts */
  1395. }
  1396. static u32 cycle_timer_ticks(u32 cycle_timer)
  1397. {
  1398. u32 ticks;
  1399. ticks = cycle_timer & 0xfff;
  1400. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1401. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1402. return ticks;
  1403. }
  1404. /*
  1405. * Some controllers exhibit one or more of the following bugs when updating the
  1406. * iso cycle timer register:
  1407. * - When the lowest six bits are wrapping around to zero, a read that happens
  1408. * at the same time will return garbage in the lowest ten bits.
  1409. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1410. * not incremented for about 60 ns.
  1411. * - Occasionally, the entire register reads zero.
  1412. *
  1413. * To catch these, we read the register three times and ensure that the
  1414. * difference between each two consecutive reads is approximately the same, i.e.
  1415. * less than twice the other. Furthermore, any negative difference indicates an
  1416. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1417. * execute, so we have enough precision to compute the ratio of the differences.)
  1418. */
  1419. static u32 get_cycle_time(struct fw_ohci *ohci)
  1420. {
  1421. u32 c0, c1, c2;
  1422. u32 t0, t1, t2;
  1423. s32 diff01, diff12;
  1424. int i;
  1425. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1426. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1427. i = 0;
  1428. c1 = c2;
  1429. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1430. do {
  1431. c0 = c1;
  1432. c1 = c2;
  1433. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1434. t0 = cycle_timer_ticks(c0);
  1435. t1 = cycle_timer_ticks(c1);
  1436. t2 = cycle_timer_ticks(c2);
  1437. diff01 = t1 - t0;
  1438. diff12 = t2 - t1;
  1439. } while ((diff01 <= 0 || diff12 <= 0 ||
  1440. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1441. && i++ < 20);
  1442. }
  1443. return c2;
  1444. }
  1445. /*
  1446. * This function has to be called at least every 64 seconds. The bus_time
  1447. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1448. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1449. * changes in this bit.
  1450. */
  1451. static u32 update_bus_time(struct fw_ohci *ohci)
  1452. {
  1453. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1454. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1455. ohci->bus_time += 0x40;
  1456. return ohci->bus_time | cycle_time_seconds;
  1457. }
  1458. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1459. {
  1460. int reg;
  1461. mutex_lock(&ohci->phy_reg_mutex);
  1462. reg = write_phy_reg(ohci, 7, port_index);
  1463. if (reg >= 0)
  1464. reg = read_phy_reg(ohci, 8);
  1465. mutex_unlock(&ohci->phy_reg_mutex);
  1466. if (reg < 0)
  1467. return reg;
  1468. switch (reg & 0x0f) {
  1469. case 0x06:
  1470. return 2; /* is child node (connected to parent node) */
  1471. case 0x0e:
  1472. return 3; /* is parent node (connected to child node) */
  1473. }
  1474. return 1; /* not connected */
  1475. }
  1476. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1477. int self_id_count)
  1478. {
  1479. int i;
  1480. u32 entry;
  1481. for (i = 0; i < self_id_count; i++) {
  1482. entry = ohci->self_id_buffer[i];
  1483. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1484. return -1;
  1485. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1486. return i;
  1487. }
  1488. return i;
  1489. }
  1490. /*
  1491. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1492. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1493. * Construct the selfID from phy register contents.
  1494. * FIXME: How to determine the selfID.i flag?
  1495. */
  1496. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1497. {
  1498. int reg, i, pos, status;
  1499. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1500. u32 self_id = 0x8040c800;
  1501. reg = reg_read(ohci, OHCI1394_NodeID);
  1502. if (!(reg & OHCI1394_NodeID_idValid)) {
  1503. dev_notice(ohci->card.device,
  1504. "node ID not valid, new bus reset in progress\n");
  1505. return -EBUSY;
  1506. }
  1507. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1508. reg = ohci_read_phy_reg(&ohci->card, 4);
  1509. if (reg < 0)
  1510. return reg;
  1511. self_id |= ((reg & 0x07) << 8); /* power class */
  1512. reg = ohci_read_phy_reg(&ohci->card, 1);
  1513. if (reg < 0)
  1514. return reg;
  1515. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1516. for (i = 0; i < 3; i++) {
  1517. status = get_status_for_port(ohci, i);
  1518. if (status < 0)
  1519. return status;
  1520. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1521. }
  1522. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1523. if (pos >= 0) {
  1524. memmove(&(ohci->self_id_buffer[pos+1]),
  1525. &(ohci->self_id_buffer[pos]),
  1526. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1527. ohci->self_id_buffer[pos] = self_id;
  1528. self_id_count++;
  1529. }
  1530. return self_id_count;
  1531. }
  1532. static void bus_reset_work(struct work_struct *work)
  1533. {
  1534. struct fw_ohci *ohci =
  1535. container_of(work, struct fw_ohci, bus_reset_work);
  1536. int self_id_count, i, j, reg;
  1537. int generation, new_generation;
  1538. unsigned long flags;
  1539. void *free_rom = NULL;
  1540. dma_addr_t free_rom_bus = 0;
  1541. bool is_new_root;
  1542. reg = reg_read(ohci, OHCI1394_NodeID);
  1543. if (!(reg & OHCI1394_NodeID_idValid)) {
  1544. dev_notice(ohci->card.device,
  1545. "node ID not valid, new bus reset in progress\n");
  1546. return;
  1547. }
  1548. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1549. dev_notice(ohci->card.device, "malconfigured bus\n");
  1550. return;
  1551. }
  1552. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1553. OHCI1394_NodeID_nodeNumber);
  1554. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1555. if (!(ohci->is_root && is_new_root))
  1556. reg_write(ohci, OHCI1394_LinkControlSet,
  1557. OHCI1394_LinkControl_cycleMaster);
  1558. ohci->is_root = is_new_root;
  1559. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1560. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1561. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1562. return;
  1563. }
  1564. /*
  1565. * The count in the SelfIDCount register is the number of
  1566. * bytes in the self ID receive buffer. Since we also receive
  1567. * the inverted quadlets and a header quadlet, we shift one
  1568. * bit extra to get the actual number of self IDs.
  1569. */
  1570. self_id_count = (reg >> 3) & 0xff;
  1571. if (self_id_count > 252) {
  1572. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1573. return;
  1574. }
  1575. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1576. rmb();
  1577. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1578. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1579. /*
  1580. * If the invalid data looks like a cycle start packet,
  1581. * it's likely to be the result of the cycle master
  1582. * having a wrong gap count. In this case, the self IDs
  1583. * so far are valid and should be processed so that the
  1584. * bus manager can then correct the gap count.
  1585. */
  1586. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1587. == 0xffff008f) {
  1588. dev_notice(ohci->card.device,
  1589. "ignoring spurious self IDs\n");
  1590. self_id_count = j;
  1591. break;
  1592. } else {
  1593. dev_notice(ohci->card.device,
  1594. "inconsistent self IDs\n");
  1595. return;
  1596. }
  1597. }
  1598. ohci->self_id_buffer[j] =
  1599. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1600. }
  1601. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1602. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1603. if (self_id_count < 0) {
  1604. dev_notice(ohci->card.device,
  1605. "could not construct local self ID\n");
  1606. return;
  1607. }
  1608. }
  1609. if (self_id_count == 0) {
  1610. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1611. return;
  1612. }
  1613. rmb();
  1614. /*
  1615. * Check the consistency of the self IDs we just read. The
  1616. * problem we face is that a new bus reset can start while we
  1617. * read out the self IDs from the DMA buffer. If this happens,
  1618. * the DMA buffer will be overwritten with new self IDs and we
  1619. * will read out inconsistent data. The OHCI specification
  1620. * (section 11.2) recommends a technique similar to
  1621. * linux/seqlock.h, where we remember the generation of the
  1622. * self IDs in the buffer before reading them out and compare
  1623. * it to the current generation after reading them out. If
  1624. * the two generations match we know we have a consistent set
  1625. * of self IDs.
  1626. */
  1627. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1628. if (new_generation != generation) {
  1629. dev_notice(ohci->card.device,
  1630. "new bus reset, discarding self ids\n");
  1631. return;
  1632. }
  1633. /* FIXME: Document how the locking works. */
  1634. spin_lock_irqsave(&ohci->lock, flags);
  1635. ohci->generation = -1; /* prevent AT packet queueing */
  1636. context_stop(&ohci->at_request_ctx);
  1637. context_stop(&ohci->at_response_ctx);
  1638. spin_unlock_irqrestore(&ohci->lock, flags);
  1639. /*
  1640. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1641. * packets in the AT queues and software needs to drain them.
  1642. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1643. */
  1644. at_context_flush(&ohci->at_request_ctx);
  1645. at_context_flush(&ohci->at_response_ctx);
  1646. spin_lock_irqsave(&ohci->lock, flags);
  1647. ohci->generation = generation;
  1648. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1649. if (ohci->quirks & QUIRK_RESET_PACKET)
  1650. ohci->request_generation = generation;
  1651. /*
  1652. * This next bit is unrelated to the AT context stuff but we
  1653. * have to do it under the spinlock also. If a new config rom
  1654. * was set up before this reset, the old one is now no longer
  1655. * in use and we can free it. Update the config rom pointers
  1656. * to point to the current config rom and clear the
  1657. * next_config_rom pointer so a new update can take place.
  1658. */
  1659. if (ohci->next_config_rom != NULL) {
  1660. if (ohci->next_config_rom != ohci->config_rom) {
  1661. free_rom = ohci->config_rom;
  1662. free_rom_bus = ohci->config_rom_bus;
  1663. }
  1664. ohci->config_rom = ohci->next_config_rom;
  1665. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1666. ohci->next_config_rom = NULL;
  1667. /*
  1668. * Restore config_rom image and manually update
  1669. * config_rom registers. Writing the header quadlet
  1670. * will indicate that the config rom is ready, so we
  1671. * do that last.
  1672. */
  1673. reg_write(ohci, OHCI1394_BusOptions,
  1674. be32_to_cpu(ohci->config_rom[2]));
  1675. ohci->config_rom[0] = ohci->next_header;
  1676. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1677. be32_to_cpu(ohci->next_header));
  1678. }
  1679. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1680. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1681. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1682. #endif
  1683. spin_unlock_irqrestore(&ohci->lock, flags);
  1684. if (free_rom)
  1685. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1686. free_rom, free_rom_bus);
  1687. log_selfids(ohci, generation, self_id_count);
  1688. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1689. self_id_count, ohci->self_id_buffer,
  1690. ohci->csr_state_setclear_abdicate);
  1691. ohci->csr_state_setclear_abdicate = false;
  1692. }
  1693. static irqreturn_t irq_handler(int irq, void *data)
  1694. {
  1695. struct fw_ohci *ohci = data;
  1696. u32 event, iso_event;
  1697. int i;
  1698. event = reg_read(ohci, OHCI1394_IntEventClear);
  1699. if (!event || !~event)
  1700. return IRQ_NONE;
  1701. /*
  1702. * busReset and postedWriteErr must not be cleared yet
  1703. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1704. */
  1705. reg_write(ohci, OHCI1394_IntEventClear,
  1706. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1707. log_irqs(ohci, event);
  1708. if (event & OHCI1394_selfIDComplete)
  1709. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1710. if (event & OHCI1394_RQPkt)
  1711. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1712. if (event & OHCI1394_RSPkt)
  1713. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1714. if (event & OHCI1394_reqTxComplete)
  1715. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1716. if (event & OHCI1394_respTxComplete)
  1717. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1718. if (event & OHCI1394_isochRx) {
  1719. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1720. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1721. while (iso_event) {
  1722. i = ffs(iso_event) - 1;
  1723. tasklet_schedule(
  1724. &ohci->ir_context_list[i].context.tasklet);
  1725. iso_event &= ~(1 << i);
  1726. }
  1727. }
  1728. if (event & OHCI1394_isochTx) {
  1729. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1730. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1731. while (iso_event) {
  1732. i = ffs(iso_event) - 1;
  1733. tasklet_schedule(
  1734. &ohci->it_context_list[i].context.tasklet);
  1735. iso_event &= ~(1 << i);
  1736. }
  1737. }
  1738. if (unlikely(event & OHCI1394_regAccessFail))
  1739. dev_err(ohci->card.device, "register access failure\n");
  1740. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1741. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1742. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1743. reg_write(ohci, OHCI1394_IntEventClear,
  1744. OHCI1394_postedWriteErr);
  1745. if (printk_ratelimit())
  1746. dev_err(ohci->card.device, "PCI posted write error\n");
  1747. }
  1748. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1749. if (printk_ratelimit())
  1750. dev_notice(ohci->card.device,
  1751. "isochronous cycle too long\n");
  1752. reg_write(ohci, OHCI1394_LinkControlSet,
  1753. OHCI1394_LinkControl_cycleMaster);
  1754. }
  1755. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1756. /*
  1757. * We need to clear this event bit in order to make
  1758. * cycleMatch isochronous I/O work. In theory we should
  1759. * stop active cycleMatch iso contexts now and restart
  1760. * them at least two cycles later. (FIXME?)
  1761. */
  1762. if (printk_ratelimit())
  1763. dev_notice(ohci->card.device,
  1764. "isochronous cycle inconsistent\n");
  1765. }
  1766. if (unlikely(event & OHCI1394_unrecoverableError))
  1767. handle_dead_contexts(ohci);
  1768. if (event & OHCI1394_cycle64Seconds) {
  1769. spin_lock(&ohci->lock);
  1770. update_bus_time(ohci);
  1771. spin_unlock(&ohci->lock);
  1772. } else
  1773. flush_writes(ohci);
  1774. return IRQ_HANDLED;
  1775. }
  1776. static int software_reset(struct fw_ohci *ohci)
  1777. {
  1778. u32 val;
  1779. int i;
  1780. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1781. for (i = 0; i < 500; i++) {
  1782. val = reg_read(ohci, OHCI1394_HCControlSet);
  1783. if (!~val)
  1784. return -ENODEV; /* Card was ejected. */
  1785. if (!(val & OHCI1394_HCControl_softReset))
  1786. return 0;
  1787. msleep(1);
  1788. }
  1789. return -EBUSY;
  1790. }
  1791. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1792. {
  1793. size_t size = length * 4;
  1794. memcpy(dest, src, size);
  1795. if (size < CONFIG_ROM_SIZE)
  1796. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1797. }
  1798. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1799. {
  1800. bool enable_1394a;
  1801. int ret, clear, set, offset;
  1802. /* Check if the driver should configure link and PHY. */
  1803. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1804. OHCI1394_HCControl_programPhyEnable))
  1805. return 0;
  1806. /* Paranoia: check whether the PHY supports 1394a, too. */
  1807. enable_1394a = false;
  1808. ret = read_phy_reg(ohci, 2);
  1809. if (ret < 0)
  1810. return ret;
  1811. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1812. ret = read_paged_phy_reg(ohci, 1, 8);
  1813. if (ret < 0)
  1814. return ret;
  1815. if (ret >= 1)
  1816. enable_1394a = true;
  1817. }
  1818. if (ohci->quirks & QUIRK_NO_1394A)
  1819. enable_1394a = false;
  1820. /* Configure PHY and link consistently. */
  1821. if (enable_1394a) {
  1822. clear = 0;
  1823. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1824. } else {
  1825. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1826. set = 0;
  1827. }
  1828. ret = update_phy_reg(ohci, 5, clear, set);
  1829. if (ret < 0)
  1830. return ret;
  1831. if (enable_1394a)
  1832. offset = OHCI1394_HCControlSet;
  1833. else
  1834. offset = OHCI1394_HCControlClear;
  1835. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1836. /* Clean up: configuration has been taken care of. */
  1837. reg_write(ohci, OHCI1394_HCControlClear,
  1838. OHCI1394_HCControl_programPhyEnable);
  1839. return 0;
  1840. }
  1841. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1842. {
  1843. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1844. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1845. int reg, i;
  1846. reg = read_phy_reg(ohci, 2);
  1847. if (reg < 0)
  1848. return reg;
  1849. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1850. return 0;
  1851. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1852. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1853. if (reg < 0)
  1854. return reg;
  1855. if (reg != id[i])
  1856. return 0;
  1857. }
  1858. return 1;
  1859. }
  1860. static int ohci_enable(struct fw_card *card,
  1861. const __be32 *config_rom, size_t length)
  1862. {
  1863. struct fw_ohci *ohci = fw_ohci(card);
  1864. struct pci_dev *dev = to_pci_dev(card->device);
  1865. u32 lps, seconds, version, irqs;
  1866. int i, ret;
  1867. if (software_reset(ohci)) {
  1868. dev_err(card->device, "failed to reset ohci card\n");
  1869. return -EBUSY;
  1870. }
  1871. /*
  1872. * Now enable LPS, which we need in order to start accessing
  1873. * most of the registers. In fact, on some cards (ALI M5251),
  1874. * accessing registers in the SClk domain without LPS enabled
  1875. * will lock up the machine. Wait 50msec to make sure we have
  1876. * full link enabled. However, with some cards (well, at least
  1877. * a JMicron PCIe card), we have to try again sometimes.
  1878. */
  1879. reg_write(ohci, OHCI1394_HCControlSet,
  1880. OHCI1394_HCControl_LPS |
  1881. OHCI1394_HCControl_postedWriteEnable);
  1882. flush_writes(ohci);
  1883. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1884. msleep(50);
  1885. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1886. OHCI1394_HCControl_LPS;
  1887. }
  1888. if (!lps) {
  1889. dev_err(card->device, "failed to set Link Power Status\n");
  1890. return -EIO;
  1891. }
  1892. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1893. ret = probe_tsb41ba3d(ohci);
  1894. if (ret < 0)
  1895. return ret;
  1896. if (ret)
  1897. dev_notice(card->device, "local TSB41BA3D phy\n");
  1898. else
  1899. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1900. }
  1901. reg_write(ohci, OHCI1394_HCControlClear,
  1902. OHCI1394_HCControl_noByteSwapData);
  1903. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1904. reg_write(ohci, OHCI1394_LinkControlSet,
  1905. OHCI1394_LinkControl_cycleTimerEnable |
  1906. OHCI1394_LinkControl_cycleMaster);
  1907. reg_write(ohci, OHCI1394_ATRetries,
  1908. OHCI1394_MAX_AT_REQ_RETRIES |
  1909. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1910. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1911. (200 << 16));
  1912. seconds = lower_32_bits(get_seconds());
  1913. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1914. ohci->bus_time = seconds & ~0x3f;
  1915. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1916. if (version >= OHCI_VERSION_1_1) {
  1917. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1918. 0xfffffffe);
  1919. card->broadcast_channel_auto_allocated = true;
  1920. }
  1921. /* Get implemented bits of the priority arbitration request counter. */
  1922. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1923. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1924. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1925. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1926. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1927. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1928. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1929. ret = configure_1394a_enhancements(ohci);
  1930. if (ret < 0)
  1931. return ret;
  1932. /* Activate link_on bit and contender bit in our self ID packets.*/
  1933. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1934. if (ret < 0)
  1935. return ret;
  1936. /*
  1937. * When the link is not yet enabled, the atomic config rom
  1938. * update mechanism described below in ohci_set_config_rom()
  1939. * is not active. We have to update ConfigRomHeader and
  1940. * BusOptions manually, and the write to ConfigROMmap takes
  1941. * effect immediately. We tie this to the enabling of the
  1942. * link, so we have a valid config rom before enabling - the
  1943. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1944. * values before enabling.
  1945. *
  1946. * However, when the ConfigROMmap is written, some controllers
  1947. * always read back quadlets 0 and 2 from the config rom to
  1948. * the ConfigRomHeader and BusOptions registers on bus reset.
  1949. * They shouldn't do that in this initial case where the link
  1950. * isn't enabled. This means we have to use the same
  1951. * workaround here, setting the bus header to 0 and then write
  1952. * the right values in the bus reset tasklet.
  1953. */
  1954. if (config_rom) {
  1955. ohci->next_config_rom =
  1956. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1957. &ohci->next_config_rom_bus,
  1958. GFP_KERNEL);
  1959. if (ohci->next_config_rom == NULL)
  1960. return -ENOMEM;
  1961. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1962. } else {
  1963. /*
  1964. * In the suspend case, config_rom is NULL, which
  1965. * means that we just reuse the old config rom.
  1966. */
  1967. ohci->next_config_rom = ohci->config_rom;
  1968. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1969. }
  1970. ohci->next_header = ohci->next_config_rom[0];
  1971. ohci->next_config_rom[0] = 0;
  1972. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1973. reg_write(ohci, OHCI1394_BusOptions,
  1974. be32_to_cpu(ohci->next_config_rom[2]));
  1975. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1976. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1977. if (!(ohci->quirks & QUIRK_NO_MSI))
  1978. pci_enable_msi(dev);
  1979. if (request_irq(dev->irq, irq_handler,
  1980. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1981. ohci_driver_name, ohci)) {
  1982. dev_err(card->device, "failed to allocate interrupt %d\n",
  1983. dev->irq);
  1984. pci_disable_msi(dev);
  1985. if (config_rom) {
  1986. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1987. ohci->next_config_rom,
  1988. ohci->next_config_rom_bus);
  1989. ohci->next_config_rom = NULL;
  1990. }
  1991. return -EIO;
  1992. }
  1993. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1994. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1995. OHCI1394_isochTx | OHCI1394_isochRx |
  1996. OHCI1394_postedWriteErr |
  1997. OHCI1394_selfIDComplete |
  1998. OHCI1394_regAccessFail |
  1999. OHCI1394_cycle64Seconds |
  2000. OHCI1394_cycleInconsistent |
  2001. OHCI1394_unrecoverableError |
  2002. OHCI1394_cycleTooLong |
  2003. OHCI1394_masterIntEnable;
  2004. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2005. irqs |= OHCI1394_busReset;
  2006. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2007. reg_write(ohci, OHCI1394_HCControlSet,
  2008. OHCI1394_HCControl_linkEnable |
  2009. OHCI1394_HCControl_BIBimageValid);
  2010. reg_write(ohci, OHCI1394_LinkControlSet,
  2011. OHCI1394_LinkControl_rcvSelfID |
  2012. OHCI1394_LinkControl_rcvPhyPkt);
  2013. ar_context_run(&ohci->ar_request_ctx);
  2014. ar_context_run(&ohci->ar_response_ctx);
  2015. flush_writes(ohci);
  2016. /* We are ready to go, reset bus to finish initialization. */
  2017. fw_schedule_bus_reset(&ohci->card, false, true);
  2018. return 0;
  2019. }
  2020. static int ohci_set_config_rom(struct fw_card *card,
  2021. const __be32 *config_rom, size_t length)
  2022. {
  2023. struct fw_ohci *ohci;
  2024. unsigned long flags;
  2025. __be32 *next_config_rom;
  2026. dma_addr_t uninitialized_var(next_config_rom_bus);
  2027. ohci = fw_ohci(card);
  2028. /*
  2029. * When the OHCI controller is enabled, the config rom update
  2030. * mechanism is a bit tricky, but easy enough to use. See
  2031. * section 5.5.6 in the OHCI specification.
  2032. *
  2033. * The OHCI controller caches the new config rom address in a
  2034. * shadow register (ConfigROMmapNext) and needs a bus reset
  2035. * for the changes to take place. When the bus reset is
  2036. * detected, the controller loads the new values for the
  2037. * ConfigRomHeader and BusOptions registers from the specified
  2038. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2039. * shadow register. All automatically and atomically.
  2040. *
  2041. * Now, there's a twist to this story. The automatic load of
  2042. * ConfigRomHeader and BusOptions doesn't honor the
  2043. * noByteSwapData bit, so with a be32 config rom, the
  2044. * controller will load be32 values in to these registers
  2045. * during the atomic update, even on litte endian
  2046. * architectures. The workaround we use is to put a 0 in the
  2047. * header quadlet; 0 is endian agnostic and means that the
  2048. * config rom isn't ready yet. In the bus reset tasklet we
  2049. * then set up the real values for the two registers.
  2050. *
  2051. * We use ohci->lock to avoid racing with the code that sets
  2052. * ohci->next_config_rom to NULL (see bus_reset_work).
  2053. */
  2054. next_config_rom =
  2055. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2056. &next_config_rom_bus, GFP_KERNEL);
  2057. if (next_config_rom == NULL)
  2058. return -ENOMEM;
  2059. spin_lock_irqsave(&ohci->lock, flags);
  2060. /*
  2061. * If there is not an already pending config_rom update,
  2062. * push our new allocation into the ohci->next_config_rom
  2063. * and then mark the local variable as null so that we
  2064. * won't deallocate the new buffer.
  2065. *
  2066. * OTOH, if there is a pending config_rom update, just
  2067. * use that buffer with the new config_rom data, and
  2068. * let this routine free the unused DMA allocation.
  2069. */
  2070. if (ohci->next_config_rom == NULL) {
  2071. ohci->next_config_rom = next_config_rom;
  2072. ohci->next_config_rom_bus = next_config_rom_bus;
  2073. next_config_rom = NULL;
  2074. }
  2075. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2076. ohci->next_header = config_rom[0];
  2077. ohci->next_config_rom[0] = 0;
  2078. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2079. spin_unlock_irqrestore(&ohci->lock, flags);
  2080. /* If we didn't use the DMA allocation, delete it. */
  2081. if (next_config_rom != NULL)
  2082. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2083. next_config_rom, next_config_rom_bus);
  2084. /*
  2085. * Now initiate a bus reset to have the changes take
  2086. * effect. We clean up the old config rom memory and DMA
  2087. * mappings in the bus reset tasklet, since the OHCI
  2088. * controller could need to access it before the bus reset
  2089. * takes effect.
  2090. */
  2091. fw_schedule_bus_reset(&ohci->card, true, true);
  2092. return 0;
  2093. }
  2094. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2095. {
  2096. struct fw_ohci *ohci = fw_ohci(card);
  2097. at_context_transmit(&ohci->at_request_ctx, packet);
  2098. }
  2099. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2100. {
  2101. struct fw_ohci *ohci = fw_ohci(card);
  2102. at_context_transmit(&ohci->at_response_ctx, packet);
  2103. }
  2104. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2105. {
  2106. struct fw_ohci *ohci = fw_ohci(card);
  2107. struct context *ctx = &ohci->at_request_ctx;
  2108. struct driver_data *driver_data = packet->driver_data;
  2109. int ret = -ENOENT;
  2110. tasklet_disable(&ctx->tasklet);
  2111. if (packet->ack != 0)
  2112. goto out;
  2113. if (packet->payload_mapped)
  2114. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2115. packet->payload_length, DMA_TO_DEVICE);
  2116. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2117. driver_data->packet = NULL;
  2118. packet->ack = RCODE_CANCELLED;
  2119. packet->callback(packet, &ohci->card, packet->ack);
  2120. ret = 0;
  2121. out:
  2122. tasklet_enable(&ctx->tasklet);
  2123. return ret;
  2124. }
  2125. static int ohci_enable_phys_dma(struct fw_card *card,
  2126. int node_id, int generation)
  2127. {
  2128. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2129. return 0;
  2130. #else
  2131. struct fw_ohci *ohci = fw_ohci(card);
  2132. unsigned long flags;
  2133. int n, ret = 0;
  2134. /*
  2135. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2136. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2137. */
  2138. spin_lock_irqsave(&ohci->lock, flags);
  2139. if (ohci->generation != generation) {
  2140. ret = -ESTALE;
  2141. goto out;
  2142. }
  2143. /*
  2144. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2145. * enabled for _all_ nodes on remote buses.
  2146. */
  2147. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2148. if (n < 32)
  2149. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2150. else
  2151. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2152. flush_writes(ohci);
  2153. out:
  2154. spin_unlock_irqrestore(&ohci->lock, flags);
  2155. return ret;
  2156. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2157. }
  2158. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2159. {
  2160. struct fw_ohci *ohci = fw_ohci(card);
  2161. unsigned long flags;
  2162. u32 value;
  2163. switch (csr_offset) {
  2164. case CSR_STATE_CLEAR:
  2165. case CSR_STATE_SET:
  2166. if (ohci->is_root &&
  2167. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2168. OHCI1394_LinkControl_cycleMaster))
  2169. value = CSR_STATE_BIT_CMSTR;
  2170. else
  2171. value = 0;
  2172. if (ohci->csr_state_setclear_abdicate)
  2173. value |= CSR_STATE_BIT_ABDICATE;
  2174. return value;
  2175. case CSR_NODE_IDS:
  2176. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2177. case CSR_CYCLE_TIME:
  2178. return get_cycle_time(ohci);
  2179. case CSR_BUS_TIME:
  2180. /*
  2181. * We might be called just after the cycle timer has wrapped
  2182. * around but just before the cycle64Seconds handler, so we
  2183. * better check here, too, if the bus time needs to be updated.
  2184. */
  2185. spin_lock_irqsave(&ohci->lock, flags);
  2186. value = update_bus_time(ohci);
  2187. spin_unlock_irqrestore(&ohci->lock, flags);
  2188. return value;
  2189. case CSR_BUSY_TIMEOUT:
  2190. value = reg_read(ohci, OHCI1394_ATRetries);
  2191. return (value >> 4) & 0x0ffff00f;
  2192. case CSR_PRIORITY_BUDGET:
  2193. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2194. (ohci->pri_req_max << 8);
  2195. default:
  2196. WARN_ON(1);
  2197. return 0;
  2198. }
  2199. }
  2200. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2201. {
  2202. struct fw_ohci *ohci = fw_ohci(card);
  2203. unsigned long flags;
  2204. switch (csr_offset) {
  2205. case CSR_STATE_CLEAR:
  2206. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2207. reg_write(ohci, OHCI1394_LinkControlClear,
  2208. OHCI1394_LinkControl_cycleMaster);
  2209. flush_writes(ohci);
  2210. }
  2211. if (value & CSR_STATE_BIT_ABDICATE)
  2212. ohci->csr_state_setclear_abdicate = false;
  2213. break;
  2214. case CSR_STATE_SET:
  2215. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2216. reg_write(ohci, OHCI1394_LinkControlSet,
  2217. OHCI1394_LinkControl_cycleMaster);
  2218. flush_writes(ohci);
  2219. }
  2220. if (value & CSR_STATE_BIT_ABDICATE)
  2221. ohci->csr_state_setclear_abdicate = true;
  2222. break;
  2223. case CSR_NODE_IDS:
  2224. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2225. flush_writes(ohci);
  2226. break;
  2227. case CSR_CYCLE_TIME:
  2228. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2229. reg_write(ohci, OHCI1394_IntEventSet,
  2230. OHCI1394_cycleInconsistent);
  2231. flush_writes(ohci);
  2232. break;
  2233. case CSR_BUS_TIME:
  2234. spin_lock_irqsave(&ohci->lock, flags);
  2235. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2236. spin_unlock_irqrestore(&ohci->lock, flags);
  2237. break;
  2238. case CSR_BUSY_TIMEOUT:
  2239. value = (value & 0xf) | ((value & 0xf) << 4) |
  2240. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2241. reg_write(ohci, OHCI1394_ATRetries, value);
  2242. flush_writes(ohci);
  2243. break;
  2244. case CSR_PRIORITY_BUDGET:
  2245. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2246. flush_writes(ohci);
  2247. break;
  2248. default:
  2249. WARN_ON(1);
  2250. break;
  2251. }
  2252. }
  2253. static void flush_iso_completions(struct iso_context *ctx)
  2254. {
  2255. ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
  2256. ctx->header_length, ctx->header,
  2257. ctx->base.callback_data);
  2258. ctx->header_length = 0;
  2259. }
  2260. static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
  2261. {
  2262. u32 *ctx_hdr;
  2263. if (ctx->header_length + ctx->base.header_size > PAGE_SIZE) {
  2264. if (ctx->base.drop_overflow_headers)
  2265. return;
  2266. flush_iso_completions(ctx);
  2267. }
  2268. ctx_hdr = ctx->header + ctx->header_length;
  2269. ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
  2270. /*
  2271. * The two iso header quadlets are byteswapped to little
  2272. * endian by the controller, but we want to present them
  2273. * as big endian for consistency with the bus endianness.
  2274. */
  2275. if (ctx->base.header_size > 0)
  2276. ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
  2277. if (ctx->base.header_size > 4)
  2278. ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
  2279. if (ctx->base.header_size > 8)
  2280. memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
  2281. ctx->header_length += ctx->base.header_size;
  2282. }
  2283. static int handle_ir_packet_per_buffer(struct context *context,
  2284. struct descriptor *d,
  2285. struct descriptor *last)
  2286. {
  2287. struct iso_context *ctx =
  2288. container_of(context, struct iso_context, context);
  2289. struct descriptor *pd;
  2290. u32 buffer_dma;
  2291. for (pd = d; pd <= last; pd++)
  2292. if (pd->transfer_status)
  2293. break;
  2294. if (pd > last)
  2295. /* Descriptor(s) not done yet, stop iteration */
  2296. return 0;
  2297. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2298. d++;
  2299. buffer_dma = le32_to_cpu(d->data_address);
  2300. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2301. buffer_dma & PAGE_MASK,
  2302. buffer_dma & ~PAGE_MASK,
  2303. le16_to_cpu(d->req_count),
  2304. DMA_FROM_DEVICE);
  2305. }
  2306. copy_iso_headers(ctx, (u32 *) (last + 1));
  2307. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2308. flush_iso_completions(ctx);
  2309. return 1;
  2310. }
  2311. /* d == last because each descriptor block is only a single descriptor. */
  2312. static int handle_ir_buffer_fill(struct context *context,
  2313. struct descriptor *d,
  2314. struct descriptor *last)
  2315. {
  2316. struct iso_context *ctx =
  2317. container_of(context, struct iso_context, context);
  2318. unsigned int req_count, res_count, completed;
  2319. u32 buffer_dma;
  2320. req_count = le16_to_cpu(last->req_count);
  2321. res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
  2322. completed = req_count - res_count;
  2323. buffer_dma = le32_to_cpu(last->data_address);
  2324. if (completed > 0) {
  2325. ctx->mc_buffer_bus = buffer_dma;
  2326. ctx->mc_completed = completed;
  2327. }
  2328. if (res_count != 0)
  2329. /* Descriptor(s) not done yet, stop iteration */
  2330. return 0;
  2331. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2332. buffer_dma & PAGE_MASK,
  2333. buffer_dma & ~PAGE_MASK,
  2334. completed, DMA_FROM_DEVICE);
  2335. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
  2336. ctx->base.callback.mc(&ctx->base,
  2337. buffer_dma + completed,
  2338. ctx->base.callback_data);
  2339. ctx->mc_completed = 0;
  2340. }
  2341. return 1;
  2342. }
  2343. static void flush_ir_buffer_fill(struct iso_context *ctx)
  2344. {
  2345. dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
  2346. ctx->mc_buffer_bus & PAGE_MASK,
  2347. ctx->mc_buffer_bus & ~PAGE_MASK,
  2348. ctx->mc_completed, DMA_FROM_DEVICE);
  2349. ctx->base.callback.mc(&ctx->base,
  2350. ctx->mc_buffer_bus + ctx->mc_completed,
  2351. ctx->base.callback_data);
  2352. ctx->mc_completed = 0;
  2353. }
  2354. static inline void sync_it_packet_for_cpu(struct context *context,
  2355. struct descriptor *pd)
  2356. {
  2357. __le16 control;
  2358. u32 buffer_dma;
  2359. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2360. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2361. return;
  2362. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2363. pd += 2;
  2364. /*
  2365. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2366. * data buffer is in the context program's coherent page and must not
  2367. * be synced.
  2368. */
  2369. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2370. (context->current_bus & PAGE_MASK)) {
  2371. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2372. return;
  2373. pd++;
  2374. }
  2375. do {
  2376. buffer_dma = le32_to_cpu(pd->data_address);
  2377. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2378. buffer_dma & PAGE_MASK,
  2379. buffer_dma & ~PAGE_MASK,
  2380. le16_to_cpu(pd->req_count),
  2381. DMA_TO_DEVICE);
  2382. control = pd->control;
  2383. pd++;
  2384. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2385. }
  2386. static int handle_it_packet(struct context *context,
  2387. struct descriptor *d,
  2388. struct descriptor *last)
  2389. {
  2390. struct iso_context *ctx =
  2391. container_of(context, struct iso_context, context);
  2392. struct descriptor *pd;
  2393. __be32 *ctx_hdr;
  2394. for (pd = d; pd <= last; pd++)
  2395. if (pd->transfer_status)
  2396. break;
  2397. if (pd > last)
  2398. /* Descriptor(s) not done yet, stop iteration */
  2399. return 0;
  2400. sync_it_packet_for_cpu(context, d);
  2401. if (ctx->header_length + 4 > PAGE_SIZE) {
  2402. if (ctx->base.drop_overflow_headers)
  2403. return 1;
  2404. flush_iso_completions(ctx);
  2405. }
  2406. ctx_hdr = ctx->header + ctx->header_length;
  2407. ctx->last_timestamp = le16_to_cpu(last->res_count);
  2408. /* Present this value as big-endian to match the receive code */
  2409. *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
  2410. le16_to_cpu(pd->res_count));
  2411. ctx->header_length += 4;
  2412. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2413. flush_iso_completions(ctx);
  2414. return 1;
  2415. }
  2416. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2417. {
  2418. u32 hi = channels >> 32, lo = channels;
  2419. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2420. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2421. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2422. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2423. mmiowb();
  2424. ohci->mc_channels = channels;
  2425. }
  2426. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2427. int type, int channel, size_t header_size)
  2428. {
  2429. struct fw_ohci *ohci = fw_ohci(card);
  2430. struct iso_context *uninitialized_var(ctx);
  2431. descriptor_callback_t uninitialized_var(callback);
  2432. u64 *uninitialized_var(channels);
  2433. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2434. unsigned long flags;
  2435. int index, ret = -EBUSY;
  2436. spin_lock_irqsave(&ohci->lock, flags);
  2437. switch (type) {
  2438. case FW_ISO_CONTEXT_TRANSMIT:
  2439. mask = &ohci->it_context_mask;
  2440. callback = handle_it_packet;
  2441. index = ffs(*mask) - 1;
  2442. if (index >= 0) {
  2443. *mask &= ~(1 << index);
  2444. regs = OHCI1394_IsoXmitContextBase(index);
  2445. ctx = &ohci->it_context_list[index];
  2446. }
  2447. break;
  2448. case FW_ISO_CONTEXT_RECEIVE:
  2449. channels = &ohci->ir_context_channels;
  2450. mask = &ohci->ir_context_mask;
  2451. callback = handle_ir_packet_per_buffer;
  2452. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2453. if (index >= 0) {
  2454. *channels &= ~(1ULL << channel);
  2455. *mask &= ~(1 << index);
  2456. regs = OHCI1394_IsoRcvContextBase(index);
  2457. ctx = &ohci->ir_context_list[index];
  2458. }
  2459. break;
  2460. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2461. mask = &ohci->ir_context_mask;
  2462. callback = handle_ir_buffer_fill;
  2463. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2464. if (index >= 0) {
  2465. ohci->mc_allocated = true;
  2466. *mask &= ~(1 << index);
  2467. regs = OHCI1394_IsoRcvContextBase(index);
  2468. ctx = &ohci->ir_context_list[index];
  2469. }
  2470. break;
  2471. default:
  2472. index = -1;
  2473. ret = -ENOSYS;
  2474. }
  2475. spin_unlock_irqrestore(&ohci->lock, flags);
  2476. if (index < 0)
  2477. return ERR_PTR(ret);
  2478. memset(ctx, 0, sizeof(*ctx));
  2479. ctx->header_length = 0;
  2480. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2481. if (ctx->header == NULL) {
  2482. ret = -ENOMEM;
  2483. goto out;
  2484. }
  2485. ret = context_init(&ctx->context, ohci, regs, callback);
  2486. if (ret < 0)
  2487. goto out_with_header;
  2488. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
  2489. set_multichannel_mask(ohci, 0);
  2490. ctx->mc_completed = 0;
  2491. }
  2492. return &ctx->base;
  2493. out_with_header:
  2494. free_page((unsigned long)ctx->header);
  2495. out:
  2496. spin_lock_irqsave(&ohci->lock, flags);
  2497. switch (type) {
  2498. case FW_ISO_CONTEXT_RECEIVE:
  2499. *channels |= 1ULL << channel;
  2500. break;
  2501. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2502. ohci->mc_allocated = false;
  2503. break;
  2504. }
  2505. *mask |= 1 << index;
  2506. spin_unlock_irqrestore(&ohci->lock, flags);
  2507. return ERR_PTR(ret);
  2508. }
  2509. static int ohci_start_iso(struct fw_iso_context *base,
  2510. s32 cycle, u32 sync, u32 tags)
  2511. {
  2512. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2513. struct fw_ohci *ohci = ctx->context.ohci;
  2514. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2515. int index;
  2516. /* the controller cannot start without any queued packets */
  2517. if (ctx->context.last->branch_address == 0)
  2518. return -ENODATA;
  2519. switch (ctx->base.type) {
  2520. case FW_ISO_CONTEXT_TRANSMIT:
  2521. index = ctx - ohci->it_context_list;
  2522. match = 0;
  2523. if (cycle >= 0)
  2524. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2525. (cycle & 0x7fff) << 16;
  2526. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2527. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2528. context_run(&ctx->context, match);
  2529. break;
  2530. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2531. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2532. /* fall through */
  2533. case FW_ISO_CONTEXT_RECEIVE:
  2534. index = ctx - ohci->ir_context_list;
  2535. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2536. if (cycle >= 0) {
  2537. match |= (cycle & 0x07fff) << 12;
  2538. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2539. }
  2540. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2541. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2542. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2543. context_run(&ctx->context, control);
  2544. ctx->sync = sync;
  2545. ctx->tags = tags;
  2546. break;
  2547. }
  2548. return 0;
  2549. }
  2550. static int ohci_stop_iso(struct fw_iso_context *base)
  2551. {
  2552. struct fw_ohci *ohci = fw_ohci(base->card);
  2553. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2554. int index;
  2555. switch (ctx->base.type) {
  2556. case FW_ISO_CONTEXT_TRANSMIT:
  2557. index = ctx - ohci->it_context_list;
  2558. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2559. break;
  2560. case FW_ISO_CONTEXT_RECEIVE:
  2561. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2562. index = ctx - ohci->ir_context_list;
  2563. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2564. break;
  2565. }
  2566. flush_writes(ohci);
  2567. context_stop(&ctx->context);
  2568. tasklet_kill(&ctx->context.tasklet);
  2569. return 0;
  2570. }
  2571. static void ohci_free_iso_context(struct fw_iso_context *base)
  2572. {
  2573. struct fw_ohci *ohci = fw_ohci(base->card);
  2574. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2575. unsigned long flags;
  2576. int index;
  2577. ohci_stop_iso(base);
  2578. context_release(&ctx->context);
  2579. free_page((unsigned long)ctx->header);
  2580. spin_lock_irqsave(&ohci->lock, flags);
  2581. switch (base->type) {
  2582. case FW_ISO_CONTEXT_TRANSMIT:
  2583. index = ctx - ohci->it_context_list;
  2584. ohci->it_context_mask |= 1 << index;
  2585. break;
  2586. case FW_ISO_CONTEXT_RECEIVE:
  2587. index = ctx - ohci->ir_context_list;
  2588. ohci->ir_context_mask |= 1 << index;
  2589. ohci->ir_context_channels |= 1ULL << base->channel;
  2590. break;
  2591. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2592. index = ctx - ohci->ir_context_list;
  2593. ohci->ir_context_mask |= 1 << index;
  2594. ohci->ir_context_channels |= ohci->mc_channels;
  2595. ohci->mc_channels = 0;
  2596. ohci->mc_allocated = false;
  2597. break;
  2598. }
  2599. spin_unlock_irqrestore(&ohci->lock, flags);
  2600. }
  2601. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2602. {
  2603. struct fw_ohci *ohci = fw_ohci(base->card);
  2604. unsigned long flags;
  2605. int ret;
  2606. switch (base->type) {
  2607. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2608. spin_lock_irqsave(&ohci->lock, flags);
  2609. /* Don't allow multichannel to grab other contexts' channels. */
  2610. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2611. *channels = ohci->ir_context_channels;
  2612. ret = -EBUSY;
  2613. } else {
  2614. set_multichannel_mask(ohci, *channels);
  2615. ret = 0;
  2616. }
  2617. spin_unlock_irqrestore(&ohci->lock, flags);
  2618. break;
  2619. default:
  2620. ret = -EINVAL;
  2621. }
  2622. return ret;
  2623. }
  2624. #ifdef CONFIG_PM
  2625. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2626. {
  2627. int i;
  2628. struct iso_context *ctx;
  2629. for (i = 0 ; i < ohci->n_ir ; i++) {
  2630. ctx = &ohci->ir_context_list[i];
  2631. if (ctx->context.running)
  2632. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2633. }
  2634. for (i = 0 ; i < ohci->n_it ; i++) {
  2635. ctx = &ohci->it_context_list[i];
  2636. if (ctx->context.running)
  2637. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2638. }
  2639. }
  2640. #endif
  2641. static int queue_iso_transmit(struct iso_context *ctx,
  2642. struct fw_iso_packet *packet,
  2643. struct fw_iso_buffer *buffer,
  2644. unsigned long payload)
  2645. {
  2646. struct descriptor *d, *last, *pd;
  2647. struct fw_iso_packet *p;
  2648. __le32 *header;
  2649. dma_addr_t d_bus, page_bus;
  2650. u32 z, header_z, payload_z, irq;
  2651. u32 payload_index, payload_end_index, next_page_index;
  2652. int page, end_page, i, length, offset;
  2653. p = packet;
  2654. payload_index = payload;
  2655. if (p->skip)
  2656. z = 1;
  2657. else
  2658. z = 2;
  2659. if (p->header_length > 0)
  2660. z++;
  2661. /* Determine the first page the payload isn't contained in. */
  2662. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2663. if (p->payload_length > 0)
  2664. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2665. else
  2666. payload_z = 0;
  2667. z += payload_z;
  2668. /* Get header size in number of descriptors. */
  2669. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2670. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2671. if (d == NULL)
  2672. return -ENOMEM;
  2673. if (!p->skip) {
  2674. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2675. d[0].req_count = cpu_to_le16(8);
  2676. /*
  2677. * Link the skip address to this descriptor itself. This causes
  2678. * a context to skip a cycle whenever lost cycles or FIFO
  2679. * overruns occur, without dropping the data. The application
  2680. * should then decide whether this is an error condition or not.
  2681. * FIXME: Make the context's cycle-lost behaviour configurable?
  2682. */
  2683. d[0].branch_address = cpu_to_le32(d_bus | z);
  2684. header = (__le32 *) &d[1];
  2685. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2686. IT_HEADER_TAG(p->tag) |
  2687. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2688. IT_HEADER_CHANNEL(ctx->base.channel) |
  2689. IT_HEADER_SPEED(ctx->base.speed));
  2690. header[1] =
  2691. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2692. p->payload_length));
  2693. }
  2694. if (p->header_length > 0) {
  2695. d[2].req_count = cpu_to_le16(p->header_length);
  2696. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2697. memcpy(&d[z], p->header, p->header_length);
  2698. }
  2699. pd = d + z - payload_z;
  2700. payload_end_index = payload_index + p->payload_length;
  2701. for (i = 0; i < payload_z; i++) {
  2702. page = payload_index >> PAGE_SHIFT;
  2703. offset = payload_index & ~PAGE_MASK;
  2704. next_page_index = (page + 1) << PAGE_SHIFT;
  2705. length =
  2706. min(next_page_index, payload_end_index) - payload_index;
  2707. pd[i].req_count = cpu_to_le16(length);
  2708. page_bus = page_private(buffer->pages[page]);
  2709. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2710. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2711. page_bus, offset, length,
  2712. DMA_TO_DEVICE);
  2713. payload_index += length;
  2714. }
  2715. if (p->interrupt)
  2716. irq = DESCRIPTOR_IRQ_ALWAYS;
  2717. else
  2718. irq = DESCRIPTOR_NO_IRQ;
  2719. last = z == 2 ? d : d + z - 1;
  2720. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2721. DESCRIPTOR_STATUS |
  2722. DESCRIPTOR_BRANCH_ALWAYS |
  2723. irq);
  2724. context_append(&ctx->context, d, z, header_z);
  2725. return 0;
  2726. }
  2727. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2728. struct fw_iso_packet *packet,
  2729. struct fw_iso_buffer *buffer,
  2730. unsigned long payload)
  2731. {
  2732. struct device *device = ctx->context.ohci->card.device;
  2733. struct descriptor *d, *pd;
  2734. dma_addr_t d_bus, page_bus;
  2735. u32 z, header_z, rest;
  2736. int i, j, length;
  2737. int page, offset, packet_count, header_size, payload_per_buffer;
  2738. /*
  2739. * The OHCI controller puts the isochronous header and trailer in the
  2740. * buffer, so we need at least 8 bytes.
  2741. */
  2742. packet_count = packet->header_length / ctx->base.header_size;
  2743. header_size = max(ctx->base.header_size, (size_t)8);
  2744. /* Get header size in number of descriptors. */
  2745. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2746. page = payload >> PAGE_SHIFT;
  2747. offset = payload & ~PAGE_MASK;
  2748. payload_per_buffer = packet->payload_length / packet_count;
  2749. for (i = 0; i < packet_count; i++) {
  2750. /* d points to the header descriptor */
  2751. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2752. d = context_get_descriptors(&ctx->context,
  2753. z + header_z, &d_bus);
  2754. if (d == NULL)
  2755. return -ENOMEM;
  2756. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2757. DESCRIPTOR_INPUT_MORE);
  2758. if (packet->skip && i == 0)
  2759. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2760. d->req_count = cpu_to_le16(header_size);
  2761. d->res_count = d->req_count;
  2762. d->transfer_status = 0;
  2763. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2764. rest = payload_per_buffer;
  2765. pd = d;
  2766. for (j = 1; j < z; j++) {
  2767. pd++;
  2768. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2769. DESCRIPTOR_INPUT_MORE);
  2770. if (offset + rest < PAGE_SIZE)
  2771. length = rest;
  2772. else
  2773. length = PAGE_SIZE - offset;
  2774. pd->req_count = cpu_to_le16(length);
  2775. pd->res_count = pd->req_count;
  2776. pd->transfer_status = 0;
  2777. page_bus = page_private(buffer->pages[page]);
  2778. pd->data_address = cpu_to_le32(page_bus + offset);
  2779. dma_sync_single_range_for_device(device, page_bus,
  2780. offset, length,
  2781. DMA_FROM_DEVICE);
  2782. offset = (offset + length) & ~PAGE_MASK;
  2783. rest -= length;
  2784. if (offset == 0)
  2785. page++;
  2786. }
  2787. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2788. DESCRIPTOR_INPUT_LAST |
  2789. DESCRIPTOR_BRANCH_ALWAYS);
  2790. if (packet->interrupt && i == packet_count - 1)
  2791. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2792. context_append(&ctx->context, d, z, header_z);
  2793. }
  2794. return 0;
  2795. }
  2796. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2797. struct fw_iso_packet *packet,
  2798. struct fw_iso_buffer *buffer,
  2799. unsigned long payload)
  2800. {
  2801. struct descriptor *d;
  2802. dma_addr_t d_bus, page_bus;
  2803. int page, offset, rest, z, i, length;
  2804. page = payload >> PAGE_SHIFT;
  2805. offset = payload & ~PAGE_MASK;
  2806. rest = packet->payload_length;
  2807. /* We need one descriptor for each page in the buffer. */
  2808. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2809. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2810. return -EFAULT;
  2811. for (i = 0; i < z; i++) {
  2812. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2813. if (d == NULL)
  2814. return -ENOMEM;
  2815. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2816. DESCRIPTOR_BRANCH_ALWAYS);
  2817. if (packet->skip && i == 0)
  2818. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2819. if (packet->interrupt && i == z - 1)
  2820. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2821. if (offset + rest < PAGE_SIZE)
  2822. length = rest;
  2823. else
  2824. length = PAGE_SIZE - offset;
  2825. d->req_count = cpu_to_le16(length);
  2826. d->res_count = d->req_count;
  2827. d->transfer_status = 0;
  2828. page_bus = page_private(buffer->pages[page]);
  2829. d->data_address = cpu_to_le32(page_bus + offset);
  2830. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2831. page_bus, offset, length,
  2832. DMA_FROM_DEVICE);
  2833. rest -= length;
  2834. offset = 0;
  2835. page++;
  2836. context_append(&ctx->context, d, 1, 0);
  2837. }
  2838. return 0;
  2839. }
  2840. static int ohci_queue_iso(struct fw_iso_context *base,
  2841. struct fw_iso_packet *packet,
  2842. struct fw_iso_buffer *buffer,
  2843. unsigned long payload)
  2844. {
  2845. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2846. unsigned long flags;
  2847. int ret = -ENOSYS;
  2848. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2849. switch (base->type) {
  2850. case FW_ISO_CONTEXT_TRANSMIT:
  2851. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2852. break;
  2853. case FW_ISO_CONTEXT_RECEIVE:
  2854. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2855. break;
  2856. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2857. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2858. break;
  2859. }
  2860. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2861. return ret;
  2862. }
  2863. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2864. {
  2865. struct context *ctx =
  2866. &container_of(base, struct iso_context, base)->context;
  2867. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2868. }
  2869. static int ohci_flush_iso_completions(struct fw_iso_context *base)
  2870. {
  2871. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2872. int ret = 0;
  2873. tasklet_disable(&ctx->context.tasklet);
  2874. if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
  2875. context_tasklet((unsigned long)&ctx->context);
  2876. switch (base->type) {
  2877. case FW_ISO_CONTEXT_TRANSMIT:
  2878. case FW_ISO_CONTEXT_RECEIVE:
  2879. if (ctx->header_length != 0)
  2880. flush_iso_completions(ctx);
  2881. break;
  2882. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2883. if (ctx->mc_completed != 0)
  2884. flush_ir_buffer_fill(ctx);
  2885. break;
  2886. default:
  2887. ret = -ENOSYS;
  2888. }
  2889. clear_bit_unlock(0, &ctx->flushing_completions);
  2890. smp_mb__after_clear_bit();
  2891. }
  2892. tasklet_enable(&ctx->context.tasklet);
  2893. return ret;
  2894. }
  2895. static const struct fw_card_driver ohci_driver = {
  2896. .enable = ohci_enable,
  2897. .read_phy_reg = ohci_read_phy_reg,
  2898. .update_phy_reg = ohci_update_phy_reg,
  2899. .set_config_rom = ohci_set_config_rom,
  2900. .send_request = ohci_send_request,
  2901. .send_response = ohci_send_response,
  2902. .cancel_packet = ohci_cancel_packet,
  2903. .enable_phys_dma = ohci_enable_phys_dma,
  2904. .read_csr = ohci_read_csr,
  2905. .write_csr = ohci_write_csr,
  2906. .allocate_iso_context = ohci_allocate_iso_context,
  2907. .free_iso_context = ohci_free_iso_context,
  2908. .set_iso_channels = ohci_set_iso_channels,
  2909. .queue_iso = ohci_queue_iso,
  2910. .flush_queue_iso = ohci_flush_queue_iso,
  2911. .flush_iso_completions = ohci_flush_iso_completions,
  2912. .start_iso = ohci_start_iso,
  2913. .stop_iso = ohci_stop_iso,
  2914. };
  2915. #ifdef CONFIG_PPC_PMAC
  2916. static void pmac_ohci_on(struct pci_dev *dev)
  2917. {
  2918. if (machine_is(powermac)) {
  2919. struct device_node *ofn = pci_device_to_OF_node(dev);
  2920. if (ofn) {
  2921. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2922. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2923. }
  2924. }
  2925. }
  2926. static void pmac_ohci_off(struct pci_dev *dev)
  2927. {
  2928. if (machine_is(powermac)) {
  2929. struct device_node *ofn = pci_device_to_OF_node(dev);
  2930. if (ofn) {
  2931. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2932. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2933. }
  2934. }
  2935. }
  2936. #else
  2937. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2938. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2939. #endif /* CONFIG_PPC_PMAC */
  2940. static int __devinit pci_probe(struct pci_dev *dev,
  2941. const struct pci_device_id *ent)
  2942. {
  2943. struct fw_ohci *ohci;
  2944. u32 bus_options, max_receive, link_speed, version;
  2945. u64 guid;
  2946. int i, err;
  2947. size_t size;
  2948. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2949. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2950. return -ENOSYS;
  2951. }
  2952. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2953. if (ohci == NULL) {
  2954. err = -ENOMEM;
  2955. goto fail;
  2956. }
  2957. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2958. pmac_ohci_on(dev);
  2959. err = pci_enable_device(dev);
  2960. if (err) {
  2961. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2962. goto fail_free;
  2963. }
  2964. pci_set_master(dev);
  2965. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2966. pci_set_drvdata(dev, ohci);
  2967. spin_lock_init(&ohci->lock);
  2968. mutex_init(&ohci->phy_reg_mutex);
  2969. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2970. err = pci_request_region(dev, 0, ohci_driver_name);
  2971. if (err) {
  2972. dev_err(&dev->dev, "MMIO resource unavailable\n");
  2973. goto fail_disable;
  2974. }
  2975. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2976. if (ohci->registers == NULL) {
  2977. dev_err(&dev->dev, "failed to remap registers\n");
  2978. err = -ENXIO;
  2979. goto fail_iomem;
  2980. }
  2981. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2982. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2983. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2984. ohci_quirks[i].device == dev->device) &&
  2985. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2986. ohci_quirks[i].revision >= dev->revision)) {
  2987. ohci->quirks = ohci_quirks[i].flags;
  2988. break;
  2989. }
  2990. if (param_quirks)
  2991. ohci->quirks = param_quirks;
  2992. /*
  2993. * Because dma_alloc_coherent() allocates at least one page,
  2994. * we save space by using a common buffer for the AR request/
  2995. * response descriptors and the self IDs buffer.
  2996. */
  2997. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2998. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2999. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  3000. PAGE_SIZE,
  3001. &ohci->misc_buffer_bus,
  3002. GFP_KERNEL);
  3003. if (!ohci->misc_buffer) {
  3004. err = -ENOMEM;
  3005. goto fail_iounmap;
  3006. }
  3007. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  3008. OHCI1394_AsReqRcvContextControlSet);
  3009. if (err < 0)
  3010. goto fail_misc_buf;
  3011. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  3012. OHCI1394_AsRspRcvContextControlSet);
  3013. if (err < 0)
  3014. goto fail_arreq_ctx;
  3015. err = context_init(&ohci->at_request_ctx, ohci,
  3016. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  3017. if (err < 0)
  3018. goto fail_arrsp_ctx;
  3019. err = context_init(&ohci->at_response_ctx, ohci,
  3020. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  3021. if (err < 0)
  3022. goto fail_atreq_ctx;
  3023. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  3024. ohci->ir_context_channels = ~0ULL;
  3025. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  3026. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  3027. ohci->ir_context_mask = ohci->ir_context_support;
  3028. ohci->n_ir = hweight32(ohci->ir_context_mask);
  3029. size = sizeof(struct iso_context) * ohci->n_ir;
  3030. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  3031. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  3032. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  3033. /* JMicron JMB38x often shows 0 at first read, just ignore it */
  3034. if (!ohci->it_context_support) {
  3035. dev_notice(&dev->dev, "overriding IsoXmitIntMask\n");
  3036. ohci->it_context_support = 0xf;
  3037. }
  3038. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  3039. ohci->it_context_mask = ohci->it_context_support;
  3040. ohci->n_it = hweight32(ohci->it_context_mask);
  3041. size = sizeof(struct iso_context) * ohci->n_it;
  3042. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  3043. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  3044. err = -ENOMEM;
  3045. goto fail_contexts;
  3046. }
  3047. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  3048. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  3049. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  3050. max_receive = (bus_options >> 12) & 0xf;
  3051. link_speed = bus_options & 0x7;
  3052. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  3053. reg_read(ohci, OHCI1394_GUIDLo);
  3054. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  3055. if (err)
  3056. goto fail_contexts;
  3057. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  3058. dev_notice(&dev->dev,
  3059. "added OHCI v%x.%x device as card %d, "
  3060. "%d IR + %d IT contexts, quirks 0x%x\n",
  3061. version >> 16, version & 0xff, ohci->card.index,
  3062. ohci->n_ir, ohci->n_it, ohci->quirks);
  3063. return 0;
  3064. fail_contexts:
  3065. kfree(ohci->ir_context_list);
  3066. kfree(ohci->it_context_list);
  3067. context_release(&ohci->at_response_ctx);
  3068. fail_atreq_ctx:
  3069. context_release(&ohci->at_request_ctx);
  3070. fail_arrsp_ctx:
  3071. ar_context_release(&ohci->ar_response_ctx);
  3072. fail_arreq_ctx:
  3073. ar_context_release(&ohci->ar_request_ctx);
  3074. fail_misc_buf:
  3075. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3076. ohci->misc_buffer, ohci->misc_buffer_bus);
  3077. fail_iounmap:
  3078. pci_iounmap(dev, ohci->registers);
  3079. fail_iomem:
  3080. pci_release_region(dev, 0);
  3081. fail_disable:
  3082. pci_disable_device(dev);
  3083. fail_free:
  3084. kfree(ohci);
  3085. pmac_ohci_off(dev);
  3086. fail:
  3087. if (err == -ENOMEM)
  3088. dev_err(&dev->dev, "out of memory\n");
  3089. return err;
  3090. }
  3091. static void pci_remove(struct pci_dev *dev)
  3092. {
  3093. struct fw_ohci *ohci;
  3094. ohci = pci_get_drvdata(dev);
  3095. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3096. flush_writes(ohci);
  3097. cancel_work_sync(&ohci->bus_reset_work);
  3098. fw_core_remove_card(&ohci->card);
  3099. /*
  3100. * FIXME: Fail all pending packets here, now that the upper
  3101. * layers can't queue any more.
  3102. */
  3103. software_reset(ohci);
  3104. free_irq(dev->irq, ohci);
  3105. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3106. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3107. ohci->next_config_rom, ohci->next_config_rom_bus);
  3108. if (ohci->config_rom)
  3109. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3110. ohci->config_rom, ohci->config_rom_bus);
  3111. ar_context_release(&ohci->ar_request_ctx);
  3112. ar_context_release(&ohci->ar_response_ctx);
  3113. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3114. ohci->misc_buffer, ohci->misc_buffer_bus);
  3115. context_release(&ohci->at_request_ctx);
  3116. context_release(&ohci->at_response_ctx);
  3117. kfree(ohci->it_context_list);
  3118. kfree(ohci->ir_context_list);
  3119. pci_disable_msi(dev);
  3120. pci_iounmap(dev, ohci->registers);
  3121. pci_release_region(dev, 0);
  3122. pci_disable_device(dev);
  3123. kfree(ohci);
  3124. pmac_ohci_off(dev);
  3125. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3126. }
  3127. #ifdef CONFIG_PM
  3128. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3129. {
  3130. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3131. int err;
  3132. software_reset(ohci);
  3133. free_irq(dev->irq, ohci);
  3134. pci_disable_msi(dev);
  3135. err = pci_save_state(dev);
  3136. if (err) {
  3137. dev_err(&dev->dev, "pci_save_state failed\n");
  3138. return err;
  3139. }
  3140. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3141. if (err)
  3142. dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
  3143. pmac_ohci_off(dev);
  3144. return 0;
  3145. }
  3146. static int pci_resume(struct pci_dev *dev)
  3147. {
  3148. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3149. int err;
  3150. pmac_ohci_on(dev);
  3151. pci_set_power_state(dev, PCI_D0);
  3152. pci_restore_state(dev);
  3153. err = pci_enable_device(dev);
  3154. if (err) {
  3155. dev_err(&dev->dev, "pci_enable_device failed\n");
  3156. return err;
  3157. }
  3158. /* Some systems don't setup GUID register on resume from ram */
  3159. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3160. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3161. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3162. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3163. }
  3164. err = ohci_enable(&ohci->card, NULL, 0);
  3165. if (err)
  3166. return err;
  3167. ohci_resume_iso_dma(ohci);
  3168. return 0;
  3169. }
  3170. #endif
  3171. static const struct pci_device_id pci_table[] = {
  3172. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3173. { }
  3174. };
  3175. MODULE_DEVICE_TABLE(pci, pci_table);
  3176. static struct pci_driver fw_ohci_pci_driver = {
  3177. .name = ohci_driver_name,
  3178. .id_table = pci_table,
  3179. .probe = pci_probe,
  3180. .remove = pci_remove,
  3181. #ifdef CONFIG_PM
  3182. .resume = pci_resume,
  3183. .suspend = pci_suspend,
  3184. #endif
  3185. };
  3186. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3187. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3188. MODULE_LICENSE("GPL");
  3189. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3190. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3191. MODULE_ALIAS("ohci1394");
  3192. #endif
  3193. static int __init fw_ohci_init(void)
  3194. {
  3195. return pci_register_driver(&fw_ohci_pci_driver);
  3196. }
  3197. static void __exit fw_ohci_cleanup(void)
  3198. {
  3199. pci_unregister_driver(&fw_ohci_pci_driver);
  3200. }
  3201. module_init(fw_ohci_init);
  3202. module_exit(fw_ohci_cleanup);