talitos.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. void __iomem *reg;
  93. /* request fifo */
  94. struct talitos_request *fifo;
  95. /* number of requests pending in channel h/w fifo */
  96. atomic_t submit_count ____cacheline_aligned;
  97. /* request submission (head) lock */
  98. spinlock_t head_lock ____cacheline_aligned;
  99. /* index to next free descriptor request */
  100. int head;
  101. /* request release (tail) lock */
  102. spinlock_t tail_lock ____cacheline_aligned;
  103. /* index to next in-progress/done descriptor request */
  104. int tail;
  105. };
  106. struct talitos_private {
  107. struct device *dev;
  108. struct platform_device *ofdev;
  109. void __iomem *reg;
  110. int irq[2];
  111. /* SEC global registers lock */
  112. spinlock_t reg_lock ____cacheline_aligned;
  113. /* SEC version geometry (from device tree node) */
  114. unsigned int num_channels;
  115. unsigned int chfifo_len;
  116. unsigned int exec_units;
  117. unsigned int desc_types;
  118. /* SEC Compatibility info */
  119. unsigned long features;
  120. /*
  121. * length of the request fifo
  122. * fifo_len is chfifo_len rounded up to next power of 2
  123. * so we can use bitwise ops to wrap
  124. */
  125. unsigned int fifo_len;
  126. struct talitos_channel *chan;
  127. /* next channel to be assigned next incoming descriptor */
  128. atomic_t last_chan ____cacheline_aligned;
  129. /* request callback tasklet */
  130. struct tasklet_struct done_task[2];
  131. /* list of registered algorithms */
  132. struct list_head alg_list;
  133. /* hwrng device */
  134. struct hwrng rng;
  135. };
  136. /* .features flag */
  137. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  138. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  139. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  140. #define TALITOS_FTR_HMAC_OK 0x00000008
  141. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  142. {
  143. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  144. talitos_ptr->eptr = upper_32_bits(dma_addr);
  145. }
  146. /*
  147. * map virtual single (contiguous) pointer to h/w descriptor pointer
  148. */
  149. static void map_single_talitos_ptr(struct device *dev,
  150. struct talitos_ptr *talitos_ptr,
  151. unsigned short len, void *data,
  152. unsigned char extent,
  153. enum dma_data_direction dir)
  154. {
  155. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  156. talitos_ptr->len = cpu_to_be16(len);
  157. to_talitos_ptr(talitos_ptr, dma_addr);
  158. talitos_ptr->j_extent = extent;
  159. }
  160. /*
  161. * unmap bus single (contiguous) h/w descriptor pointer
  162. */
  163. static void unmap_single_talitos_ptr(struct device *dev,
  164. struct talitos_ptr *talitos_ptr,
  165. enum dma_data_direction dir)
  166. {
  167. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  168. be16_to_cpu(talitos_ptr->len), dir);
  169. }
  170. static int reset_channel(struct device *dev, int ch)
  171. {
  172. struct talitos_private *priv = dev_get_drvdata(dev);
  173. unsigned int timeout = TALITOS_TIMEOUT;
  174. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  175. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  176. && --timeout)
  177. cpu_relax();
  178. if (timeout == 0) {
  179. dev_err(dev, "failed to reset channel %d\n", ch);
  180. return -EIO;
  181. }
  182. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  183. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  184. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  185. /* and ICCR writeback, if available */
  186. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  187. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  188. TALITOS_CCCR_LO_IWSE);
  189. return 0;
  190. }
  191. static int reset_device(struct device *dev)
  192. {
  193. struct talitos_private *priv = dev_get_drvdata(dev);
  194. unsigned int timeout = TALITOS_TIMEOUT;
  195. u32 mcr = TALITOS_MCR_SWR;
  196. setbits32(priv->reg + TALITOS_MCR, mcr);
  197. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  198. && --timeout)
  199. cpu_relax();
  200. if (priv->irq[1]) {
  201. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  202. setbits32(priv->reg + TALITOS_MCR, mcr);
  203. }
  204. if (timeout == 0) {
  205. dev_err(dev, "failed to reset device\n");
  206. return -EIO;
  207. }
  208. return 0;
  209. }
  210. /*
  211. * Reset and initialize the device
  212. */
  213. static int init_device(struct device *dev)
  214. {
  215. struct talitos_private *priv = dev_get_drvdata(dev);
  216. int ch, err;
  217. /*
  218. * Master reset
  219. * errata documentation: warning: certain SEC interrupts
  220. * are not fully cleared by writing the MCR:SWR bit,
  221. * set bit twice to completely reset
  222. */
  223. err = reset_device(dev);
  224. if (err)
  225. return err;
  226. err = reset_device(dev);
  227. if (err)
  228. return err;
  229. /* reset channels */
  230. for (ch = 0; ch < priv->num_channels; ch++) {
  231. err = reset_channel(dev, ch);
  232. if (err)
  233. return err;
  234. }
  235. /* enable channel done and error interrupts */
  236. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  237. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  238. /* disable integrity check error interrupts (use writeback instead) */
  239. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  240. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  241. TALITOS_MDEUICR_LO_ICE);
  242. return 0;
  243. }
  244. /**
  245. * talitos_submit - submits a descriptor to the device for processing
  246. * @dev: the SEC device to be used
  247. * @ch: the SEC device channel to be used
  248. * @desc: the descriptor to be processed by the device
  249. * @callback: whom to call when processing is complete
  250. * @context: a handle for use by caller (optional)
  251. *
  252. * desc must contain valid dma-mapped (bus physical) address pointers.
  253. * callback must check err and feedback in descriptor header
  254. * for device processing status.
  255. */
  256. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  257. void (*callback)(struct device *dev,
  258. struct talitos_desc *desc,
  259. void *context, int error),
  260. void *context)
  261. {
  262. struct talitos_private *priv = dev_get_drvdata(dev);
  263. struct talitos_request *request;
  264. unsigned long flags;
  265. int head;
  266. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  267. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  268. /* h/w fifo is full */
  269. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  270. return -EAGAIN;
  271. }
  272. head = priv->chan[ch].head;
  273. request = &priv->chan[ch].fifo[head];
  274. /* map descriptor and save caller data */
  275. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  276. DMA_BIDIRECTIONAL);
  277. request->callback = callback;
  278. request->context = context;
  279. /* increment fifo head */
  280. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  281. smp_wmb();
  282. request->desc = desc;
  283. /* GO! */
  284. wmb();
  285. out_be32(priv->chan[ch].reg + TALITOS_FF,
  286. upper_32_bits(request->dma_desc));
  287. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  288. lower_32_bits(request->dma_desc));
  289. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  290. return -EINPROGRESS;
  291. }
  292. /*
  293. * process what was done, notify callback of error if not
  294. */
  295. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  296. {
  297. struct talitos_private *priv = dev_get_drvdata(dev);
  298. struct talitos_request *request, saved_req;
  299. unsigned long flags;
  300. int tail, status;
  301. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  302. tail = priv->chan[ch].tail;
  303. while (priv->chan[ch].fifo[tail].desc) {
  304. request = &priv->chan[ch].fifo[tail];
  305. /* descriptors with their done bits set don't get the error */
  306. rmb();
  307. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  308. status = 0;
  309. else
  310. if (!error)
  311. break;
  312. else
  313. status = error;
  314. dma_unmap_single(dev, request->dma_desc,
  315. sizeof(struct talitos_desc),
  316. DMA_BIDIRECTIONAL);
  317. /* copy entries so we can call callback outside lock */
  318. saved_req.desc = request->desc;
  319. saved_req.callback = request->callback;
  320. saved_req.context = request->context;
  321. /* release request entry in fifo */
  322. smp_wmb();
  323. request->desc = NULL;
  324. /* increment fifo tail */
  325. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  326. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  327. atomic_dec(&priv->chan[ch].submit_count);
  328. saved_req.callback(dev, saved_req.desc, saved_req.context,
  329. status);
  330. /* channel may resume processing in single desc error case */
  331. if (error && !reset_ch && status == error)
  332. return;
  333. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  334. tail = priv->chan[ch].tail;
  335. }
  336. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  337. }
  338. /*
  339. * process completed requests for channels that have done status
  340. */
  341. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  342. static void talitos_done_##name(unsigned long data) \
  343. { \
  344. struct device *dev = (struct device *)data; \
  345. struct talitos_private *priv = dev_get_drvdata(dev); \
  346. unsigned long flags; \
  347. \
  348. if (ch_done_mask & 1) \
  349. flush_channel(dev, 0, 0, 0); \
  350. if (priv->num_channels == 1) \
  351. goto out; \
  352. if (ch_done_mask & (1 << 2)) \
  353. flush_channel(dev, 1, 0, 0); \
  354. if (ch_done_mask & (1 << 4)) \
  355. flush_channel(dev, 2, 0, 0); \
  356. if (ch_done_mask & (1 << 6)) \
  357. flush_channel(dev, 3, 0, 0); \
  358. \
  359. out: \
  360. /* At this point, all completed channels have been processed */ \
  361. /* Unmask done interrupts for channels completed later on. */ \
  362. spin_lock_irqsave(&priv->reg_lock, flags); \
  363. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  364. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  365. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  366. }
  367. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  368. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  369. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  370. /*
  371. * locate current (offending) descriptor
  372. */
  373. static u32 current_desc_hdr(struct device *dev, int ch)
  374. {
  375. struct talitos_private *priv = dev_get_drvdata(dev);
  376. int tail = priv->chan[ch].tail;
  377. dma_addr_t cur_desc;
  378. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  379. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  380. tail = (tail + 1) & (priv->fifo_len - 1);
  381. if (tail == priv->chan[ch].tail) {
  382. dev_err(dev, "couldn't locate current descriptor\n");
  383. return 0;
  384. }
  385. }
  386. return priv->chan[ch].fifo[tail].desc->hdr;
  387. }
  388. /*
  389. * user diagnostics; report root cause of error based on execution unit status
  390. */
  391. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  392. {
  393. struct talitos_private *priv = dev_get_drvdata(dev);
  394. int i;
  395. if (!desc_hdr)
  396. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  397. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  398. case DESC_HDR_SEL0_AFEU:
  399. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  400. in_be32(priv->reg + TALITOS_AFEUISR),
  401. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  402. break;
  403. case DESC_HDR_SEL0_DEU:
  404. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  405. in_be32(priv->reg + TALITOS_DEUISR),
  406. in_be32(priv->reg + TALITOS_DEUISR_LO));
  407. break;
  408. case DESC_HDR_SEL0_MDEUA:
  409. case DESC_HDR_SEL0_MDEUB:
  410. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  411. in_be32(priv->reg + TALITOS_MDEUISR),
  412. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  413. break;
  414. case DESC_HDR_SEL0_RNG:
  415. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  416. in_be32(priv->reg + TALITOS_RNGUISR),
  417. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  418. break;
  419. case DESC_HDR_SEL0_PKEU:
  420. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_PKEUISR),
  422. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  423. break;
  424. case DESC_HDR_SEL0_AESU:
  425. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg + TALITOS_AESUISR),
  427. in_be32(priv->reg + TALITOS_AESUISR_LO));
  428. break;
  429. case DESC_HDR_SEL0_CRCU:
  430. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  431. in_be32(priv->reg + TALITOS_CRCUISR),
  432. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  433. break;
  434. case DESC_HDR_SEL0_KEU:
  435. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  436. in_be32(priv->reg + TALITOS_KEUISR),
  437. in_be32(priv->reg + TALITOS_KEUISR_LO));
  438. break;
  439. }
  440. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  441. case DESC_HDR_SEL1_MDEUA:
  442. case DESC_HDR_SEL1_MDEUB:
  443. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  444. in_be32(priv->reg + TALITOS_MDEUISR),
  445. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  446. break;
  447. case DESC_HDR_SEL1_CRCU:
  448. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  449. in_be32(priv->reg + TALITOS_CRCUISR),
  450. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  451. break;
  452. }
  453. for (i = 0; i < 8; i++)
  454. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  455. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  456. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  457. }
  458. /*
  459. * recover from error interrupts
  460. */
  461. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  462. {
  463. struct talitos_private *priv = dev_get_drvdata(dev);
  464. unsigned int timeout = TALITOS_TIMEOUT;
  465. int ch, error, reset_dev = 0, reset_ch = 0;
  466. u32 v, v_lo;
  467. for (ch = 0; ch < priv->num_channels; ch++) {
  468. /* skip channels without errors */
  469. if (!(isr & (1 << (ch * 2 + 1))))
  470. continue;
  471. error = -EINVAL;
  472. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  473. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  474. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  475. dev_err(dev, "double fetch fifo overflow error\n");
  476. error = -EAGAIN;
  477. reset_ch = 1;
  478. }
  479. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  480. /* h/w dropped descriptor */
  481. dev_err(dev, "single fetch fifo overflow error\n");
  482. error = -EAGAIN;
  483. }
  484. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  485. dev_err(dev, "master data transfer error\n");
  486. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  487. dev_err(dev, "s/g data length zero error\n");
  488. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  489. dev_err(dev, "fetch pointer zero error\n");
  490. if (v_lo & TALITOS_CCPSR_LO_IDH)
  491. dev_err(dev, "illegal descriptor header error\n");
  492. if (v_lo & TALITOS_CCPSR_LO_IEU)
  493. dev_err(dev, "invalid execution unit error\n");
  494. if (v_lo & TALITOS_CCPSR_LO_EU)
  495. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  496. if (v_lo & TALITOS_CCPSR_LO_GB)
  497. dev_err(dev, "gather boundary error\n");
  498. if (v_lo & TALITOS_CCPSR_LO_GRL)
  499. dev_err(dev, "gather return/length error\n");
  500. if (v_lo & TALITOS_CCPSR_LO_SB)
  501. dev_err(dev, "scatter boundary error\n");
  502. if (v_lo & TALITOS_CCPSR_LO_SRL)
  503. dev_err(dev, "scatter return/length error\n");
  504. flush_channel(dev, ch, error, reset_ch);
  505. if (reset_ch) {
  506. reset_channel(dev, ch);
  507. } else {
  508. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  509. TALITOS_CCCR_CONT);
  510. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  511. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  512. TALITOS_CCCR_CONT) && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to restart channel %d\n",
  516. ch);
  517. reset_dev = 1;
  518. }
  519. }
  520. }
  521. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  522. dev_err(dev, "done overflow, internal time out, or rngu error: "
  523. "ISR 0x%08x_%08x\n", isr, isr_lo);
  524. /* purge request queues */
  525. for (ch = 0; ch < priv->num_channels; ch++)
  526. flush_channel(dev, ch, -EIO, 1);
  527. /* reset and reinitialize the device */
  528. init_device(dev);
  529. }
  530. }
  531. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  532. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  533. { \
  534. struct device *dev = data; \
  535. struct talitos_private *priv = dev_get_drvdata(dev); \
  536. u32 isr, isr_lo; \
  537. unsigned long flags; \
  538. \
  539. spin_lock_irqsave(&priv->reg_lock, flags); \
  540. isr = in_be32(priv->reg + TALITOS_ISR); \
  541. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  542. /* Acknowledge interrupt */ \
  543. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  544. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  545. \
  546. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  547. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  548. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  549. } \
  550. else { \
  551. if (likely(isr & ch_done_mask)) { \
  552. /* mask further done interrupts. */ \
  553. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  554. /* done_task will unmask done interrupts at exit */ \
  555. tasklet_schedule(&priv->done_task[tlet]); \
  556. } \
  557. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  558. } \
  559. \
  560. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  561. IRQ_NONE; \
  562. }
  563. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  564. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  565. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  566. /*
  567. * hwrng
  568. */
  569. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  570. {
  571. struct device *dev = (struct device *)rng->priv;
  572. struct talitos_private *priv = dev_get_drvdata(dev);
  573. u32 ofl;
  574. int i;
  575. for (i = 0; i < 20; i++) {
  576. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  577. TALITOS_RNGUSR_LO_OFL;
  578. if (ofl || !wait)
  579. break;
  580. udelay(10);
  581. }
  582. return !!ofl;
  583. }
  584. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  585. {
  586. struct device *dev = (struct device *)rng->priv;
  587. struct talitos_private *priv = dev_get_drvdata(dev);
  588. /* rng fifo requires 64-bit accesses */
  589. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  590. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  591. return sizeof(u32);
  592. }
  593. static int talitos_rng_init(struct hwrng *rng)
  594. {
  595. struct device *dev = (struct device *)rng->priv;
  596. struct talitos_private *priv = dev_get_drvdata(dev);
  597. unsigned int timeout = TALITOS_TIMEOUT;
  598. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  599. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  600. && --timeout)
  601. cpu_relax();
  602. if (timeout == 0) {
  603. dev_err(dev, "failed to reset rng hw\n");
  604. return -ENODEV;
  605. }
  606. /* start generating */
  607. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  608. return 0;
  609. }
  610. static int talitos_register_rng(struct device *dev)
  611. {
  612. struct talitos_private *priv = dev_get_drvdata(dev);
  613. priv->rng.name = dev_driver_string(dev),
  614. priv->rng.init = talitos_rng_init,
  615. priv->rng.data_present = talitos_rng_data_present,
  616. priv->rng.data_read = talitos_rng_data_read,
  617. priv->rng.priv = (unsigned long)dev;
  618. return hwrng_register(&priv->rng);
  619. }
  620. static void talitos_unregister_rng(struct device *dev)
  621. {
  622. struct talitos_private *priv = dev_get_drvdata(dev);
  623. hwrng_unregister(&priv->rng);
  624. }
  625. /*
  626. * crypto alg
  627. */
  628. #define TALITOS_CRA_PRIORITY 3000
  629. #define TALITOS_MAX_KEY_SIZE 64
  630. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  631. #define MD5_BLOCK_SIZE 64
  632. struct talitos_ctx {
  633. struct device *dev;
  634. int ch;
  635. __be32 desc_hdr_template;
  636. u8 key[TALITOS_MAX_KEY_SIZE];
  637. u8 iv[TALITOS_MAX_IV_LENGTH];
  638. unsigned int keylen;
  639. unsigned int enckeylen;
  640. unsigned int authkeylen;
  641. unsigned int authsize;
  642. };
  643. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  644. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  645. struct talitos_ahash_req_ctx {
  646. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  647. unsigned int hw_context_size;
  648. u8 buf[HASH_MAX_BLOCK_SIZE];
  649. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  650. unsigned int swinit;
  651. unsigned int first;
  652. unsigned int last;
  653. unsigned int to_hash_later;
  654. u64 nbuf;
  655. struct scatterlist bufsl[2];
  656. struct scatterlist *psrc;
  657. };
  658. static int aead_setauthsize(struct crypto_aead *authenc,
  659. unsigned int authsize)
  660. {
  661. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  662. ctx->authsize = authsize;
  663. return 0;
  664. }
  665. static int aead_setkey(struct crypto_aead *authenc,
  666. const u8 *key, unsigned int keylen)
  667. {
  668. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  669. struct rtattr *rta = (void *)key;
  670. struct crypto_authenc_key_param *param;
  671. unsigned int authkeylen;
  672. unsigned int enckeylen;
  673. if (!RTA_OK(rta, keylen))
  674. goto badkey;
  675. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  676. goto badkey;
  677. if (RTA_PAYLOAD(rta) < sizeof(*param))
  678. goto badkey;
  679. param = RTA_DATA(rta);
  680. enckeylen = be32_to_cpu(param->enckeylen);
  681. key += RTA_ALIGN(rta->rta_len);
  682. keylen -= RTA_ALIGN(rta->rta_len);
  683. if (keylen < enckeylen)
  684. goto badkey;
  685. authkeylen = keylen - enckeylen;
  686. if (keylen > TALITOS_MAX_KEY_SIZE)
  687. goto badkey;
  688. memcpy(&ctx->key, key, keylen);
  689. ctx->keylen = keylen;
  690. ctx->enckeylen = enckeylen;
  691. ctx->authkeylen = authkeylen;
  692. return 0;
  693. badkey:
  694. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  695. return -EINVAL;
  696. }
  697. /*
  698. * talitos_edesc - s/w-extended descriptor
  699. * @src_nents: number of segments in input scatterlist
  700. * @dst_nents: number of segments in output scatterlist
  701. * @dma_len: length of dma mapped link_tbl space
  702. * @dma_link_tbl: bus physical address of link_tbl
  703. * @desc: h/w descriptor
  704. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  705. *
  706. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  707. * is greater than 1, an integrity check value is concatenated to the end
  708. * of link_tbl data
  709. */
  710. struct talitos_edesc {
  711. int src_nents;
  712. int dst_nents;
  713. int src_is_chained;
  714. int dst_is_chained;
  715. int dma_len;
  716. dma_addr_t dma_link_tbl;
  717. struct talitos_desc desc;
  718. struct talitos_ptr link_tbl[0];
  719. };
  720. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  721. unsigned int nents, enum dma_data_direction dir,
  722. int chained)
  723. {
  724. if (unlikely(chained))
  725. while (sg) {
  726. dma_map_sg(dev, sg, 1, dir);
  727. sg = scatterwalk_sg_next(sg);
  728. }
  729. else
  730. dma_map_sg(dev, sg, nents, dir);
  731. return nents;
  732. }
  733. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  734. enum dma_data_direction dir)
  735. {
  736. while (sg) {
  737. dma_unmap_sg(dev, sg, 1, dir);
  738. sg = scatterwalk_sg_next(sg);
  739. }
  740. }
  741. static void talitos_sg_unmap(struct device *dev,
  742. struct talitos_edesc *edesc,
  743. struct scatterlist *src,
  744. struct scatterlist *dst)
  745. {
  746. unsigned int src_nents = edesc->src_nents ? : 1;
  747. unsigned int dst_nents = edesc->dst_nents ? : 1;
  748. if (src != dst) {
  749. if (edesc->src_is_chained)
  750. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  751. else
  752. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  753. if (dst) {
  754. if (edesc->dst_is_chained)
  755. talitos_unmap_sg_chain(dev, dst,
  756. DMA_FROM_DEVICE);
  757. else
  758. dma_unmap_sg(dev, dst, dst_nents,
  759. DMA_FROM_DEVICE);
  760. }
  761. } else
  762. if (edesc->src_is_chained)
  763. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  764. else
  765. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  766. }
  767. static void ipsec_esp_unmap(struct device *dev,
  768. struct talitos_edesc *edesc,
  769. struct aead_request *areq)
  770. {
  771. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  772. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  773. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  774. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  775. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  776. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  777. if (edesc->dma_len)
  778. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  779. DMA_BIDIRECTIONAL);
  780. }
  781. /*
  782. * ipsec_esp descriptor callbacks
  783. */
  784. static void ipsec_esp_encrypt_done(struct device *dev,
  785. struct talitos_desc *desc, void *context,
  786. int err)
  787. {
  788. struct aead_request *areq = context;
  789. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  790. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  791. struct talitos_edesc *edesc;
  792. struct scatterlist *sg;
  793. void *icvdata;
  794. edesc = container_of(desc, struct talitos_edesc, desc);
  795. ipsec_esp_unmap(dev, edesc, areq);
  796. /* copy the generated ICV to dst */
  797. if (edesc->dma_len) {
  798. icvdata = &edesc->link_tbl[edesc->src_nents +
  799. edesc->dst_nents + 2];
  800. sg = sg_last(areq->dst, edesc->dst_nents);
  801. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  802. icvdata, ctx->authsize);
  803. }
  804. kfree(edesc);
  805. aead_request_complete(areq, err);
  806. }
  807. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  808. struct talitos_desc *desc,
  809. void *context, int err)
  810. {
  811. struct aead_request *req = context;
  812. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  813. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  814. struct talitos_edesc *edesc;
  815. struct scatterlist *sg;
  816. void *icvdata;
  817. edesc = container_of(desc, struct talitos_edesc, desc);
  818. ipsec_esp_unmap(dev, edesc, req);
  819. if (!err) {
  820. /* auth check */
  821. if (edesc->dma_len)
  822. icvdata = &edesc->link_tbl[edesc->src_nents +
  823. edesc->dst_nents + 2];
  824. else
  825. icvdata = &edesc->link_tbl[0];
  826. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  827. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  828. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  829. }
  830. kfree(edesc);
  831. aead_request_complete(req, err);
  832. }
  833. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  834. struct talitos_desc *desc,
  835. void *context, int err)
  836. {
  837. struct aead_request *req = context;
  838. struct talitos_edesc *edesc;
  839. edesc = container_of(desc, struct talitos_edesc, desc);
  840. ipsec_esp_unmap(dev, edesc, req);
  841. /* check ICV auth status */
  842. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  843. DESC_HDR_LO_ICCR1_PASS))
  844. err = -EBADMSG;
  845. kfree(edesc);
  846. aead_request_complete(req, err);
  847. }
  848. /*
  849. * convert scatterlist to SEC h/w link table format
  850. * stop at cryptlen bytes
  851. */
  852. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  853. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  854. {
  855. int n_sg = sg_count;
  856. while (n_sg--) {
  857. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  858. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  859. link_tbl_ptr->j_extent = 0;
  860. link_tbl_ptr++;
  861. cryptlen -= sg_dma_len(sg);
  862. sg = scatterwalk_sg_next(sg);
  863. }
  864. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  865. link_tbl_ptr--;
  866. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  867. /* Empty this entry, and move to previous one */
  868. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  869. link_tbl_ptr->len = 0;
  870. sg_count--;
  871. link_tbl_ptr--;
  872. }
  873. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  874. + cryptlen);
  875. /* tag end of link table */
  876. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  877. return sg_count;
  878. }
  879. /*
  880. * fill in and submit ipsec_esp descriptor
  881. */
  882. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  883. u8 *giv, u64 seq,
  884. void (*callback) (struct device *dev,
  885. struct talitos_desc *desc,
  886. void *context, int error))
  887. {
  888. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  889. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  890. struct device *dev = ctx->dev;
  891. struct talitos_desc *desc = &edesc->desc;
  892. unsigned int cryptlen = areq->cryptlen;
  893. unsigned int authsize = ctx->authsize;
  894. unsigned int ivsize = crypto_aead_ivsize(aead);
  895. int sg_count, ret;
  896. int sg_link_tbl_len;
  897. /* hmac key */
  898. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  899. 0, DMA_TO_DEVICE);
  900. /* hmac data */
  901. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  902. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  903. /* cipher iv */
  904. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  905. DMA_TO_DEVICE);
  906. /* cipher key */
  907. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  908. (char *)&ctx->key + ctx->authkeylen, 0,
  909. DMA_TO_DEVICE);
  910. /*
  911. * cipher in
  912. * map and adjust cipher len to aead request cryptlen.
  913. * extent is bytes of HMAC postpended to ciphertext,
  914. * typically 12 for ipsec
  915. */
  916. desc->ptr[4].len = cpu_to_be16(cryptlen);
  917. desc->ptr[4].j_extent = authsize;
  918. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  919. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  920. : DMA_TO_DEVICE,
  921. edesc->src_is_chained);
  922. if (sg_count == 1) {
  923. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  924. } else {
  925. sg_link_tbl_len = cryptlen;
  926. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  927. sg_link_tbl_len = cryptlen + authsize;
  928. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  929. &edesc->link_tbl[0]);
  930. if (sg_count > 1) {
  931. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  932. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  933. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  934. edesc->dma_len,
  935. DMA_BIDIRECTIONAL);
  936. } else {
  937. /* Only one segment now, so no link tbl needed */
  938. to_talitos_ptr(&desc->ptr[4],
  939. sg_dma_address(areq->src));
  940. }
  941. }
  942. /* cipher out */
  943. desc->ptr[5].len = cpu_to_be16(cryptlen);
  944. desc->ptr[5].j_extent = authsize;
  945. if (areq->src != areq->dst)
  946. sg_count = talitos_map_sg(dev, areq->dst,
  947. edesc->dst_nents ? : 1,
  948. DMA_FROM_DEVICE,
  949. edesc->dst_is_chained);
  950. if (sg_count == 1) {
  951. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  952. } else {
  953. struct talitos_ptr *link_tbl_ptr =
  954. &edesc->link_tbl[edesc->src_nents + 1];
  955. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  956. (edesc->src_nents + 1) *
  957. sizeof(struct talitos_ptr));
  958. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  959. link_tbl_ptr);
  960. /* Add an entry to the link table for ICV data */
  961. link_tbl_ptr += sg_count - 1;
  962. link_tbl_ptr->j_extent = 0;
  963. sg_count++;
  964. link_tbl_ptr++;
  965. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  966. link_tbl_ptr->len = cpu_to_be16(authsize);
  967. /* icv data follows link tables */
  968. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  969. (edesc->src_nents + edesc->dst_nents + 2) *
  970. sizeof(struct talitos_ptr));
  971. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  972. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  973. edesc->dma_len, DMA_BIDIRECTIONAL);
  974. }
  975. /* iv out */
  976. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  977. DMA_FROM_DEVICE);
  978. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  979. if (ret != -EINPROGRESS) {
  980. ipsec_esp_unmap(dev, edesc, areq);
  981. kfree(edesc);
  982. }
  983. return ret;
  984. }
  985. /*
  986. * derive number of elements in scatterlist
  987. */
  988. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  989. {
  990. struct scatterlist *sg = sg_list;
  991. int sg_nents = 0;
  992. *chained = 0;
  993. while (nbytes > 0) {
  994. sg_nents++;
  995. nbytes -= sg->length;
  996. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  997. *chained = 1;
  998. sg = scatterwalk_sg_next(sg);
  999. }
  1000. return sg_nents;
  1001. }
  1002. /**
  1003. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  1004. * @sgl: The SG list
  1005. * @nents: Number of SG entries
  1006. * @buf: Where to copy to
  1007. * @buflen: The number of bytes to copy
  1008. * @skip: The number of bytes to skip before copying.
  1009. * Note: skip + buflen should equal SG total size.
  1010. *
  1011. * Returns the number of copied bytes.
  1012. *
  1013. **/
  1014. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  1015. void *buf, size_t buflen, unsigned int skip)
  1016. {
  1017. unsigned int offset = 0;
  1018. unsigned int boffset = 0;
  1019. struct sg_mapping_iter miter;
  1020. unsigned long flags;
  1021. unsigned int sg_flags = SG_MITER_ATOMIC;
  1022. size_t total_buffer = buflen + skip;
  1023. sg_flags |= SG_MITER_FROM_SG;
  1024. sg_miter_start(&miter, sgl, nents, sg_flags);
  1025. local_irq_save(flags);
  1026. while (sg_miter_next(&miter) && offset < total_buffer) {
  1027. unsigned int len;
  1028. unsigned int ignore;
  1029. if ((offset + miter.length) > skip) {
  1030. if (offset < skip) {
  1031. /* Copy part of this segment */
  1032. ignore = skip - offset;
  1033. len = miter.length - ignore;
  1034. if (boffset + len > buflen)
  1035. len = buflen - boffset;
  1036. memcpy(buf + boffset, miter.addr + ignore, len);
  1037. } else {
  1038. /* Copy all of this segment (up to buflen) */
  1039. len = miter.length;
  1040. if (boffset + len > buflen)
  1041. len = buflen - boffset;
  1042. memcpy(buf + boffset, miter.addr, len);
  1043. }
  1044. boffset += len;
  1045. }
  1046. offset += miter.length;
  1047. }
  1048. sg_miter_stop(&miter);
  1049. local_irq_restore(flags);
  1050. return boffset;
  1051. }
  1052. /*
  1053. * allocate and map the extended descriptor
  1054. */
  1055. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1056. struct scatterlist *src,
  1057. struct scatterlist *dst,
  1058. int hash_result,
  1059. unsigned int cryptlen,
  1060. unsigned int authsize,
  1061. int icv_stashing,
  1062. u32 cryptoflags)
  1063. {
  1064. struct talitos_edesc *edesc;
  1065. int src_nents, dst_nents, alloc_len, dma_len;
  1066. int src_chained, dst_chained = 0;
  1067. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1068. GFP_ATOMIC;
  1069. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1070. dev_err(dev, "length exceeds h/w max limit\n");
  1071. return ERR_PTR(-EINVAL);
  1072. }
  1073. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1074. src_nents = (src_nents == 1) ? 0 : src_nents;
  1075. if (hash_result) {
  1076. dst_nents = 0;
  1077. } else {
  1078. if (dst == src) {
  1079. dst_nents = src_nents;
  1080. } else {
  1081. dst_nents = sg_count(dst, cryptlen + authsize,
  1082. &dst_chained);
  1083. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1084. }
  1085. }
  1086. /*
  1087. * allocate space for base edesc plus the link tables,
  1088. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1089. * and the ICV data itself
  1090. */
  1091. alloc_len = sizeof(struct talitos_edesc);
  1092. if (src_nents || dst_nents) {
  1093. dma_len = (src_nents + dst_nents + 2) *
  1094. sizeof(struct talitos_ptr) + authsize;
  1095. alloc_len += dma_len;
  1096. } else {
  1097. dma_len = 0;
  1098. alloc_len += icv_stashing ? authsize : 0;
  1099. }
  1100. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1101. if (!edesc) {
  1102. dev_err(dev, "could not allocate edescriptor\n");
  1103. return ERR_PTR(-ENOMEM);
  1104. }
  1105. edesc->src_nents = src_nents;
  1106. edesc->dst_nents = dst_nents;
  1107. edesc->src_is_chained = src_chained;
  1108. edesc->dst_is_chained = dst_chained;
  1109. edesc->dma_len = dma_len;
  1110. if (dma_len)
  1111. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1112. edesc->dma_len,
  1113. DMA_BIDIRECTIONAL);
  1114. return edesc;
  1115. }
  1116. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1117. int icv_stashing)
  1118. {
  1119. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1120. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1121. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1122. areq->cryptlen, ctx->authsize, icv_stashing,
  1123. areq->base.flags);
  1124. }
  1125. static int aead_encrypt(struct aead_request *req)
  1126. {
  1127. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1128. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1129. struct talitos_edesc *edesc;
  1130. /* allocate extended descriptor */
  1131. edesc = aead_edesc_alloc(req, 0);
  1132. if (IS_ERR(edesc))
  1133. return PTR_ERR(edesc);
  1134. /* set encrypt */
  1135. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1136. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1137. }
  1138. static int aead_decrypt(struct aead_request *req)
  1139. {
  1140. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1141. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1142. unsigned int authsize = ctx->authsize;
  1143. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1144. struct talitos_edesc *edesc;
  1145. struct scatterlist *sg;
  1146. void *icvdata;
  1147. req->cryptlen -= authsize;
  1148. /* allocate extended descriptor */
  1149. edesc = aead_edesc_alloc(req, 1);
  1150. if (IS_ERR(edesc))
  1151. return PTR_ERR(edesc);
  1152. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1153. ((!edesc->src_nents && !edesc->dst_nents) ||
  1154. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1155. /* decrypt and check the ICV */
  1156. edesc->desc.hdr = ctx->desc_hdr_template |
  1157. DESC_HDR_DIR_INBOUND |
  1158. DESC_HDR_MODE1_MDEU_CICV;
  1159. /* reset integrity check result bits */
  1160. edesc->desc.hdr_lo = 0;
  1161. return ipsec_esp(edesc, req, NULL, 0,
  1162. ipsec_esp_decrypt_hwauth_done);
  1163. }
  1164. /* Have to check the ICV with software */
  1165. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1166. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1167. if (edesc->dma_len)
  1168. icvdata = &edesc->link_tbl[edesc->src_nents +
  1169. edesc->dst_nents + 2];
  1170. else
  1171. icvdata = &edesc->link_tbl[0];
  1172. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1173. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1174. ctx->authsize);
  1175. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1176. }
  1177. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1178. {
  1179. struct aead_request *areq = &req->areq;
  1180. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1181. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1182. struct talitos_edesc *edesc;
  1183. /* allocate extended descriptor */
  1184. edesc = aead_edesc_alloc(areq, 0);
  1185. if (IS_ERR(edesc))
  1186. return PTR_ERR(edesc);
  1187. /* set encrypt */
  1188. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1189. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1190. /* avoid consecutive packets going out with same IV */
  1191. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1192. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1193. ipsec_esp_encrypt_done);
  1194. }
  1195. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1196. const u8 *key, unsigned int keylen)
  1197. {
  1198. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1199. memcpy(&ctx->key, key, keylen);
  1200. ctx->keylen = keylen;
  1201. return 0;
  1202. }
  1203. static void common_nonsnoop_unmap(struct device *dev,
  1204. struct talitos_edesc *edesc,
  1205. struct ablkcipher_request *areq)
  1206. {
  1207. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1208. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1209. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1210. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1211. if (edesc->dma_len)
  1212. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1213. DMA_BIDIRECTIONAL);
  1214. }
  1215. static void ablkcipher_done(struct device *dev,
  1216. struct talitos_desc *desc, void *context,
  1217. int err)
  1218. {
  1219. struct ablkcipher_request *areq = context;
  1220. struct talitos_edesc *edesc;
  1221. edesc = container_of(desc, struct talitos_edesc, desc);
  1222. common_nonsnoop_unmap(dev, edesc, areq);
  1223. kfree(edesc);
  1224. areq->base.complete(&areq->base, err);
  1225. }
  1226. static int common_nonsnoop(struct talitos_edesc *edesc,
  1227. struct ablkcipher_request *areq,
  1228. void (*callback) (struct device *dev,
  1229. struct talitos_desc *desc,
  1230. void *context, int error))
  1231. {
  1232. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1233. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1234. struct device *dev = ctx->dev;
  1235. struct talitos_desc *desc = &edesc->desc;
  1236. unsigned int cryptlen = areq->nbytes;
  1237. unsigned int ivsize;
  1238. int sg_count, ret;
  1239. /* first DWORD empty */
  1240. desc->ptr[0].len = 0;
  1241. to_talitos_ptr(&desc->ptr[0], 0);
  1242. desc->ptr[0].j_extent = 0;
  1243. /* cipher iv */
  1244. ivsize = crypto_ablkcipher_ivsize(cipher);
  1245. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1246. DMA_TO_DEVICE);
  1247. /* cipher key */
  1248. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1249. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1250. /*
  1251. * cipher in
  1252. */
  1253. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1254. desc->ptr[3].j_extent = 0;
  1255. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1256. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1257. : DMA_TO_DEVICE,
  1258. edesc->src_is_chained);
  1259. if (sg_count == 1) {
  1260. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1261. } else {
  1262. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1263. &edesc->link_tbl[0]);
  1264. if (sg_count > 1) {
  1265. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1266. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1267. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1268. edesc->dma_len,
  1269. DMA_BIDIRECTIONAL);
  1270. } else {
  1271. /* Only one segment now, so no link tbl needed */
  1272. to_talitos_ptr(&desc->ptr[3],
  1273. sg_dma_address(areq->src));
  1274. }
  1275. }
  1276. /* cipher out */
  1277. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1278. desc->ptr[4].j_extent = 0;
  1279. if (areq->src != areq->dst)
  1280. sg_count = talitos_map_sg(dev, areq->dst,
  1281. edesc->dst_nents ? : 1,
  1282. DMA_FROM_DEVICE,
  1283. edesc->dst_is_chained);
  1284. if (sg_count == 1) {
  1285. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1286. } else {
  1287. struct talitos_ptr *link_tbl_ptr =
  1288. &edesc->link_tbl[edesc->src_nents + 1];
  1289. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1290. (edesc->src_nents + 1) *
  1291. sizeof(struct talitos_ptr));
  1292. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1293. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1294. link_tbl_ptr);
  1295. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1296. edesc->dma_len, DMA_BIDIRECTIONAL);
  1297. }
  1298. /* iv out */
  1299. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1300. DMA_FROM_DEVICE);
  1301. /* last DWORD empty */
  1302. desc->ptr[6].len = 0;
  1303. to_talitos_ptr(&desc->ptr[6], 0);
  1304. desc->ptr[6].j_extent = 0;
  1305. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1306. if (ret != -EINPROGRESS) {
  1307. common_nonsnoop_unmap(dev, edesc, areq);
  1308. kfree(edesc);
  1309. }
  1310. return ret;
  1311. }
  1312. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1313. areq)
  1314. {
  1315. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1316. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1317. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1318. areq->nbytes, 0, 0, areq->base.flags);
  1319. }
  1320. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1321. {
  1322. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1323. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1324. struct talitos_edesc *edesc;
  1325. /* allocate extended descriptor */
  1326. edesc = ablkcipher_edesc_alloc(areq);
  1327. if (IS_ERR(edesc))
  1328. return PTR_ERR(edesc);
  1329. /* set encrypt */
  1330. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1331. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1332. }
  1333. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1334. {
  1335. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1336. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1337. struct talitos_edesc *edesc;
  1338. /* allocate extended descriptor */
  1339. edesc = ablkcipher_edesc_alloc(areq);
  1340. if (IS_ERR(edesc))
  1341. return PTR_ERR(edesc);
  1342. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1343. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1344. }
  1345. static void common_nonsnoop_hash_unmap(struct device *dev,
  1346. struct talitos_edesc *edesc,
  1347. struct ahash_request *areq)
  1348. {
  1349. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1350. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1351. /* When using hashctx-in, must unmap it. */
  1352. if (edesc->desc.ptr[1].len)
  1353. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1354. DMA_TO_DEVICE);
  1355. if (edesc->desc.ptr[2].len)
  1356. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1357. DMA_TO_DEVICE);
  1358. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1359. if (edesc->dma_len)
  1360. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1361. DMA_BIDIRECTIONAL);
  1362. }
  1363. static void ahash_done(struct device *dev,
  1364. struct talitos_desc *desc, void *context,
  1365. int err)
  1366. {
  1367. struct ahash_request *areq = context;
  1368. struct talitos_edesc *edesc =
  1369. container_of(desc, struct talitos_edesc, desc);
  1370. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1371. if (!req_ctx->last && req_ctx->to_hash_later) {
  1372. /* Position any partial block for next update/final/finup */
  1373. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1374. req_ctx->nbuf = req_ctx->to_hash_later;
  1375. }
  1376. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1377. kfree(edesc);
  1378. areq->base.complete(&areq->base, err);
  1379. }
  1380. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1381. struct ahash_request *areq, unsigned int length,
  1382. void (*callback) (struct device *dev,
  1383. struct talitos_desc *desc,
  1384. void *context, int error))
  1385. {
  1386. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1387. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1388. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1389. struct device *dev = ctx->dev;
  1390. struct talitos_desc *desc = &edesc->desc;
  1391. int sg_count, ret;
  1392. /* first DWORD empty */
  1393. desc->ptr[0] = zero_entry;
  1394. /* hash context in */
  1395. if (!req_ctx->first || req_ctx->swinit) {
  1396. map_single_talitos_ptr(dev, &desc->ptr[1],
  1397. req_ctx->hw_context_size,
  1398. (char *)req_ctx->hw_context, 0,
  1399. DMA_TO_DEVICE);
  1400. req_ctx->swinit = 0;
  1401. } else {
  1402. desc->ptr[1] = zero_entry;
  1403. /* Indicate next op is not the first. */
  1404. req_ctx->first = 0;
  1405. }
  1406. /* HMAC key */
  1407. if (ctx->keylen)
  1408. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1409. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1410. else
  1411. desc->ptr[2] = zero_entry;
  1412. /*
  1413. * data in
  1414. */
  1415. desc->ptr[3].len = cpu_to_be16(length);
  1416. desc->ptr[3].j_extent = 0;
  1417. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1418. edesc->src_nents ? : 1,
  1419. DMA_TO_DEVICE,
  1420. edesc->src_is_chained);
  1421. if (sg_count == 1) {
  1422. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1423. } else {
  1424. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1425. &edesc->link_tbl[0]);
  1426. if (sg_count > 1) {
  1427. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1428. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1429. dma_sync_single_for_device(ctx->dev,
  1430. edesc->dma_link_tbl,
  1431. edesc->dma_len,
  1432. DMA_BIDIRECTIONAL);
  1433. } else {
  1434. /* Only one segment now, so no link tbl needed */
  1435. to_talitos_ptr(&desc->ptr[3],
  1436. sg_dma_address(req_ctx->psrc));
  1437. }
  1438. }
  1439. /* fifth DWORD empty */
  1440. desc->ptr[4] = zero_entry;
  1441. /* hash/HMAC out -or- hash context out */
  1442. if (req_ctx->last)
  1443. map_single_talitos_ptr(dev, &desc->ptr[5],
  1444. crypto_ahash_digestsize(tfm),
  1445. areq->result, 0, DMA_FROM_DEVICE);
  1446. else
  1447. map_single_talitos_ptr(dev, &desc->ptr[5],
  1448. req_ctx->hw_context_size,
  1449. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1450. /* last DWORD empty */
  1451. desc->ptr[6] = zero_entry;
  1452. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1453. if (ret != -EINPROGRESS) {
  1454. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1455. kfree(edesc);
  1456. }
  1457. return ret;
  1458. }
  1459. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1460. unsigned int nbytes)
  1461. {
  1462. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1463. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1464. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1465. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1466. nbytes, 0, 0, areq->base.flags);
  1467. }
  1468. static int ahash_init(struct ahash_request *areq)
  1469. {
  1470. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1471. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1472. /* Initialize the context */
  1473. req_ctx->nbuf = 0;
  1474. req_ctx->first = 1; /* first indicates h/w must init its context */
  1475. req_ctx->swinit = 0; /* assume h/w init of context */
  1476. req_ctx->hw_context_size =
  1477. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1478. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1479. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1480. return 0;
  1481. }
  1482. /*
  1483. * on h/w without explicit sha224 support, we initialize h/w context
  1484. * manually with sha224 constants, and tell it to run sha256.
  1485. */
  1486. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1487. {
  1488. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1489. ahash_init(areq);
  1490. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1491. req_ctx->hw_context[0] = SHA224_H0;
  1492. req_ctx->hw_context[1] = SHA224_H1;
  1493. req_ctx->hw_context[2] = SHA224_H2;
  1494. req_ctx->hw_context[3] = SHA224_H3;
  1495. req_ctx->hw_context[4] = SHA224_H4;
  1496. req_ctx->hw_context[5] = SHA224_H5;
  1497. req_ctx->hw_context[6] = SHA224_H6;
  1498. req_ctx->hw_context[7] = SHA224_H7;
  1499. /* init 64-bit count */
  1500. req_ctx->hw_context[8] = 0;
  1501. req_ctx->hw_context[9] = 0;
  1502. return 0;
  1503. }
  1504. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1505. {
  1506. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1507. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1508. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1509. struct talitos_edesc *edesc;
  1510. unsigned int blocksize =
  1511. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1512. unsigned int nbytes_to_hash;
  1513. unsigned int to_hash_later;
  1514. unsigned int nsg;
  1515. int chained;
  1516. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1517. /* Buffer up to one whole block */
  1518. sg_copy_to_buffer(areq->src,
  1519. sg_count(areq->src, nbytes, &chained),
  1520. req_ctx->buf + req_ctx->nbuf, nbytes);
  1521. req_ctx->nbuf += nbytes;
  1522. return 0;
  1523. }
  1524. /* At least (blocksize + 1) bytes are available to hash */
  1525. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1526. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1527. if (req_ctx->last)
  1528. to_hash_later = 0;
  1529. else if (to_hash_later)
  1530. /* There is a partial block. Hash the full block(s) now */
  1531. nbytes_to_hash -= to_hash_later;
  1532. else {
  1533. /* Keep one block buffered */
  1534. nbytes_to_hash -= blocksize;
  1535. to_hash_later = blocksize;
  1536. }
  1537. /* Chain in any previously buffered data */
  1538. if (req_ctx->nbuf) {
  1539. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1540. sg_init_table(req_ctx->bufsl, nsg);
  1541. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1542. if (nsg > 1)
  1543. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1544. req_ctx->psrc = req_ctx->bufsl;
  1545. } else
  1546. req_ctx->psrc = areq->src;
  1547. if (to_hash_later) {
  1548. int nents = sg_count(areq->src, nbytes, &chained);
  1549. sg_copy_end_to_buffer(areq->src, nents,
  1550. req_ctx->bufnext,
  1551. to_hash_later,
  1552. nbytes - to_hash_later);
  1553. }
  1554. req_ctx->to_hash_later = to_hash_later;
  1555. /* Allocate extended descriptor */
  1556. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1557. if (IS_ERR(edesc))
  1558. return PTR_ERR(edesc);
  1559. edesc->desc.hdr = ctx->desc_hdr_template;
  1560. /* On last one, request SEC to pad; otherwise continue */
  1561. if (req_ctx->last)
  1562. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1563. else
  1564. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1565. /* request SEC to INIT hash. */
  1566. if (req_ctx->first && !req_ctx->swinit)
  1567. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1568. /* When the tfm context has a keylen, it's an HMAC.
  1569. * A first or last (ie. not middle) descriptor must request HMAC.
  1570. */
  1571. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1572. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1573. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1574. ahash_done);
  1575. }
  1576. static int ahash_update(struct ahash_request *areq)
  1577. {
  1578. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1579. req_ctx->last = 0;
  1580. return ahash_process_req(areq, areq->nbytes);
  1581. }
  1582. static int ahash_final(struct ahash_request *areq)
  1583. {
  1584. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1585. req_ctx->last = 1;
  1586. return ahash_process_req(areq, 0);
  1587. }
  1588. static int ahash_finup(struct ahash_request *areq)
  1589. {
  1590. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1591. req_ctx->last = 1;
  1592. return ahash_process_req(areq, areq->nbytes);
  1593. }
  1594. static int ahash_digest(struct ahash_request *areq)
  1595. {
  1596. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1597. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1598. ahash->init(areq);
  1599. req_ctx->last = 1;
  1600. return ahash_process_req(areq, areq->nbytes);
  1601. }
  1602. struct keyhash_result {
  1603. struct completion completion;
  1604. int err;
  1605. };
  1606. static void keyhash_complete(struct crypto_async_request *req, int err)
  1607. {
  1608. struct keyhash_result *res = req->data;
  1609. if (err == -EINPROGRESS)
  1610. return;
  1611. res->err = err;
  1612. complete(&res->completion);
  1613. }
  1614. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1615. u8 *hash)
  1616. {
  1617. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1618. struct scatterlist sg[1];
  1619. struct ahash_request *req;
  1620. struct keyhash_result hresult;
  1621. int ret;
  1622. init_completion(&hresult.completion);
  1623. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1624. if (!req)
  1625. return -ENOMEM;
  1626. /* Keep tfm keylen == 0 during hash of the long key */
  1627. ctx->keylen = 0;
  1628. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1629. keyhash_complete, &hresult);
  1630. sg_init_one(&sg[0], key, keylen);
  1631. ahash_request_set_crypt(req, sg, hash, keylen);
  1632. ret = crypto_ahash_digest(req);
  1633. switch (ret) {
  1634. case 0:
  1635. break;
  1636. case -EINPROGRESS:
  1637. case -EBUSY:
  1638. ret = wait_for_completion_interruptible(
  1639. &hresult.completion);
  1640. if (!ret)
  1641. ret = hresult.err;
  1642. break;
  1643. default:
  1644. break;
  1645. }
  1646. ahash_request_free(req);
  1647. return ret;
  1648. }
  1649. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1650. unsigned int keylen)
  1651. {
  1652. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1653. unsigned int blocksize =
  1654. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1655. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1656. unsigned int keysize = keylen;
  1657. u8 hash[SHA512_DIGEST_SIZE];
  1658. int ret;
  1659. if (keylen <= blocksize)
  1660. memcpy(ctx->key, key, keysize);
  1661. else {
  1662. /* Must get the hash of the long key */
  1663. ret = keyhash(tfm, key, keylen, hash);
  1664. if (ret) {
  1665. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1666. return -EINVAL;
  1667. }
  1668. keysize = digestsize;
  1669. memcpy(ctx->key, hash, digestsize);
  1670. }
  1671. ctx->keylen = keysize;
  1672. return 0;
  1673. }
  1674. struct talitos_alg_template {
  1675. u32 type;
  1676. union {
  1677. struct crypto_alg crypto;
  1678. struct ahash_alg hash;
  1679. } alg;
  1680. __be32 desc_hdr_template;
  1681. };
  1682. static struct talitos_alg_template driver_algs[] = {
  1683. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1684. { .type = CRYPTO_ALG_TYPE_AEAD,
  1685. .alg.crypto = {
  1686. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1687. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1688. .cra_blocksize = AES_BLOCK_SIZE,
  1689. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1690. .cra_type = &crypto_aead_type,
  1691. .cra_aead = {
  1692. .setkey = aead_setkey,
  1693. .setauthsize = aead_setauthsize,
  1694. .encrypt = aead_encrypt,
  1695. .decrypt = aead_decrypt,
  1696. .givencrypt = aead_givencrypt,
  1697. .geniv = "<built-in>",
  1698. .ivsize = AES_BLOCK_SIZE,
  1699. .maxauthsize = SHA1_DIGEST_SIZE,
  1700. }
  1701. },
  1702. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1703. DESC_HDR_SEL0_AESU |
  1704. DESC_HDR_MODE0_AESU_CBC |
  1705. DESC_HDR_SEL1_MDEUA |
  1706. DESC_HDR_MODE1_MDEU_INIT |
  1707. DESC_HDR_MODE1_MDEU_PAD |
  1708. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1709. },
  1710. { .type = CRYPTO_ALG_TYPE_AEAD,
  1711. .alg.crypto = {
  1712. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1713. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1714. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1715. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1716. .cra_type = &crypto_aead_type,
  1717. .cra_aead = {
  1718. .setkey = aead_setkey,
  1719. .setauthsize = aead_setauthsize,
  1720. .encrypt = aead_encrypt,
  1721. .decrypt = aead_decrypt,
  1722. .givencrypt = aead_givencrypt,
  1723. .geniv = "<built-in>",
  1724. .ivsize = DES3_EDE_BLOCK_SIZE,
  1725. .maxauthsize = SHA1_DIGEST_SIZE,
  1726. }
  1727. },
  1728. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1729. DESC_HDR_SEL0_DEU |
  1730. DESC_HDR_MODE0_DEU_CBC |
  1731. DESC_HDR_MODE0_DEU_3DES |
  1732. DESC_HDR_SEL1_MDEUA |
  1733. DESC_HDR_MODE1_MDEU_INIT |
  1734. DESC_HDR_MODE1_MDEU_PAD |
  1735. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1736. },
  1737. { .type = CRYPTO_ALG_TYPE_AEAD,
  1738. .alg.crypto = {
  1739. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1740. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1741. .cra_blocksize = AES_BLOCK_SIZE,
  1742. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1743. .cra_type = &crypto_aead_type,
  1744. .cra_aead = {
  1745. .setkey = aead_setkey,
  1746. .setauthsize = aead_setauthsize,
  1747. .encrypt = aead_encrypt,
  1748. .decrypt = aead_decrypt,
  1749. .givencrypt = aead_givencrypt,
  1750. .geniv = "<built-in>",
  1751. .ivsize = AES_BLOCK_SIZE,
  1752. .maxauthsize = SHA256_DIGEST_SIZE,
  1753. }
  1754. },
  1755. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1756. DESC_HDR_SEL0_AESU |
  1757. DESC_HDR_MODE0_AESU_CBC |
  1758. DESC_HDR_SEL1_MDEUA |
  1759. DESC_HDR_MODE1_MDEU_INIT |
  1760. DESC_HDR_MODE1_MDEU_PAD |
  1761. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1762. },
  1763. { .type = CRYPTO_ALG_TYPE_AEAD,
  1764. .alg.crypto = {
  1765. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1766. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1767. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1768. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1769. .cra_type = &crypto_aead_type,
  1770. .cra_aead = {
  1771. .setkey = aead_setkey,
  1772. .setauthsize = aead_setauthsize,
  1773. .encrypt = aead_encrypt,
  1774. .decrypt = aead_decrypt,
  1775. .givencrypt = aead_givencrypt,
  1776. .geniv = "<built-in>",
  1777. .ivsize = DES3_EDE_BLOCK_SIZE,
  1778. .maxauthsize = SHA256_DIGEST_SIZE,
  1779. }
  1780. },
  1781. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1782. DESC_HDR_SEL0_DEU |
  1783. DESC_HDR_MODE0_DEU_CBC |
  1784. DESC_HDR_MODE0_DEU_3DES |
  1785. DESC_HDR_SEL1_MDEUA |
  1786. DESC_HDR_MODE1_MDEU_INIT |
  1787. DESC_HDR_MODE1_MDEU_PAD |
  1788. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1789. },
  1790. { .type = CRYPTO_ALG_TYPE_AEAD,
  1791. .alg.crypto = {
  1792. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1793. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1794. .cra_blocksize = AES_BLOCK_SIZE,
  1795. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1796. .cra_type = &crypto_aead_type,
  1797. .cra_aead = {
  1798. .setkey = aead_setkey,
  1799. .setauthsize = aead_setauthsize,
  1800. .encrypt = aead_encrypt,
  1801. .decrypt = aead_decrypt,
  1802. .givencrypt = aead_givencrypt,
  1803. .geniv = "<built-in>",
  1804. .ivsize = AES_BLOCK_SIZE,
  1805. .maxauthsize = MD5_DIGEST_SIZE,
  1806. }
  1807. },
  1808. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1809. DESC_HDR_SEL0_AESU |
  1810. DESC_HDR_MODE0_AESU_CBC |
  1811. DESC_HDR_SEL1_MDEUA |
  1812. DESC_HDR_MODE1_MDEU_INIT |
  1813. DESC_HDR_MODE1_MDEU_PAD |
  1814. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1815. },
  1816. { .type = CRYPTO_ALG_TYPE_AEAD,
  1817. .alg.crypto = {
  1818. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1819. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1820. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1821. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1822. .cra_type = &crypto_aead_type,
  1823. .cra_aead = {
  1824. .setkey = aead_setkey,
  1825. .setauthsize = aead_setauthsize,
  1826. .encrypt = aead_encrypt,
  1827. .decrypt = aead_decrypt,
  1828. .givencrypt = aead_givencrypt,
  1829. .geniv = "<built-in>",
  1830. .ivsize = DES3_EDE_BLOCK_SIZE,
  1831. .maxauthsize = MD5_DIGEST_SIZE,
  1832. }
  1833. },
  1834. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1835. DESC_HDR_SEL0_DEU |
  1836. DESC_HDR_MODE0_DEU_CBC |
  1837. DESC_HDR_MODE0_DEU_3DES |
  1838. DESC_HDR_SEL1_MDEUA |
  1839. DESC_HDR_MODE1_MDEU_INIT |
  1840. DESC_HDR_MODE1_MDEU_PAD |
  1841. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1842. },
  1843. /* ABLKCIPHER algorithms. */
  1844. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1845. .alg.crypto = {
  1846. .cra_name = "cbc(aes)",
  1847. .cra_driver_name = "cbc-aes-talitos",
  1848. .cra_blocksize = AES_BLOCK_SIZE,
  1849. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1850. CRYPTO_ALG_ASYNC,
  1851. .cra_type = &crypto_ablkcipher_type,
  1852. .cra_ablkcipher = {
  1853. .setkey = ablkcipher_setkey,
  1854. .encrypt = ablkcipher_encrypt,
  1855. .decrypt = ablkcipher_decrypt,
  1856. .geniv = "eseqiv",
  1857. .min_keysize = AES_MIN_KEY_SIZE,
  1858. .max_keysize = AES_MAX_KEY_SIZE,
  1859. .ivsize = AES_BLOCK_SIZE,
  1860. }
  1861. },
  1862. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1863. DESC_HDR_SEL0_AESU |
  1864. DESC_HDR_MODE0_AESU_CBC,
  1865. },
  1866. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1867. .alg.crypto = {
  1868. .cra_name = "cbc(des3_ede)",
  1869. .cra_driver_name = "cbc-3des-talitos",
  1870. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1871. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1872. CRYPTO_ALG_ASYNC,
  1873. .cra_type = &crypto_ablkcipher_type,
  1874. .cra_ablkcipher = {
  1875. .setkey = ablkcipher_setkey,
  1876. .encrypt = ablkcipher_encrypt,
  1877. .decrypt = ablkcipher_decrypt,
  1878. .geniv = "eseqiv",
  1879. .min_keysize = DES3_EDE_KEY_SIZE,
  1880. .max_keysize = DES3_EDE_KEY_SIZE,
  1881. .ivsize = DES3_EDE_BLOCK_SIZE,
  1882. }
  1883. },
  1884. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1885. DESC_HDR_SEL0_DEU |
  1886. DESC_HDR_MODE0_DEU_CBC |
  1887. DESC_HDR_MODE0_DEU_3DES,
  1888. },
  1889. /* AHASH algorithms. */
  1890. { .type = CRYPTO_ALG_TYPE_AHASH,
  1891. .alg.hash = {
  1892. .init = ahash_init,
  1893. .update = ahash_update,
  1894. .final = ahash_final,
  1895. .finup = ahash_finup,
  1896. .digest = ahash_digest,
  1897. .halg.digestsize = MD5_DIGEST_SIZE,
  1898. .halg.base = {
  1899. .cra_name = "md5",
  1900. .cra_driver_name = "md5-talitos",
  1901. .cra_blocksize = MD5_BLOCK_SIZE,
  1902. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1903. CRYPTO_ALG_ASYNC,
  1904. .cra_type = &crypto_ahash_type
  1905. }
  1906. },
  1907. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1908. DESC_HDR_SEL0_MDEUA |
  1909. DESC_HDR_MODE0_MDEU_MD5,
  1910. },
  1911. { .type = CRYPTO_ALG_TYPE_AHASH,
  1912. .alg.hash = {
  1913. .init = ahash_init,
  1914. .update = ahash_update,
  1915. .final = ahash_final,
  1916. .finup = ahash_finup,
  1917. .digest = ahash_digest,
  1918. .halg.digestsize = SHA1_DIGEST_SIZE,
  1919. .halg.base = {
  1920. .cra_name = "sha1",
  1921. .cra_driver_name = "sha1-talitos",
  1922. .cra_blocksize = SHA1_BLOCK_SIZE,
  1923. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1924. CRYPTO_ALG_ASYNC,
  1925. .cra_type = &crypto_ahash_type
  1926. }
  1927. },
  1928. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1929. DESC_HDR_SEL0_MDEUA |
  1930. DESC_HDR_MODE0_MDEU_SHA1,
  1931. },
  1932. { .type = CRYPTO_ALG_TYPE_AHASH,
  1933. .alg.hash = {
  1934. .init = ahash_init,
  1935. .update = ahash_update,
  1936. .final = ahash_final,
  1937. .finup = ahash_finup,
  1938. .digest = ahash_digest,
  1939. .halg.digestsize = SHA224_DIGEST_SIZE,
  1940. .halg.base = {
  1941. .cra_name = "sha224",
  1942. .cra_driver_name = "sha224-talitos",
  1943. .cra_blocksize = SHA224_BLOCK_SIZE,
  1944. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1945. CRYPTO_ALG_ASYNC,
  1946. .cra_type = &crypto_ahash_type
  1947. }
  1948. },
  1949. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1950. DESC_HDR_SEL0_MDEUA |
  1951. DESC_HDR_MODE0_MDEU_SHA224,
  1952. },
  1953. { .type = CRYPTO_ALG_TYPE_AHASH,
  1954. .alg.hash = {
  1955. .init = ahash_init,
  1956. .update = ahash_update,
  1957. .final = ahash_final,
  1958. .finup = ahash_finup,
  1959. .digest = ahash_digest,
  1960. .halg.digestsize = SHA256_DIGEST_SIZE,
  1961. .halg.base = {
  1962. .cra_name = "sha256",
  1963. .cra_driver_name = "sha256-talitos",
  1964. .cra_blocksize = SHA256_BLOCK_SIZE,
  1965. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1966. CRYPTO_ALG_ASYNC,
  1967. .cra_type = &crypto_ahash_type
  1968. }
  1969. },
  1970. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1971. DESC_HDR_SEL0_MDEUA |
  1972. DESC_HDR_MODE0_MDEU_SHA256,
  1973. },
  1974. { .type = CRYPTO_ALG_TYPE_AHASH,
  1975. .alg.hash = {
  1976. .init = ahash_init,
  1977. .update = ahash_update,
  1978. .final = ahash_final,
  1979. .finup = ahash_finup,
  1980. .digest = ahash_digest,
  1981. .halg.digestsize = SHA384_DIGEST_SIZE,
  1982. .halg.base = {
  1983. .cra_name = "sha384",
  1984. .cra_driver_name = "sha384-talitos",
  1985. .cra_blocksize = SHA384_BLOCK_SIZE,
  1986. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1987. CRYPTO_ALG_ASYNC,
  1988. .cra_type = &crypto_ahash_type
  1989. }
  1990. },
  1991. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1992. DESC_HDR_SEL0_MDEUB |
  1993. DESC_HDR_MODE0_MDEUB_SHA384,
  1994. },
  1995. { .type = CRYPTO_ALG_TYPE_AHASH,
  1996. .alg.hash = {
  1997. .init = ahash_init,
  1998. .update = ahash_update,
  1999. .final = ahash_final,
  2000. .finup = ahash_finup,
  2001. .digest = ahash_digest,
  2002. .halg.digestsize = SHA512_DIGEST_SIZE,
  2003. .halg.base = {
  2004. .cra_name = "sha512",
  2005. .cra_driver_name = "sha512-talitos",
  2006. .cra_blocksize = SHA512_BLOCK_SIZE,
  2007. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2008. CRYPTO_ALG_ASYNC,
  2009. .cra_type = &crypto_ahash_type
  2010. }
  2011. },
  2012. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2013. DESC_HDR_SEL0_MDEUB |
  2014. DESC_HDR_MODE0_MDEUB_SHA512,
  2015. },
  2016. { .type = CRYPTO_ALG_TYPE_AHASH,
  2017. .alg.hash = {
  2018. .init = ahash_init,
  2019. .update = ahash_update,
  2020. .final = ahash_final,
  2021. .finup = ahash_finup,
  2022. .digest = ahash_digest,
  2023. .setkey = ahash_setkey,
  2024. .halg.digestsize = MD5_DIGEST_SIZE,
  2025. .halg.base = {
  2026. .cra_name = "hmac(md5)",
  2027. .cra_driver_name = "hmac-md5-talitos",
  2028. .cra_blocksize = MD5_BLOCK_SIZE,
  2029. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2030. CRYPTO_ALG_ASYNC,
  2031. .cra_type = &crypto_ahash_type
  2032. }
  2033. },
  2034. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2035. DESC_HDR_SEL0_MDEUA |
  2036. DESC_HDR_MODE0_MDEU_MD5,
  2037. },
  2038. { .type = CRYPTO_ALG_TYPE_AHASH,
  2039. .alg.hash = {
  2040. .init = ahash_init,
  2041. .update = ahash_update,
  2042. .final = ahash_final,
  2043. .finup = ahash_finup,
  2044. .digest = ahash_digest,
  2045. .setkey = ahash_setkey,
  2046. .halg.digestsize = SHA1_DIGEST_SIZE,
  2047. .halg.base = {
  2048. .cra_name = "hmac(sha1)",
  2049. .cra_driver_name = "hmac-sha1-talitos",
  2050. .cra_blocksize = SHA1_BLOCK_SIZE,
  2051. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2052. CRYPTO_ALG_ASYNC,
  2053. .cra_type = &crypto_ahash_type
  2054. }
  2055. },
  2056. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2057. DESC_HDR_SEL0_MDEUA |
  2058. DESC_HDR_MODE0_MDEU_SHA1,
  2059. },
  2060. { .type = CRYPTO_ALG_TYPE_AHASH,
  2061. .alg.hash = {
  2062. .init = ahash_init,
  2063. .update = ahash_update,
  2064. .final = ahash_final,
  2065. .finup = ahash_finup,
  2066. .digest = ahash_digest,
  2067. .setkey = ahash_setkey,
  2068. .halg.digestsize = SHA224_DIGEST_SIZE,
  2069. .halg.base = {
  2070. .cra_name = "hmac(sha224)",
  2071. .cra_driver_name = "hmac-sha224-talitos",
  2072. .cra_blocksize = SHA224_BLOCK_SIZE,
  2073. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2074. CRYPTO_ALG_ASYNC,
  2075. .cra_type = &crypto_ahash_type
  2076. }
  2077. },
  2078. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2079. DESC_HDR_SEL0_MDEUA |
  2080. DESC_HDR_MODE0_MDEU_SHA224,
  2081. },
  2082. { .type = CRYPTO_ALG_TYPE_AHASH,
  2083. .alg.hash = {
  2084. .init = ahash_init,
  2085. .update = ahash_update,
  2086. .final = ahash_final,
  2087. .finup = ahash_finup,
  2088. .digest = ahash_digest,
  2089. .setkey = ahash_setkey,
  2090. .halg.digestsize = SHA256_DIGEST_SIZE,
  2091. .halg.base = {
  2092. .cra_name = "hmac(sha256)",
  2093. .cra_driver_name = "hmac-sha256-talitos",
  2094. .cra_blocksize = SHA256_BLOCK_SIZE,
  2095. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2096. CRYPTO_ALG_ASYNC,
  2097. .cra_type = &crypto_ahash_type
  2098. }
  2099. },
  2100. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2101. DESC_HDR_SEL0_MDEUA |
  2102. DESC_HDR_MODE0_MDEU_SHA256,
  2103. },
  2104. { .type = CRYPTO_ALG_TYPE_AHASH,
  2105. .alg.hash = {
  2106. .init = ahash_init,
  2107. .update = ahash_update,
  2108. .final = ahash_final,
  2109. .finup = ahash_finup,
  2110. .digest = ahash_digest,
  2111. .setkey = ahash_setkey,
  2112. .halg.digestsize = SHA384_DIGEST_SIZE,
  2113. .halg.base = {
  2114. .cra_name = "hmac(sha384)",
  2115. .cra_driver_name = "hmac-sha384-talitos",
  2116. .cra_blocksize = SHA384_BLOCK_SIZE,
  2117. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2118. CRYPTO_ALG_ASYNC,
  2119. .cra_type = &crypto_ahash_type
  2120. }
  2121. },
  2122. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2123. DESC_HDR_SEL0_MDEUB |
  2124. DESC_HDR_MODE0_MDEUB_SHA384,
  2125. },
  2126. { .type = CRYPTO_ALG_TYPE_AHASH,
  2127. .alg.hash = {
  2128. .init = ahash_init,
  2129. .update = ahash_update,
  2130. .final = ahash_final,
  2131. .finup = ahash_finup,
  2132. .digest = ahash_digest,
  2133. .setkey = ahash_setkey,
  2134. .halg.digestsize = SHA512_DIGEST_SIZE,
  2135. .halg.base = {
  2136. .cra_name = "hmac(sha512)",
  2137. .cra_driver_name = "hmac-sha512-talitos",
  2138. .cra_blocksize = SHA512_BLOCK_SIZE,
  2139. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2140. CRYPTO_ALG_ASYNC,
  2141. .cra_type = &crypto_ahash_type
  2142. }
  2143. },
  2144. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2145. DESC_HDR_SEL0_MDEUB |
  2146. DESC_HDR_MODE0_MDEUB_SHA512,
  2147. }
  2148. };
  2149. struct talitos_crypto_alg {
  2150. struct list_head entry;
  2151. struct device *dev;
  2152. struct talitos_alg_template algt;
  2153. };
  2154. static int talitos_cra_init(struct crypto_tfm *tfm)
  2155. {
  2156. struct crypto_alg *alg = tfm->__crt_alg;
  2157. struct talitos_crypto_alg *talitos_alg;
  2158. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2159. struct talitos_private *priv;
  2160. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2161. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2162. struct talitos_crypto_alg,
  2163. algt.alg.hash);
  2164. else
  2165. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2166. algt.alg.crypto);
  2167. /* update context with ptr to dev */
  2168. ctx->dev = talitos_alg->dev;
  2169. /* assign SEC channel to tfm in round-robin fashion */
  2170. priv = dev_get_drvdata(ctx->dev);
  2171. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2172. (priv->num_channels - 1);
  2173. /* copy descriptor header template value */
  2174. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2175. /* select done notification */
  2176. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2177. return 0;
  2178. }
  2179. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2180. {
  2181. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2182. talitos_cra_init(tfm);
  2183. /* random first IV */
  2184. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2185. return 0;
  2186. }
  2187. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2188. {
  2189. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2190. talitos_cra_init(tfm);
  2191. ctx->keylen = 0;
  2192. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2193. sizeof(struct talitos_ahash_req_ctx));
  2194. return 0;
  2195. }
  2196. /*
  2197. * given the alg's descriptor header template, determine whether descriptor
  2198. * type and primary/secondary execution units required match the hw
  2199. * capabilities description provided in the device tree node.
  2200. */
  2201. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2202. {
  2203. struct talitos_private *priv = dev_get_drvdata(dev);
  2204. int ret;
  2205. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2206. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2207. if (SECONDARY_EU(desc_hdr_template))
  2208. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2209. & priv->exec_units);
  2210. return ret;
  2211. }
  2212. static int talitos_remove(struct platform_device *ofdev)
  2213. {
  2214. struct device *dev = &ofdev->dev;
  2215. struct talitos_private *priv = dev_get_drvdata(dev);
  2216. struct talitos_crypto_alg *t_alg, *n;
  2217. int i;
  2218. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2219. switch (t_alg->algt.type) {
  2220. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2221. case CRYPTO_ALG_TYPE_AEAD:
  2222. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2223. break;
  2224. case CRYPTO_ALG_TYPE_AHASH:
  2225. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2226. break;
  2227. }
  2228. list_del(&t_alg->entry);
  2229. kfree(t_alg);
  2230. }
  2231. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2232. talitos_unregister_rng(dev);
  2233. for (i = 0; i < priv->num_channels; i++)
  2234. kfree(priv->chan[i].fifo);
  2235. kfree(priv->chan);
  2236. for (i = 0; i < 2; i++)
  2237. if (priv->irq[i]) {
  2238. free_irq(priv->irq[i], dev);
  2239. irq_dispose_mapping(priv->irq[i]);
  2240. }
  2241. tasklet_kill(&priv->done_task[0]);
  2242. if (priv->irq[1])
  2243. tasklet_kill(&priv->done_task[1]);
  2244. iounmap(priv->reg);
  2245. dev_set_drvdata(dev, NULL);
  2246. kfree(priv);
  2247. return 0;
  2248. }
  2249. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2250. struct talitos_alg_template
  2251. *template)
  2252. {
  2253. struct talitos_private *priv = dev_get_drvdata(dev);
  2254. struct talitos_crypto_alg *t_alg;
  2255. struct crypto_alg *alg;
  2256. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2257. if (!t_alg)
  2258. return ERR_PTR(-ENOMEM);
  2259. t_alg->algt = *template;
  2260. switch (t_alg->algt.type) {
  2261. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2262. alg = &t_alg->algt.alg.crypto;
  2263. alg->cra_init = talitos_cra_init;
  2264. break;
  2265. case CRYPTO_ALG_TYPE_AEAD:
  2266. alg = &t_alg->algt.alg.crypto;
  2267. alg->cra_init = talitos_cra_init_aead;
  2268. break;
  2269. case CRYPTO_ALG_TYPE_AHASH:
  2270. alg = &t_alg->algt.alg.hash.halg.base;
  2271. alg->cra_init = talitos_cra_init_ahash;
  2272. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2273. !strncmp(alg->cra_name, "hmac", 4)) {
  2274. kfree(t_alg);
  2275. return ERR_PTR(-ENOTSUPP);
  2276. }
  2277. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2278. (!strcmp(alg->cra_name, "sha224") ||
  2279. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2280. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2281. t_alg->algt.desc_hdr_template =
  2282. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2283. DESC_HDR_SEL0_MDEUA |
  2284. DESC_HDR_MODE0_MDEU_SHA256;
  2285. }
  2286. break;
  2287. default:
  2288. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2289. kfree(t_alg);
  2290. return ERR_PTR(-EINVAL);
  2291. }
  2292. alg->cra_module = THIS_MODULE;
  2293. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2294. alg->cra_alignmask = 0;
  2295. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2296. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2297. t_alg->dev = dev;
  2298. return t_alg;
  2299. }
  2300. static int talitos_probe_irq(struct platform_device *ofdev)
  2301. {
  2302. struct device *dev = &ofdev->dev;
  2303. struct device_node *np = ofdev->dev.of_node;
  2304. struct talitos_private *priv = dev_get_drvdata(dev);
  2305. int err;
  2306. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2307. if (!priv->irq[0]) {
  2308. dev_err(dev, "failed to map irq\n");
  2309. return -EINVAL;
  2310. }
  2311. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2312. /* get the primary irq line */
  2313. if (!priv->irq[1]) {
  2314. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2315. dev_driver_string(dev), dev);
  2316. goto primary_out;
  2317. }
  2318. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2319. dev_driver_string(dev), dev);
  2320. if (err)
  2321. goto primary_out;
  2322. /* get the secondary irq line */
  2323. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2324. dev_driver_string(dev), dev);
  2325. if (err) {
  2326. dev_err(dev, "failed to request secondary irq\n");
  2327. irq_dispose_mapping(priv->irq[1]);
  2328. priv->irq[1] = 0;
  2329. }
  2330. return err;
  2331. primary_out:
  2332. if (err) {
  2333. dev_err(dev, "failed to request primary irq\n");
  2334. irq_dispose_mapping(priv->irq[0]);
  2335. priv->irq[0] = 0;
  2336. }
  2337. return err;
  2338. }
  2339. static int talitos_probe(struct platform_device *ofdev)
  2340. {
  2341. struct device *dev = &ofdev->dev;
  2342. struct device_node *np = ofdev->dev.of_node;
  2343. struct talitos_private *priv;
  2344. const unsigned int *prop;
  2345. int i, err;
  2346. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2347. if (!priv)
  2348. return -ENOMEM;
  2349. dev_set_drvdata(dev, priv);
  2350. priv->ofdev = ofdev;
  2351. spin_lock_init(&priv->reg_lock);
  2352. err = talitos_probe_irq(ofdev);
  2353. if (err)
  2354. goto err_out;
  2355. if (!priv->irq[1]) {
  2356. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2357. (unsigned long)dev);
  2358. } else {
  2359. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2360. (unsigned long)dev);
  2361. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2362. (unsigned long)dev);
  2363. }
  2364. INIT_LIST_HEAD(&priv->alg_list);
  2365. priv->reg = of_iomap(np, 0);
  2366. if (!priv->reg) {
  2367. dev_err(dev, "failed to of_iomap\n");
  2368. err = -ENOMEM;
  2369. goto err_out;
  2370. }
  2371. /* get SEC version capabilities from device tree */
  2372. prop = of_get_property(np, "fsl,num-channels", NULL);
  2373. if (prop)
  2374. priv->num_channels = *prop;
  2375. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2376. if (prop)
  2377. priv->chfifo_len = *prop;
  2378. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2379. if (prop)
  2380. priv->exec_units = *prop;
  2381. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2382. if (prop)
  2383. priv->desc_types = *prop;
  2384. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2385. !priv->exec_units || !priv->desc_types) {
  2386. dev_err(dev, "invalid property data in device tree node\n");
  2387. err = -EINVAL;
  2388. goto err_out;
  2389. }
  2390. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2391. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2392. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2393. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2394. TALITOS_FTR_SHA224_HWINIT |
  2395. TALITOS_FTR_HMAC_OK;
  2396. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2397. priv->num_channels, GFP_KERNEL);
  2398. if (!priv->chan) {
  2399. dev_err(dev, "failed to allocate channel management space\n");
  2400. err = -ENOMEM;
  2401. goto err_out;
  2402. }
  2403. for (i = 0; i < priv->num_channels; i++) {
  2404. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2405. if (!priv->irq[1] || !(i & 1))
  2406. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2407. }
  2408. for (i = 0; i < priv->num_channels; i++) {
  2409. spin_lock_init(&priv->chan[i].head_lock);
  2410. spin_lock_init(&priv->chan[i].tail_lock);
  2411. }
  2412. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2413. for (i = 0; i < priv->num_channels; i++) {
  2414. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2415. priv->fifo_len, GFP_KERNEL);
  2416. if (!priv->chan[i].fifo) {
  2417. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2418. err = -ENOMEM;
  2419. goto err_out;
  2420. }
  2421. }
  2422. for (i = 0; i < priv->num_channels; i++)
  2423. atomic_set(&priv->chan[i].submit_count,
  2424. -(priv->chfifo_len - 1));
  2425. dma_set_mask(dev, DMA_BIT_MASK(36));
  2426. /* reset and initialize the h/w */
  2427. err = init_device(dev);
  2428. if (err) {
  2429. dev_err(dev, "failed to initialize device\n");
  2430. goto err_out;
  2431. }
  2432. /* register the RNG, if available */
  2433. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2434. err = talitos_register_rng(dev);
  2435. if (err) {
  2436. dev_err(dev, "failed to register hwrng: %d\n", err);
  2437. goto err_out;
  2438. } else
  2439. dev_info(dev, "hwrng\n");
  2440. }
  2441. /* register crypto algorithms the device supports */
  2442. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2443. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2444. struct talitos_crypto_alg *t_alg;
  2445. char *name = NULL;
  2446. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2447. if (IS_ERR(t_alg)) {
  2448. err = PTR_ERR(t_alg);
  2449. if (err == -ENOTSUPP)
  2450. continue;
  2451. goto err_out;
  2452. }
  2453. switch (t_alg->algt.type) {
  2454. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2455. case CRYPTO_ALG_TYPE_AEAD:
  2456. err = crypto_register_alg(
  2457. &t_alg->algt.alg.crypto);
  2458. name = t_alg->algt.alg.crypto.cra_driver_name;
  2459. break;
  2460. case CRYPTO_ALG_TYPE_AHASH:
  2461. err = crypto_register_ahash(
  2462. &t_alg->algt.alg.hash);
  2463. name =
  2464. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2465. break;
  2466. }
  2467. if (err) {
  2468. dev_err(dev, "%s alg registration failed\n",
  2469. name);
  2470. kfree(t_alg);
  2471. } else
  2472. list_add_tail(&t_alg->entry, &priv->alg_list);
  2473. }
  2474. }
  2475. if (!list_empty(&priv->alg_list))
  2476. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2477. (char *)of_get_property(np, "compatible", NULL));
  2478. return 0;
  2479. err_out:
  2480. talitos_remove(ofdev);
  2481. return err;
  2482. }
  2483. static const struct of_device_id talitos_match[] = {
  2484. {
  2485. .compatible = "fsl,sec2.0",
  2486. },
  2487. {},
  2488. };
  2489. MODULE_DEVICE_TABLE(of, talitos_match);
  2490. static struct platform_driver talitos_driver = {
  2491. .driver = {
  2492. .name = "talitos",
  2493. .owner = THIS_MODULE,
  2494. .of_match_table = talitos_match,
  2495. },
  2496. .probe = talitos_probe,
  2497. .remove = talitos_remove,
  2498. };
  2499. module_platform_driver(talitos_driver);
  2500. MODULE_LICENSE("GPL");
  2501. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2502. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");