pata_hpt3x3.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * pata_hpt3x3 - HPT3x3 driver
  3. * (c) Copyright 2005-2006 Red Hat
  4. *
  5. * Was pata_hpt34x but the naming was confusing as it supported the
  6. * 343 and 363 so it has been renamed.
  7. *
  8. * Based on:
  9. * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. *
  12. * May be copied or modified under the terms of the GNU General Public
  13. * License
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/delay.h>
  21. #include <scsi/scsi_host.h>
  22. #include <linux/libata.h>
  23. #define DRV_NAME "pata_hpt3x3"
  24. #define DRV_VERSION "0.6.1"
  25. /**
  26. * hpt3x3_set_piomode - PIO setup
  27. * @ap: ATA interface
  28. * @adev: device on the interface
  29. *
  30. * Set our PIO requirements. This is fairly simple on the HPT3x3 as
  31. * all we have to do is clear the MWDMA and UDMA bits then load the
  32. * mode number.
  33. */
  34. static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
  35. {
  36. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  37. u32 r1, r2;
  38. int dn = 2 * ap->port_no + adev->devno;
  39. pci_read_config_dword(pdev, 0x44, &r1);
  40. pci_read_config_dword(pdev, 0x48, &r2);
  41. /* Load the PIO timing number */
  42. r1 &= ~(7 << (3 * dn));
  43. r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
  44. r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
  45. pci_write_config_dword(pdev, 0x44, r1);
  46. pci_write_config_dword(pdev, 0x48, r2);
  47. }
  48. #if defined(CONFIG_PATA_HPT3X3_DMA)
  49. /**
  50. * hpt3x3_set_dmamode - DMA timing setup
  51. * @ap: ATA interface
  52. * @adev: Device being configured
  53. *
  54. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  55. * PIO, load the mode number and then set MWDMA or UDMA flag.
  56. *
  57. * 0x44 : bit 0-2 master mode, 3-5 slave mode, etc
  58. * 0x48 : bit 4/0 DMA/UDMA bit 5/1 for slave etc
  59. */
  60. static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  61. {
  62. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  63. u32 r1, r2;
  64. int dn = 2 * ap->port_no + adev->devno;
  65. int mode_num = adev->dma_mode & 0x0F;
  66. pci_read_config_dword(pdev, 0x44, &r1);
  67. pci_read_config_dword(pdev, 0x48, &r2);
  68. /* Load the timing number */
  69. r1 &= ~(7 << (3 * dn));
  70. r1 |= (mode_num << (3 * dn));
  71. r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
  72. if (adev->dma_mode >= XFER_UDMA_0)
  73. r2 |= (0x01 << dn); /* Ultra mode */
  74. else
  75. r2 |= (0x10 << dn); /* MWDMA */
  76. pci_write_config_dword(pdev, 0x44, r1);
  77. pci_write_config_dword(pdev, 0x48, r2);
  78. }
  79. /**
  80. * hpt3x3_freeze - DMA workaround
  81. * @ap: port to freeze
  82. *
  83. * When freezing an HPT3x3 we must stop any pending DMA before
  84. * writing to the control register or the chip will hang
  85. */
  86. static void hpt3x3_freeze(struct ata_port *ap)
  87. {
  88. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  89. iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ ATA_DMA_START,
  90. mmio + ATA_DMA_CMD);
  91. ata_sff_dma_pause(ap);
  92. ata_sff_freeze(ap);
  93. }
  94. /**
  95. * hpt3x3_bmdma_setup - DMA workaround
  96. * @qc: Queued command
  97. *
  98. * When issuing BMDMA we must clean up the error/active bits in
  99. * software on this device
  100. */
  101. static void hpt3x3_bmdma_setup(struct ata_queued_cmd *qc)
  102. {
  103. struct ata_port *ap = qc->ap;
  104. u8 r = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  105. r |= ATA_DMA_INTR | ATA_DMA_ERR;
  106. iowrite8(r, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  107. return ata_bmdma_setup(qc);
  108. }
  109. /**
  110. * hpt3x3_atapi_dma - ATAPI DMA check
  111. * @qc: Queued command
  112. *
  113. * Just say no - we don't do ATAPI DMA
  114. */
  115. static int hpt3x3_atapi_dma(struct ata_queued_cmd *qc)
  116. {
  117. return 1;
  118. }
  119. #endif /* CONFIG_PATA_HPT3X3_DMA */
  120. static struct scsi_host_template hpt3x3_sht = {
  121. ATA_BMDMA_SHT(DRV_NAME),
  122. };
  123. static struct ata_port_operations hpt3x3_port_ops = {
  124. .inherits = &ata_bmdma_port_ops,
  125. .cable_detect = ata_cable_40wire,
  126. .set_piomode = hpt3x3_set_piomode,
  127. #if defined(CONFIG_PATA_HPT3X3_DMA)
  128. .set_dmamode = hpt3x3_set_dmamode,
  129. .bmdma_setup = hpt3x3_bmdma_setup,
  130. .check_atapi_dma= hpt3x3_atapi_dma,
  131. .freeze = hpt3x3_freeze,
  132. #endif
  133. };
  134. /**
  135. * hpt3x3_init_chipset - chip setup
  136. * @dev: PCI device
  137. *
  138. * Perform the setup required at boot and on resume.
  139. */
  140. static void hpt3x3_init_chipset(struct pci_dev *dev)
  141. {
  142. u16 cmd;
  143. /* Initialize the board */
  144. pci_write_config_word(dev, 0x80, 0x00);
  145. /* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
  146. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  147. if (cmd & PCI_COMMAND_MEMORY)
  148. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  149. else
  150. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  151. }
  152. /**
  153. * hpt3x3_init_one - Initialise an HPT343/363
  154. * @pdev: PCI device
  155. * @id: Entry in match table
  156. *
  157. * Perform basic initialisation. We set the device up so we access all
  158. * ports via BAR4. This is necessary to work around errata.
  159. */
  160. static int hpt3x3_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  161. {
  162. static const struct ata_port_info info = {
  163. .flags = ATA_FLAG_SLAVE_POSS,
  164. .pio_mask = ATA_PIO4,
  165. #if defined(CONFIG_PATA_HPT3X3_DMA)
  166. /* Further debug needed */
  167. .mwdma_mask = ATA_MWDMA2,
  168. .udma_mask = ATA_UDMA2,
  169. #endif
  170. .port_ops = &hpt3x3_port_ops
  171. };
  172. /* Register offsets of taskfiles in BAR4 area */
  173. static const u8 offset_cmd[2] = { 0x20, 0x28 };
  174. static const u8 offset_ctl[2] = { 0x36, 0x3E };
  175. const struct ata_port_info *ppi[] = { &info, NULL };
  176. struct ata_host *host;
  177. int i, rc;
  178. void __iomem *base;
  179. hpt3x3_init_chipset(pdev);
  180. ata_print_version_once(&pdev->dev, DRV_VERSION);
  181. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  182. if (!host)
  183. return -ENOMEM;
  184. /* acquire resources and fill host */
  185. rc = pcim_enable_device(pdev);
  186. if (rc)
  187. return rc;
  188. /* Everything is relative to BAR4 if we set up this way */
  189. rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
  190. if (rc == -EBUSY)
  191. pcim_pin_device(pdev);
  192. if (rc)
  193. return rc;
  194. host->iomap = pcim_iomap_table(pdev);
  195. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  196. if (rc)
  197. return rc;
  198. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  199. if (rc)
  200. return rc;
  201. base = host->iomap[4]; /* Bus mastering base */
  202. for (i = 0; i < host->n_ports; i++) {
  203. struct ata_port *ap = host->ports[i];
  204. struct ata_ioports *ioaddr = &ap->ioaddr;
  205. ioaddr->cmd_addr = base + offset_cmd[i];
  206. ioaddr->altstatus_addr =
  207. ioaddr->ctl_addr = base + offset_ctl[i];
  208. ioaddr->scr_addr = NULL;
  209. ata_sff_std_ports(ioaddr);
  210. ioaddr->bmdma_addr = base + 8 * i;
  211. ata_port_pbar_desc(ap, 4, -1, "ioport");
  212. ata_port_pbar_desc(ap, 4, offset_cmd[i], "cmd");
  213. }
  214. pci_set_master(pdev);
  215. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  216. IRQF_SHARED, &hpt3x3_sht);
  217. }
  218. #ifdef CONFIG_PM
  219. static int hpt3x3_reinit_one(struct pci_dev *dev)
  220. {
  221. struct ata_host *host = dev_get_drvdata(&dev->dev);
  222. int rc;
  223. rc = ata_pci_device_do_resume(dev);
  224. if (rc)
  225. return rc;
  226. hpt3x3_init_chipset(dev);
  227. ata_host_resume(host);
  228. return 0;
  229. }
  230. #endif
  231. static const struct pci_device_id hpt3x3[] = {
  232. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },
  233. { },
  234. };
  235. static struct pci_driver hpt3x3_pci_driver = {
  236. .name = DRV_NAME,
  237. .id_table = hpt3x3,
  238. .probe = hpt3x3_init_one,
  239. .remove = ata_pci_remove_one,
  240. #ifdef CONFIG_PM
  241. .suspend = ata_pci_device_suspend,
  242. .resume = hpt3x3_reinit_one,
  243. #endif
  244. };
  245. static int __init hpt3x3_init(void)
  246. {
  247. return pci_register_driver(&hpt3x3_pci_driver);
  248. }
  249. static void __exit hpt3x3_exit(void)
  250. {
  251. pci_unregister_driver(&hpt3x3_pci_driver);
  252. }
  253. MODULE_AUTHOR("Alan Cox");
  254. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
  255. MODULE_LICENSE("GPL");
  256. MODULE_DEVICE_TABLE(pci, hpt3x3);
  257. MODULE_VERSION(DRV_VERSION);
  258. module_init(hpt3x3_init);
  259. module_exit(hpt3x3_exit);