Kconfig 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. menu "Memory management options"
  2. config QUICKLIST
  3. def_bool y
  4. config MMU
  5. bool "Support for memory management hardware"
  6. depends on !CPU_SH2
  7. default y
  8. help
  9. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  10. boot on these systems, this option must not be set.
  11. On other systems (such as the SH-3 and 4) where an MMU exists,
  12. turning this off will boot the kernel on these machines with the
  13. MMU implicitly switched off.
  14. config PAGE_OFFSET
  15. hex
  16. default "0x80000000" if MMU && SUPERH32
  17. default "0x20000000" if MMU && SUPERH64
  18. default "0x00000000"
  19. config FORCE_MAX_ZONEORDER
  20. int "Maximum zone order"
  21. range 9 64 if PAGE_SIZE_16KB
  22. default "9" if PAGE_SIZE_16KB
  23. range 7 64 if PAGE_SIZE_64KB
  24. default "7" if PAGE_SIZE_64KB
  25. range 11 64
  26. default "14" if !MMU
  27. default "11"
  28. help
  29. The kernel memory allocator divides physically contiguous memory
  30. blocks into "zones", where each zone is a power of two number of
  31. pages. This option selects the largest power of two that the kernel
  32. keeps in the memory allocator. If you need to allocate very large
  33. blocks of physically contiguous memory, then you may need to
  34. increase this value.
  35. This config option is actually maximum order plus one. For example,
  36. a value of 11 means that the largest free memory block is 2^10 pages.
  37. The page size is not necessarily 4KB. Keep this in mind when
  38. choosing a value for this option.
  39. config MEMORY_START
  40. hex "Physical memory start address"
  41. default "0x08000000"
  42. ---help---
  43. Computers built with Hitachi SuperH processors always
  44. map the ROM starting at address zero. But the processor
  45. does not specify the range that RAM takes.
  46. The physical memory (RAM) start address will be automatically
  47. set to 08000000. Other platforms, such as the Solution Engine
  48. boards typically map RAM at 0C000000.
  49. Tweak this only when porting to a new machine which does not
  50. already have a defconfig. Changing it from the known correct
  51. value on any of the known systems will only lead to disaster.
  52. config MEMORY_SIZE
  53. hex "Physical memory size"
  54. default "0x04000000"
  55. help
  56. This sets the default memory size assumed by your SH kernel. It can
  57. be overridden as normal by the 'mem=' argument on the kernel command
  58. line. If unsure, consult your board specifications or just leave it
  59. as 0x04000000 which was the default value before this became
  60. configurable.
  61. # Physical addressing modes
  62. config 29BIT
  63. def_bool !32BIT
  64. depends on SUPERH32
  65. select UNCACHED_MAPPING
  66. config 32BIT
  67. bool
  68. default y if CPU_SH5 || !MMU
  69. config PMB
  70. bool "Support 32-bit physical addressing through PMB"
  71. depends on MMU && EXPERIMENTAL && CPU_SH4A && !CPU_SH4AL_DSP
  72. select 32BIT
  73. select UNCACHED_MAPPING
  74. help
  75. If you say Y here, physical addressing will be extended to
  76. 32-bits through the SH-4A PMB. If this is not set, legacy
  77. 29-bit physical addressing will be used.
  78. config X2TLB
  79. def_bool y
  80. depends on (CPU_SHX2 || CPU_SHX3) && MMU
  81. config VSYSCALL
  82. bool "Support vsyscall page"
  83. depends on MMU && (CPU_SH3 || CPU_SH4)
  84. default y
  85. help
  86. This will enable support for the kernel mapping a vDSO page
  87. in process space, and subsequently handing down the entry point
  88. to the libc through the ELF auxiliary vector.
  89. From the kernel side this is used for the signal trampoline.
  90. For systems with an MMU that can afford to give up a page,
  91. (the default value) say Y.
  92. config NUMA
  93. bool "Non Uniform Memory Access (NUMA) Support"
  94. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  95. default n
  96. help
  97. Some SH systems have many various memories scattered around
  98. the address space, each with varying latencies. This enables
  99. support for these blocks by binding them to nodes and allowing
  100. memory policies to be used for prioritizing and controlling
  101. allocation behaviour.
  102. config NODES_SHIFT
  103. int
  104. default "3" if CPU_SUBTYPE_SHX3
  105. default "1"
  106. depends on NEED_MULTIPLE_NODES
  107. config ARCH_FLATMEM_ENABLE
  108. def_bool y
  109. depends on !NUMA
  110. config ARCH_SPARSEMEM_ENABLE
  111. def_bool y
  112. select SPARSEMEM_STATIC
  113. config ARCH_SPARSEMEM_DEFAULT
  114. def_bool y
  115. config MAX_ACTIVE_REGIONS
  116. int
  117. default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
  118. default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
  119. CPU_SUBTYPE_SH7785)
  120. default "1"
  121. config ARCH_SELECT_MEMORY_MODEL
  122. def_bool y
  123. config ARCH_ENABLE_MEMORY_HOTPLUG
  124. def_bool y
  125. depends on SPARSEMEM && MMU
  126. config ARCH_ENABLE_MEMORY_HOTREMOVE
  127. def_bool y
  128. depends on SPARSEMEM && MMU
  129. config ARCH_MEMORY_PROBE
  130. def_bool y
  131. depends on MEMORY_HOTPLUG
  132. config IOREMAP_FIXED
  133. def_bool y
  134. depends on X2TLB || SUPERH64
  135. config UNCACHED_MAPPING
  136. bool
  137. config HAVE_SRAM_POOL
  138. bool
  139. select GENERIC_ALLOCATOR
  140. choice
  141. prompt "Kernel page size"
  142. default PAGE_SIZE_4KB
  143. config PAGE_SIZE_4KB
  144. bool "4kB"
  145. help
  146. This is the default page size used by all SuperH CPUs.
  147. config PAGE_SIZE_8KB
  148. bool "8kB"
  149. depends on !MMU || X2TLB
  150. help
  151. This enables 8kB pages as supported by SH-X2 and later MMUs.
  152. config PAGE_SIZE_16KB
  153. bool "16kB"
  154. depends on !MMU
  155. help
  156. This enables 16kB pages on MMU-less SH systems.
  157. config PAGE_SIZE_64KB
  158. bool "64kB"
  159. depends on !MMU || CPU_SH4 || CPU_SH5
  160. help
  161. This enables support for 64kB pages, possible on all SH-4
  162. CPUs and later.
  163. endchoice
  164. choice
  165. prompt "HugeTLB page size"
  166. depends on HUGETLB_PAGE
  167. default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
  168. default HUGETLB_PAGE_SIZE_64K
  169. config HUGETLB_PAGE_SIZE_64K
  170. bool "64kB"
  171. depends on !PAGE_SIZE_64KB
  172. config HUGETLB_PAGE_SIZE_256K
  173. bool "256kB"
  174. depends on X2TLB
  175. config HUGETLB_PAGE_SIZE_1MB
  176. bool "1MB"
  177. config HUGETLB_PAGE_SIZE_4MB
  178. bool "4MB"
  179. depends on X2TLB
  180. config HUGETLB_PAGE_SIZE_64MB
  181. bool "64MB"
  182. depends on X2TLB
  183. config HUGETLB_PAGE_SIZE_512MB
  184. bool "512MB"
  185. depends on CPU_SH5
  186. endchoice
  187. source "mm/Kconfig"
  188. config SCHED_MC
  189. bool "Multi-core scheduler support"
  190. depends on SMP
  191. default y
  192. help
  193. Multi-core scheduler support improves the CPU scheduler's decision
  194. making when dealing with multi-core CPU chips at a cost of slightly
  195. increased overhead in some places. If unsure say N here.
  196. endmenu
  197. menu "Cache configuration"
  198. config SH7705_CACHE_32KB
  199. bool "Enable 32KB cache size for SH7705"
  200. depends on CPU_SUBTYPE_SH7705
  201. default y
  202. choice
  203. prompt "Cache mode"
  204. default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
  205. default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
  206. config CACHE_WRITEBACK
  207. bool "Write-back"
  208. config CACHE_WRITETHROUGH
  209. bool "Write-through"
  210. help
  211. Selecting this option will configure the caches in write-through
  212. mode, as opposed to the default write-back configuration.
  213. Since there's sill some aliasing issues on SH-4, this option will
  214. unfortunately still require the majority of flushing functions to
  215. be implemented to deal with aliasing.
  216. If unsure, say N.
  217. config CACHE_OFF
  218. bool "Off"
  219. endchoice
  220. endmenu