irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Code to handle x86 style IRQs plus some generic interrupt stuff.
  3. *
  4. * Copyright (C) 1992 Linus Torvalds
  5. * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
  6. * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
  7. * Copyright (C) 1999-2000 Grant Grundler
  8. * Copyright (c) 2005 Matthew Wilcox
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/errno.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel_stat.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/io.h>
  33. #include <asm/smp.h>
  34. #undef PARISC_IRQ_CR16_COUNTS
  35. extern irqreturn_t timer_interrupt(int, void *);
  36. extern irqreturn_t ipi_interrupt(int, void *);
  37. #define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
  38. /* Bits in EIEM correlate with cpu_irq_action[].
  39. ** Numbered *Big Endian*! (ie bit 0 is MSB)
  40. */
  41. static volatile unsigned long cpu_eiem = 0;
  42. /*
  43. ** local ACK bitmap ... habitually set to 1, but reset to zero
  44. ** between ->ack() and ->end() of the interrupt to prevent
  45. ** re-interruption of a processing interrupt.
  46. */
  47. static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
  48. static void cpu_mask_irq(struct irq_data *d)
  49. {
  50. unsigned long eirr_bit = EIEM_MASK(d->irq);
  51. cpu_eiem &= ~eirr_bit;
  52. /* Do nothing on the other CPUs. If they get this interrupt,
  53. * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
  54. * handle it, and the set_eiem() at the bottom will ensure it
  55. * then gets disabled */
  56. }
  57. static void __cpu_unmask_irq(unsigned int irq)
  58. {
  59. unsigned long eirr_bit = EIEM_MASK(irq);
  60. cpu_eiem |= eirr_bit;
  61. /* This is just a simple NOP IPI. But what it does is cause
  62. * all the other CPUs to do a set_eiem(cpu_eiem) at the end
  63. * of the interrupt handler */
  64. smp_send_all_nop();
  65. }
  66. static void cpu_unmask_irq(struct irq_data *d)
  67. {
  68. __cpu_unmask_irq(d->irq);
  69. }
  70. void cpu_ack_irq(struct irq_data *d)
  71. {
  72. unsigned long mask = EIEM_MASK(d->irq);
  73. int cpu = smp_processor_id();
  74. /* Clear in EIEM so we can no longer process */
  75. per_cpu(local_ack_eiem, cpu) &= ~mask;
  76. /* disable the interrupt */
  77. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  78. /* and now ack it */
  79. mtctl(mask, 23);
  80. }
  81. void cpu_eoi_irq(struct irq_data *d)
  82. {
  83. unsigned long mask = EIEM_MASK(d->irq);
  84. int cpu = smp_processor_id();
  85. /* set it in the eiems---it's no longer in process */
  86. per_cpu(local_ack_eiem, cpu) |= mask;
  87. /* enable the interrupt */
  88. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  89. }
  90. #ifdef CONFIG_SMP
  91. int cpu_check_affinity(struct irq_data *d, const struct cpumask *dest)
  92. {
  93. int cpu_dest;
  94. /* timer and ipi have to always be received on all CPUs */
  95. if (irqd_is_per_cpu(d))
  96. return -EINVAL;
  97. /* whatever mask they set, we just allow one CPU */
  98. cpu_dest = first_cpu(*dest);
  99. return cpu_dest;
  100. }
  101. static int cpu_set_affinity_irq(struct irq_data *d, const struct cpumask *dest,
  102. bool force)
  103. {
  104. int cpu_dest;
  105. cpu_dest = cpu_check_affinity(d, dest);
  106. if (cpu_dest < 0)
  107. return -1;
  108. cpumask_copy(d->affinity, dest);
  109. return 0;
  110. }
  111. #endif
  112. static struct irq_chip cpu_interrupt_type = {
  113. .name = "CPU",
  114. .irq_mask = cpu_mask_irq,
  115. .irq_unmask = cpu_unmask_irq,
  116. .irq_ack = cpu_ack_irq,
  117. .irq_eoi = cpu_eoi_irq,
  118. #ifdef CONFIG_SMP
  119. .irq_set_affinity = cpu_set_affinity_irq,
  120. #endif
  121. /* XXX: Needs to be written. We managed without it so far, but
  122. * we really ought to write it.
  123. */
  124. .irq_retrigger = NULL,
  125. };
  126. int show_interrupts(struct seq_file *p, void *v)
  127. {
  128. int i = *(loff_t *) v, j;
  129. unsigned long flags;
  130. if (i == 0) {
  131. seq_puts(p, " ");
  132. for_each_online_cpu(j)
  133. seq_printf(p, " CPU%d", j);
  134. #ifdef PARISC_IRQ_CR16_COUNTS
  135. seq_printf(p, " [min/avg/max] (CPU cycle counts)");
  136. #endif
  137. seq_putc(p, '\n');
  138. }
  139. if (i < NR_IRQS) {
  140. struct irq_desc *desc = irq_to_desc(i);
  141. struct irqaction *action;
  142. raw_spin_lock_irqsave(&desc->lock, flags);
  143. action = desc->action;
  144. if (!action)
  145. goto skip;
  146. seq_printf(p, "%3d: ", i);
  147. #ifdef CONFIG_SMP
  148. for_each_online_cpu(j)
  149. seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
  150. #else
  151. seq_printf(p, "%10u ", kstat_irqs(i));
  152. #endif
  153. seq_printf(p, " %14s", irq_desc_get_chip(desc)->name);
  154. #ifndef PARISC_IRQ_CR16_COUNTS
  155. seq_printf(p, " %s", action->name);
  156. while ((action = action->next))
  157. seq_printf(p, ", %s", action->name);
  158. #else
  159. for ( ;action; action = action->next) {
  160. unsigned int k, avg, min, max;
  161. min = max = action->cr16_hist[0];
  162. for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
  163. int hist = action->cr16_hist[k];
  164. if (hist) {
  165. avg += hist;
  166. } else
  167. break;
  168. if (hist > max) max = hist;
  169. if (hist < min) min = hist;
  170. }
  171. avg /= k;
  172. seq_printf(p, " %s[%d/%d/%d]", action->name,
  173. min,avg,max);
  174. }
  175. #endif
  176. seq_putc(p, '\n');
  177. skip:
  178. raw_spin_unlock_irqrestore(&desc->lock, flags);
  179. }
  180. return 0;
  181. }
  182. /*
  183. ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
  184. ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
  185. **
  186. ** To use txn_XXX() interfaces, get a Virtual IRQ first.
  187. ** Then use that to get the Transaction address and data.
  188. */
  189. int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
  190. {
  191. if (irq_has_action(irq))
  192. return -EBUSY;
  193. if (irq_get_chip(irq) != &cpu_interrupt_type)
  194. return -EBUSY;
  195. /* for iosapic interrupts */
  196. if (type) {
  197. irq_set_chip_and_handler(irq, type, handle_percpu_irq);
  198. irq_set_chip_data(irq, data);
  199. __cpu_unmask_irq(irq);
  200. }
  201. return 0;
  202. }
  203. int txn_claim_irq(int irq)
  204. {
  205. return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
  206. }
  207. /*
  208. * The bits_wide parameter accommodates the limitations of the HW/SW which
  209. * use these bits:
  210. * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
  211. * V-class (EPIC): 6 bits
  212. * N/L/A-class (iosapic): 8 bits
  213. * PCI 2.2 MSI: 16 bits
  214. * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
  215. *
  216. * On the service provider side:
  217. * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
  218. * o PA 2.0 wide mode 6-bits (per processor)
  219. * o IA64 8-bits (0-256 total)
  220. *
  221. * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
  222. * by the processor...and the N/L-class I/O subsystem supports more bits than
  223. * PA2.0 has. The first case is the problem.
  224. */
  225. int txn_alloc_irq(unsigned int bits_wide)
  226. {
  227. int irq;
  228. /* never return irq 0 cause that's the interval timer */
  229. for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
  230. if (cpu_claim_irq(irq, NULL, NULL) < 0)
  231. continue;
  232. if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
  233. continue;
  234. return irq;
  235. }
  236. /* unlikely, but be prepared */
  237. return -1;
  238. }
  239. unsigned long txn_affinity_addr(unsigned int irq, int cpu)
  240. {
  241. #ifdef CONFIG_SMP
  242. struct irq_data *d = irq_get_irq_data(irq);
  243. cpumask_copy(d->affinity, cpumask_of(cpu));
  244. #endif
  245. return per_cpu(cpu_data, cpu).txn_addr;
  246. }
  247. unsigned long txn_alloc_addr(unsigned int virt_irq)
  248. {
  249. static int next_cpu = -1;
  250. next_cpu++; /* assign to "next" CPU we want this bugger on */
  251. /* validate entry */
  252. while ((next_cpu < nr_cpu_ids) &&
  253. (!per_cpu(cpu_data, next_cpu).txn_addr ||
  254. !cpu_online(next_cpu)))
  255. next_cpu++;
  256. if (next_cpu >= nr_cpu_ids)
  257. next_cpu = 0; /* nothing else, assign monarch */
  258. return txn_affinity_addr(virt_irq, next_cpu);
  259. }
  260. unsigned int txn_alloc_data(unsigned int virt_irq)
  261. {
  262. return virt_irq - CPU_IRQ_BASE;
  263. }
  264. static inline int eirr_to_irq(unsigned long eirr)
  265. {
  266. int bit = fls_long(eirr);
  267. return (BITS_PER_LONG - bit) + TIMER_IRQ;
  268. }
  269. /* ONLY called from entry.S:intr_extint() */
  270. void do_cpu_irq_mask(struct pt_regs *regs)
  271. {
  272. struct pt_regs *old_regs;
  273. unsigned long eirr_val;
  274. int irq, cpu = smp_processor_id();
  275. #ifdef CONFIG_SMP
  276. struct irq_desc *desc;
  277. cpumask_t dest;
  278. #endif
  279. old_regs = set_irq_regs(regs);
  280. local_irq_disable();
  281. irq_enter();
  282. eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
  283. if (!eirr_val)
  284. goto set_out;
  285. irq = eirr_to_irq(eirr_val);
  286. #ifdef CONFIG_SMP
  287. desc = irq_to_desc(irq);
  288. cpumask_copy(&dest, desc->irq_data.affinity);
  289. if (irqd_is_per_cpu(&desc->irq_data) &&
  290. !cpu_isset(smp_processor_id(), dest)) {
  291. int cpu = first_cpu(dest);
  292. printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
  293. irq, smp_processor_id(), cpu);
  294. gsc_writel(irq + CPU_IRQ_BASE,
  295. per_cpu(cpu_data, cpu).hpa);
  296. goto set_out;
  297. }
  298. #endif
  299. generic_handle_irq(irq);
  300. out:
  301. irq_exit();
  302. set_irq_regs(old_regs);
  303. return;
  304. set_out:
  305. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  306. goto out;
  307. }
  308. static struct irqaction timer_action = {
  309. .handler = timer_interrupt,
  310. .name = "timer",
  311. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
  312. };
  313. #ifdef CONFIG_SMP
  314. static struct irqaction ipi_action = {
  315. .handler = ipi_interrupt,
  316. .name = "IPI",
  317. .flags = IRQF_DISABLED | IRQF_PERCPU,
  318. };
  319. #endif
  320. static void claim_cpu_irqs(void)
  321. {
  322. int i;
  323. for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
  324. irq_set_chip_and_handler(i, &cpu_interrupt_type,
  325. handle_percpu_irq);
  326. }
  327. irq_set_handler(TIMER_IRQ, handle_percpu_irq);
  328. setup_irq(TIMER_IRQ, &timer_action);
  329. #ifdef CONFIG_SMP
  330. irq_set_handler(IPI_IRQ, handle_percpu_irq);
  331. setup_irq(IPI_IRQ, &ipi_action);
  332. #endif
  333. }
  334. void __init init_IRQ(void)
  335. {
  336. local_irq_disable(); /* PARANOID - should already be disabled */
  337. mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
  338. claim_cpu_irqs();
  339. #ifdef CONFIG_SMP
  340. if (!cpu_eiem)
  341. cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
  342. #else
  343. cpu_eiem = EIEM_MASK(TIMER_IRQ);
  344. #endif
  345. set_eiem(cpu_eiem); /* EIEM : enable all external intr */
  346. }