ops-titan.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * Copyright 2003 PMC-Sierra
  3. * Author: Manish Lachwani (lachwani@pmc-sierra.com)
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/types.h>
  26. #include <linux/pci.h>
  27. #include <linux/kernel.h>
  28. #include <asm/pci.h>
  29. #include <asm/io.h>
  30. #include <asm/rm9k-ocd.h>
  31. /*
  32. * PCI specific defines
  33. */
  34. #define TITAN_PCI_0_CONFIG_ADDRESS 0x780
  35. #define TITAN_PCI_0_CONFIG_DATA 0x784
  36. /*
  37. * Titan PCI Config Read Byte
  38. */
  39. static int titan_read_config(struct pci_bus *bus, unsigned int devfn, int reg,
  40. int size, u32 * val)
  41. {
  42. uint32_t address, tmp;
  43. int dev, busno, func;
  44. busno = bus->number;
  45. dev = PCI_SLOT(devfn);
  46. func = PCI_FUNC(devfn);
  47. address = (busno << 16) | (dev << 11) | (func << 8) |
  48. (reg & 0xfc) | 0x80000000;
  49. /* start the configuration cycle */
  50. ocd_writel(address, TITAN_PCI_0_CONFIG_ADDRESS);
  51. tmp = ocd_readl(TITAN_PCI_0_CONFIG_DATA) >> ((reg & 3) << 3);
  52. switch (size) {
  53. case 1:
  54. tmp &= 0xff;
  55. case 2:
  56. tmp &= 0xffff;
  57. }
  58. *val = tmp;
  59. return PCIBIOS_SUCCESSFUL;
  60. }
  61. static int titan_write_config(struct pci_bus *bus, unsigned int devfn, int reg,
  62. int size, u32 val)
  63. {
  64. uint32_t address;
  65. int dev, busno, func;
  66. busno = bus->number;
  67. dev = PCI_SLOT(devfn);
  68. func = PCI_FUNC(devfn);
  69. address = (busno << 16) | (dev << 11) | (func << 8) |
  70. (reg & 0xfc) | 0x80000000;
  71. /* start the configuration cycle */
  72. ocd_writel(address, TITAN_PCI_0_CONFIG_ADDRESS);
  73. /* write the data */
  74. switch (size) {
  75. case 1:
  76. ocd_writeb(val, TITAN_PCI_0_CONFIG_DATA + (~reg & 0x3));
  77. break;
  78. case 2:
  79. ocd_writew(val, TITAN_PCI_0_CONFIG_DATA + (~reg & 0x2));
  80. break;
  81. case 4:
  82. ocd_writel(val, TITAN_PCI_0_CONFIG_DATA);
  83. break;
  84. }
  85. return PCIBIOS_SUCCESSFUL;
  86. }
  87. /*
  88. * Titan PCI structure
  89. */
  90. struct pci_ops titan_pci_ops = {
  91. titan_read_config,
  92. titan_write_config,
  93. };