fixup-cobalt.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * Cobalt Qube/Raq PCI support
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995, 1996, 1997, 2002, 2003 by Ralf Baechle
  9. * Copyright (C) 2001, 2002, 2003 by Liam Davies (ldavies@agile.tv)
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <asm/pci.h>
  16. #include <asm/io.h>
  17. #include <asm/gt64120.h>
  18. #include <cobalt.h>
  19. #include <irq.h>
  20. /*
  21. * PCI slot numbers
  22. */
  23. #define COBALT_PCICONF_CPU 0x06
  24. #define COBALT_PCICONF_ETH0 0x07
  25. #define COBALT_PCICONF_RAQSCSI 0x08
  26. #define COBALT_PCICONF_VIA 0x09
  27. #define COBALT_PCICONF_PCISLOT 0x0A
  28. #define COBALT_PCICONF_ETH1 0x0C
  29. /*
  30. * The Cobalt board ID information. The boards have an ID number wired
  31. * into the VIA that is available in the high nibble of register 94.
  32. */
  33. #define VIA_COBALT_BRD_ID_REG 0x94
  34. #define VIA_COBALT_BRD_REG_to_ID(reg) ((unsigned char)(reg) >> 4)
  35. static void qube_raq_galileo_early_fixup(struct pci_dev *dev)
  36. {
  37. if (dev->devfn == PCI_DEVFN(0, 0) &&
  38. (dev->class >> 8) == PCI_CLASS_MEMORY_OTHER) {
  39. dev->class = (PCI_CLASS_BRIDGE_HOST << 8) | (dev->class & 0xff);
  40. printk(KERN_INFO "Galileo: fixed bridge class\n");
  41. }
  42. }
  43. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
  44. qube_raq_galileo_early_fixup);
  45. static void qube_raq_via_bmIDE_fixup(struct pci_dev *dev)
  46. {
  47. unsigned short cfgword;
  48. unsigned char lt;
  49. /* Enable Bus Mastering and fast back to back. */
  50. pci_read_config_word(dev, PCI_COMMAND, &cfgword);
  51. cfgword |= (PCI_COMMAND_FAST_BACK | PCI_COMMAND_MASTER);
  52. pci_write_config_word(dev, PCI_COMMAND, cfgword);
  53. /* Enable both ide interfaces. ROM only enables primary one. */
  54. pci_write_config_byte(dev, 0x40, 0xb);
  55. /* Set latency timer to reasonable value. */
  56. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lt);
  57. if (lt < 64)
  58. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  59. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
  60. }
  61. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1,
  62. qube_raq_via_bmIDE_fixup);
  63. static void qube_raq_galileo_fixup(struct pci_dev *dev)
  64. {
  65. if (dev->devfn != PCI_DEVFN(0, 0))
  66. return;
  67. /* Fix PCI latency-timer and cache-line-size values in Galileo
  68. * host bridge.
  69. */
  70. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  71. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 8);
  72. /*
  73. * The code described by the comment below has been removed
  74. * as it causes bus mastering by the Ethernet controllers
  75. * to break under any kind of network load. We always set
  76. * the retry timeouts to their maximum.
  77. *
  78. * --x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--x--
  79. *
  80. * On all machines prior to Q2, we had the STOP line disconnected
  81. * from Galileo to VIA on PCI. The new Galileo does not function
  82. * correctly unless we have it connected.
  83. *
  84. * Therefore we must set the disconnect/retry cycle values to
  85. * something sensible when using the new Galileo.
  86. */
  87. printk(KERN_INFO "Galileo: revision %u\n", dev->revision);
  88. #if 0
  89. if (dev->revision >= 0x10) {
  90. /* New Galileo, assumes PCI stop line to VIA is connected. */
  91. GT_WRITE(GT_PCI0_TOR_OFS, 0x4020);
  92. } else if (dev->revision == 0x1 || dev->revision == 0x2)
  93. #endif
  94. {
  95. signed int timeo;
  96. /* XXX WE MUST DO THIS ELSE GALILEO LOCKS UP! -DaveM */
  97. timeo = GT_READ(GT_PCI0_TOR_OFS);
  98. /* Old Galileo, assumes PCI STOP line to VIA is disconnected. */
  99. GT_WRITE(GT_PCI0_TOR_OFS,
  100. (0xff << 16) | /* retry count */
  101. (0xff << 8) | /* timeout 1 */
  102. 0xff); /* timeout 0 */
  103. /* enable PCI retry exceeded interrupt */
  104. GT_WRITE(GT_INTRMASK_OFS, GT_INTR_RETRYCTR0_MSK | GT_READ(GT_INTRMASK_OFS));
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_GT64111,
  108. qube_raq_galileo_fixup);
  109. int cobalt_board_id;
  110. static void qube_raq_via_board_id_fixup(struct pci_dev *dev)
  111. {
  112. u8 id;
  113. int retval;
  114. retval = pci_read_config_byte(dev, VIA_COBALT_BRD_ID_REG, &id);
  115. if (retval) {
  116. panic("Cannot read board ID");
  117. return;
  118. }
  119. cobalt_board_id = VIA_COBALT_BRD_REG_to_ID(id);
  120. printk(KERN_INFO "Cobalt board ID: %d\n", cobalt_board_id);
  121. }
  122. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0,
  123. qube_raq_via_board_id_fixup);
  124. static char irq_tab_qube1[] __initdata = {
  125. [COBALT_PCICONF_CPU] = 0,
  126. [COBALT_PCICONF_ETH0] = QUBE1_ETH0_IRQ,
  127. [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
  128. [COBALT_PCICONF_VIA] = 0,
  129. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  130. [COBALT_PCICONF_ETH1] = 0
  131. };
  132. static char irq_tab_cobalt[] __initdata = {
  133. [COBALT_PCICONF_CPU] = 0,
  134. [COBALT_PCICONF_ETH0] = ETH0_IRQ,
  135. [COBALT_PCICONF_RAQSCSI] = SCSI_IRQ,
  136. [COBALT_PCICONF_VIA] = 0,
  137. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  138. [COBALT_PCICONF_ETH1] = ETH1_IRQ
  139. };
  140. static char irq_tab_raq2[] __initdata = {
  141. [COBALT_PCICONF_CPU] = 0,
  142. [COBALT_PCICONF_ETH0] = ETH0_IRQ,
  143. [COBALT_PCICONF_RAQSCSI] = RAQ2_SCSI_IRQ,
  144. [COBALT_PCICONF_VIA] = 0,
  145. [COBALT_PCICONF_PCISLOT] = PCISLOT_IRQ,
  146. [COBALT_PCICONF_ETH1] = ETH1_IRQ
  147. };
  148. int __init pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  149. {
  150. if (cobalt_board_id <= COBALT_BRD_ID_QUBE1)
  151. return irq_tab_qube1[slot];
  152. if (cobalt_board_id == COBALT_BRD_ID_RAQ2)
  153. return irq_tab_raq2[slot];
  154. return irq_tab_cobalt[slot];
  155. }
  156. /* Do platform specific device initialization at pci_enable_device() time */
  157. int pcibios_plat_dev_init(struct pci_dev *dev)
  158. {
  159. return 0;
  160. }