page.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 04, 05 Ralf Baechle (ralf@linux-mips.org)
  7. * Copyright (C) 2007 Maciej W. Rozycki
  8. * Copyright (C) 2008 Thiemo Seufer
  9. */
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/smp.h>
  14. #include <linux/mm.h>
  15. #include <linux/module.h>
  16. #include <linux/proc_fs.h>
  17. #include <asm/bugs.h>
  18. #include <asm/cacheops.h>
  19. #include <asm/inst.h>
  20. #include <asm/io.h>
  21. #include <asm/page.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/prefetch.h>
  24. #include <asm/bootinfo.h>
  25. #include <asm/mipsregs.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/cpu.h>
  28. #include <asm/war.h>
  29. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  30. #include <asm/sibyte/sb1250.h>
  31. #include <asm/sibyte/sb1250_regs.h>
  32. #include <asm/sibyte/sb1250_dma.h>
  33. #endif
  34. #include <asm/uasm.h>
  35. /* Registers used in the assembled routines. */
  36. #define ZERO 0
  37. #define AT 2
  38. #define A0 4
  39. #define A1 5
  40. #define A2 6
  41. #define T0 8
  42. #define T1 9
  43. #define T2 10
  44. #define T3 11
  45. #define T9 25
  46. #define RA 31
  47. /* Handle labels (which must be positive integers). */
  48. enum label_id {
  49. label_clear_nopref = 1,
  50. label_clear_pref,
  51. label_copy_nopref,
  52. label_copy_pref_both,
  53. label_copy_pref_store,
  54. };
  55. UASM_L_LA(_clear_nopref)
  56. UASM_L_LA(_clear_pref)
  57. UASM_L_LA(_copy_nopref)
  58. UASM_L_LA(_copy_pref_both)
  59. UASM_L_LA(_copy_pref_store)
  60. /* We need one branch and therefore one relocation per target label. */
  61. static struct uasm_label __cpuinitdata labels[5];
  62. static struct uasm_reloc __cpuinitdata relocs[5];
  63. #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
  64. #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
  65. /*
  66. * Maximum sizes:
  67. *
  68. * R4000 128 bytes S-cache: 0x058 bytes
  69. * R4600 v1.7: 0x05c bytes
  70. * R4600 v2.0: 0x060 bytes
  71. * With prefetching, 16 word strides 0x120 bytes
  72. */
  73. static u32 clear_page_array[0x120 / 4];
  74. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  75. void clear_page_cpu(void *page) __attribute__((alias("clear_page_array")));
  76. #else
  77. void clear_page(void *page) __attribute__((alias("clear_page_array")));
  78. #endif
  79. EXPORT_SYMBOL(clear_page);
  80. /*
  81. * Maximum sizes:
  82. *
  83. * R4000 128 bytes S-cache: 0x11c bytes
  84. * R4600 v1.7: 0x080 bytes
  85. * R4600 v2.0: 0x07c bytes
  86. * With prefetching, 16 word strides 0x540 bytes
  87. */
  88. static u32 copy_page_array[0x540 / 4];
  89. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  90. void
  91. copy_page_cpu(void *to, void *from) __attribute__((alias("copy_page_array")));
  92. #else
  93. void copy_page(void *to, void *from) __attribute__((alias("copy_page_array")));
  94. #endif
  95. EXPORT_SYMBOL(copy_page);
  96. static int pref_bias_clear_store __cpuinitdata;
  97. static int pref_bias_copy_load __cpuinitdata;
  98. static int pref_bias_copy_store __cpuinitdata;
  99. static u32 pref_src_mode __cpuinitdata;
  100. static u32 pref_dst_mode __cpuinitdata;
  101. static int clear_word_size __cpuinitdata;
  102. static int copy_word_size __cpuinitdata;
  103. static int half_clear_loop_size __cpuinitdata;
  104. static int half_copy_loop_size __cpuinitdata;
  105. static int cache_line_size __cpuinitdata;
  106. #define cache_line_mask() (cache_line_size - 1)
  107. static inline void __cpuinit
  108. pg_addiu(u32 **buf, unsigned int reg1, unsigned int reg2, unsigned int off)
  109. {
  110. if (cpu_has_64bit_gp_regs && DADDI_WAR && r4k_daddiu_bug()) {
  111. if (off > 0x7fff) {
  112. uasm_i_lui(buf, T9, uasm_rel_hi(off));
  113. uasm_i_addiu(buf, T9, T9, uasm_rel_lo(off));
  114. } else
  115. uasm_i_addiu(buf, T9, ZERO, off);
  116. uasm_i_daddu(buf, reg1, reg2, T9);
  117. } else {
  118. if (off > 0x7fff) {
  119. uasm_i_lui(buf, T9, uasm_rel_hi(off));
  120. uasm_i_addiu(buf, T9, T9, uasm_rel_lo(off));
  121. UASM_i_ADDU(buf, reg1, reg2, T9);
  122. } else
  123. UASM_i_ADDIU(buf, reg1, reg2, off);
  124. }
  125. }
  126. static void __cpuinit set_prefetch_parameters(void)
  127. {
  128. if (cpu_has_64bit_gp_regs || cpu_has_64bit_zero_reg)
  129. clear_word_size = 8;
  130. else
  131. clear_word_size = 4;
  132. if (cpu_has_64bit_gp_regs)
  133. copy_word_size = 8;
  134. else
  135. copy_word_size = 4;
  136. /*
  137. * The pref's used here are using "streaming" hints, which cause the
  138. * copied data to be kicked out of the cache sooner. A page copy often
  139. * ends up copying a lot more data than is commonly used, so this seems
  140. * to make sense in terms of reducing cache pollution, but I've no real
  141. * performance data to back this up.
  142. */
  143. if (cpu_has_prefetch) {
  144. /*
  145. * XXX: Most prefetch bias values in here are based on
  146. * guesswork.
  147. */
  148. cache_line_size = cpu_dcache_line_size();
  149. switch (current_cpu_type()) {
  150. case CPU_R5500:
  151. case CPU_TX49XX:
  152. /* These processors only support the Pref_Load. */
  153. pref_bias_copy_load = 256;
  154. break;
  155. case CPU_RM9000:
  156. /*
  157. * As a workaround for erratum G105 which make the
  158. * PrepareForStore hint unusable we fall back to
  159. * StoreRetained on the RM9000. Once it is known which
  160. * versions of the RM9000 we'll be able to condition-
  161. * alize this.
  162. */
  163. case CPU_R10000:
  164. case CPU_R12000:
  165. case CPU_R14000:
  166. /*
  167. * Those values have been experimentally tuned for an
  168. * Origin 200.
  169. */
  170. pref_bias_clear_store = 512;
  171. pref_bias_copy_load = 256;
  172. pref_bias_copy_store = 256;
  173. pref_src_mode = Pref_LoadStreamed;
  174. pref_dst_mode = Pref_StoreStreamed;
  175. break;
  176. case CPU_SB1:
  177. case CPU_SB1A:
  178. pref_bias_clear_store = 128;
  179. pref_bias_copy_load = 128;
  180. pref_bias_copy_store = 128;
  181. /*
  182. * SB1 pass1 Pref_LoadStreamed/Pref_StoreStreamed
  183. * hints are broken.
  184. */
  185. if (current_cpu_type() == CPU_SB1 &&
  186. (current_cpu_data.processor_id & 0xff) < 0x02) {
  187. pref_src_mode = Pref_Load;
  188. pref_dst_mode = Pref_Store;
  189. } else {
  190. pref_src_mode = Pref_LoadStreamed;
  191. pref_dst_mode = Pref_StoreStreamed;
  192. }
  193. break;
  194. default:
  195. pref_bias_clear_store = 128;
  196. pref_bias_copy_load = 256;
  197. pref_bias_copy_store = 128;
  198. pref_src_mode = Pref_LoadStreamed;
  199. pref_dst_mode = Pref_PrepareForStore;
  200. break;
  201. }
  202. } else {
  203. if (cpu_has_cache_cdex_s)
  204. cache_line_size = cpu_scache_line_size();
  205. else if (cpu_has_cache_cdex_p)
  206. cache_line_size = cpu_dcache_line_size();
  207. }
  208. /*
  209. * Too much unrolling will overflow the available space in
  210. * clear_space_array / copy_page_array.
  211. */
  212. half_clear_loop_size = min(16 * clear_word_size,
  213. max(cache_line_size >> 1,
  214. 4 * clear_word_size));
  215. half_copy_loop_size = min(16 * copy_word_size,
  216. max(cache_line_size >> 1,
  217. 4 * copy_word_size));
  218. }
  219. static void __cpuinit build_clear_store(u32 **buf, int off)
  220. {
  221. if (cpu_has_64bit_gp_regs || cpu_has_64bit_zero_reg) {
  222. uasm_i_sd(buf, ZERO, off, A0);
  223. } else {
  224. uasm_i_sw(buf, ZERO, off, A0);
  225. }
  226. }
  227. static inline void __cpuinit build_clear_pref(u32 **buf, int off)
  228. {
  229. if (off & cache_line_mask())
  230. return;
  231. if (pref_bias_clear_store) {
  232. uasm_i_pref(buf, pref_dst_mode, pref_bias_clear_store + off,
  233. A0);
  234. } else if (cache_line_size == (half_clear_loop_size << 1)) {
  235. if (cpu_has_cache_cdex_s) {
  236. uasm_i_cache(buf, Create_Dirty_Excl_SD, off, A0);
  237. } else if (cpu_has_cache_cdex_p) {
  238. if (R4600_V1_HIT_CACHEOP_WAR && cpu_is_r4600_v1_x()) {
  239. uasm_i_nop(buf);
  240. uasm_i_nop(buf);
  241. uasm_i_nop(buf);
  242. uasm_i_nop(buf);
  243. }
  244. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  245. uasm_i_lw(buf, ZERO, ZERO, AT);
  246. uasm_i_cache(buf, Create_Dirty_Excl_D, off, A0);
  247. }
  248. }
  249. }
  250. void __cpuinit build_clear_page(void)
  251. {
  252. int off;
  253. u32 *buf = (u32 *)&clear_page_array;
  254. struct uasm_label *l = labels;
  255. struct uasm_reloc *r = relocs;
  256. int i;
  257. memset(labels, 0, sizeof(labels));
  258. memset(relocs, 0, sizeof(relocs));
  259. set_prefetch_parameters();
  260. /*
  261. * This algorithm makes the following assumptions:
  262. * - The prefetch bias is a multiple of 2 words.
  263. * - The prefetch bias is less than one page.
  264. */
  265. BUG_ON(pref_bias_clear_store % (2 * clear_word_size));
  266. BUG_ON(PAGE_SIZE < pref_bias_clear_store);
  267. off = PAGE_SIZE - pref_bias_clear_store;
  268. if (off > 0xffff || !pref_bias_clear_store)
  269. pg_addiu(&buf, A2, A0, off);
  270. else
  271. uasm_i_ori(&buf, A2, A0, off);
  272. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  273. uasm_i_lui(&buf, AT, 0xa000);
  274. off = cache_line_size ? min(8, pref_bias_clear_store / cache_line_size)
  275. * cache_line_size : 0;
  276. while (off) {
  277. build_clear_pref(&buf, -off);
  278. off -= cache_line_size;
  279. }
  280. uasm_l_clear_pref(&l, buf);
  281. do {
  282. build_clear_pref(&buf, off);
  283. build_clear_store(&buf, off);
  284. off += clear_word_size;
  285. } while (off < half_clear_loop_size);
  286. pg_addiu(&buf, A0, A0, 2 * off);
  287. off = -off;
  288. do {
  289. build_clear_pref(&buf, off);
  290. if (off == -clear_word_size)
  291. uasm_il_bne(&buf, &r, A0, A2, label_clear_pref);
  292. build_clear_store(&buf, off);
  293. off += clear_word_size;
  294. } while (off < 0);
  295. if (pref_bias_clear_store) {
  296. pg_addiu(&buf, A2, A0, pref_bias_clear_store);
  297. uasm_l_clear_nopref(&l, buf);
  298. off = 0;
  299. do {
  300. build_clear_store(&buf, off);
  301. off += clear_word_size;
  302. } while (off < half_clear_loop_size);
  303. pg_addiu(&buf, A0, A0, 2 * off);
  304. off = -off;
  305. do {
  306. if (off == -clear_word_size)
  307. uasm_il_bne(&buf, &r, A0, A2,
  308. label_clear_nopref);
  309. build_clear_store(&buf, off);
  310. off += clear_word_size;
  311. } while (off < 0);
  312. }
  313. uasm_i_jr(&buf, RA);
  314. uasm_i_nop(&buf);
  315. BUG_ON(buf > clear_page_array + ARRAY_SIZE(clear_page_array));
  316. uasm_resolve_relocs(relocs, labels);
  317. pr_debug("Synthesized clear page handler (%u instructions).\n",
  318. (u32)(buf - clear_page_array));
  319. pr_debug("\t.set push\n");
  320. pr_debug("\t.set noreorder\n");
  321. for (i = 0; i < (buf - clear_page_array); i++)
  322. pr_debug("\t.word 0x%08x\n", clear_page_array[i]);
  323. pr_debug("\t.set pop\n");
  324. }
  325. static void __cpuinit build_copy_load(u32 **buf, int reg, int off)
  326. {
  327. if (cpu_has_64bit_gp_regs) {
  328. uasm_i_ld(buf, reg, off, A1);
  329. } else {
  330. uasm_i_lw(buf, reg, off, A1);
  331. }
  332. }
  333. static void __cpuinit build_copy_store(u32 **buf, int reg, int off)
  334. {
  335. if (cpu_has_64bit_gp_regs) {
  336. uasm_i_sd(buf, reg, off, A0);
  337. } else {
  338. uasm_i_sw(buf, reg, off, A0);
  339. }
  340. }
  341. static inline void build_copy_load_pref(u32 **buf, int off)
  342. {
  343. if (off & cache_line_mask())
  344. return;
  345. if (pref_bias_copy_load)
  346. uasm_i_pref(buf, pref_src_mode, pref_bias_copy_load + off, A1);
  347. }
  348. static inline void build_copy_store_pref(u32 **buf, int off)
  349. {
  350. if (off & cache_line_mask())
  351. return;
  352. if (pref_bias_copy_store) {
  353. uasm_i_pref(buf, pref_dst_mode, pref_bias_copy_store + off,
  354. A0);
  355. } else if (cache_line_size == (half_copy_loop_size << 1)) {
  356. if (cpu_has_cache_cdex_s) {
  357. uasm_i_cache(buf, Create_Dirty_Excl_SD, off, A0);
  358. } else if (cpu_has_cache_cdex_p) {
  359. if (R4600_V1_HIT_CACHEOP_WAR && cpu_is_r4600_v1_x()) {
  360. uasm_i_nop(buf);
  361. uasm_i_nop(buf);
  362. uasm_i_nop(buf);
  363. uasm_i_nop(buf);
  364. }
  365. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  366. uasm_i_lw(buf, ZERO, ZERO, AT);
  367. uasm_i_cache(buf, Create_Dirty_Excl_D, off, A0);
  368. }
  369. }
  370. }
  371. void __cpuinit build_copy_page(void)
  372. {
  373. int off;
  374. u32 *buf = (u32 *)&copy_page_array;
  375. struct uasm_label *l = labels;
  376. struct uasm_reloc *r = relocs;
  377. int i;
  378. memset(labels, 0, sizeof(labels));
  379. memset(relocs, 0, sizeof(relocs));
  380. set_prefetch_parameters();
  381. /*
  382. * This algorithm makes the following assumptions:
  383. * - All prefetch biases are multiples of 8 words.
  384. * - The prefetch biases are less than one page.
  385. * - The store prefetch bias isn't greater than the load
  386. * prefetch bias.
  387. */
  388. BUG_ON(pref_bias_copy_load % (8 * copy_word_size));
  389. BUG_ON(pref_bias_copy_store % (8 * copy_word_size));
  390. BUG_ON(PAGE_SIZE < pref_bias_copy_load);
  391. BUG_ON(pref_bias_copy_store > pref_bias_copy_load);
  392. off = PAGE_SIZE - pref_bias_copy_load;
  393. if (off > 0xffff || !pref_bias_copy_load)
  394. pg_addiu(&buf, A2, A0, off);
  395. else
  396. uasm_i_ori(&buf, A2, A0, off);
  397. if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())
  398. uasm_i_lui(&buf, AT, 0xa000);
  399. off = cache_line_size ? min(8, pref_bias_copy_load / cache_line_size) *
  400. cache_line_size : 0;
  401. while (off) {
  402. build_copy_load_pref(&buf, -off);
  403. off -= cache_line_size;
  404. }
  405. off = cache_line_size ? min(8, pref_bias_copy_store / cache_line_size) *
  406. cache_line_size : 0;
  407. while (off) {
  408. build_copy_store_pref(&buf, -off);
  409. off -= cache_line_size;
  410. }
  411. uasm_l_copy_pref_both(&l, buf);
  412. do {
  413. build_copy_load_pref(&buf, off);
  414. build_copy_load(&buf, T0, off);
  415. build_copy_load_pref(&buf, off + copy_word_size);
  416. build_copy_load(&buf, T1, off + copy_word_size);
  417. build_copy_load_pref(&buf, off + 2 * copy_word_size);
  418. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  419. build_copy_load_pref(&buf, off + 3 * copy_word_size);
  420. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  421. build_copy_store_pref(&buf, off);
  422. build_copy_store(&buf, T0, off);
  423. build_copy_store_pref(&buf, off + copy_word_size);
  424. build_copy_store(&buf, T1, off + copy_word_size);
  425. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  426. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  427. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  428. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  429. off += 4 * copy_word_size;
  430. } while (off < half_copy_loop_size);
  431. pg_addiu(&buf, A1, A1, 2 * off);
  432. pg_addiu(&buf, A0, A0, 2 * off);
  433. off = -off;
  434. do {
  435. build_copy_load_pref(&buf, off);
  436. build_copy_load(&buf, T0, off);
  437. build_copy_load_pref(&buf, off + copy_word_size);
  438. build_copy_load(&buf, T1, off + copy_word_size);
  439. build_copy_load_pref(&buf, off + 2 * copy_word_size);
  440. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  441. build_copy_load_pref(&buf, off + 3 * copy_word_size);
  442. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  443. build_copy_store_pref(&buf, off);
  444. build_copy_store(&buf, T0, off);
  445. build_copy_store_pref(&buf, off + copy_word_size);
  446. build_copy_store(&buf, T1, off + copy_word_size);
  447. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  448. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  449. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  450. if (off == -(4 * copy_word_size))
  451. uasm_il_bne(&buf, &r, A2, A0, label_copy_pref_both);
  452. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  453. off += 4 * copy_word_size;
  454. } while (off < 0);
  455. if (pref_bias_copy_load - pref_bias_copy_store) {
  456. pg_addiu(&buf, A2, A0,
  457. pref_bias_copy_load - pref_bias_copy_store);
  458. uasm_l_copy_pref_store(&l, buf);
  459. off = 0;
  460. do {
  461. build_copy_load(&buf, T0, off);
  462. build_copy_load(&buf, T1, off + copy_word_size);
  463. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  464. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  465. build_copy_store_pref(&buf, off);
  466. build_copy_store(&buf, T0, off);
  467. build_copy_store_pref(&buf, off + copy_word_size);
  468. build_copy_store(&buf, T1, off + copy_word_size);
  469. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  470. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  471. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  472. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  473. off += 4 * copy_word_size;
  474. } while (off < half_copy_loop_size);
  475. pg_addiu(&buf, A1, A1, 2 * off);
  476. pg_addiu(&buf, A0, A0, 2 * off);
  477. off = -off;
  478. do {
  479. build_copy_load(&buf, T0, off);
  480. build_copy_load(&buf, T1, off + copy_word_size);
  481. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  482. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  483. build_copy_store_pref(&buf, off);
  484. build_copy_store(&buf, T0, off);
  485. build_copy_store_pref(&buf, off + copy_word_size);
  486. build_copy_store(&buf, T1, off + copy_word_size);
  487. build_copy_store_pref(&buf, off + 2 * copy_word_size);
  488. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  489. build_copy_store_pref(&buf, off + 3 * copy_word_size);
  490. if (off == -(4 * copy_word_size))
  491. uasm_il_bne(&buf, &r, A2, A0,
  492. label_copy_pref_store);
  493. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  494. off += 4 * copy_word_size;
  495. } while (off < 0);
  496. }
  497. if (pref_bias_copy_store) {
  498. pg_addiu(&buf, A2, A0, pref_bias_copy_store);
  499. uasm_l_copy_nopref(&l, buf);
  500. off = 0;
  501. do {
  502. build_copy_load(&buf, T0, off);
  503. build_copy_load(&buf, T1, off + copy_word_size);
  504. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  505. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  506. build_copy_store(&buf, T0, off);
  507. build_copy_store(&buf, T1, off + copy_word_size);
  508. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  509. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  510. off += 4 * copy_word_size;
  511. } while (off < half_copy_loop_size);
  512. pg_addiu(&buf, A1, A1, 2 * off);
  513. pg_addiu(&buf, A0, A0, 2 * off);
  514. off = -off;
  515. do {
  516. build_copy_load(&buf, T0, off);
  517. build_copy_load(&buf, T1, off + copy_word_size);
  518. build_copy_load(&buf, T2, off + 2 * copy_word_size);
  519. build_copy_load(&buf, T3, off + 3 * copy_word_size);
  520. build_copy_store(&buf, T0, off);
  521. build_copy_store(&buf, T1, off + copy_word_size);
  522. build_copy_store(&buf, T2, off + 2 * copy_word_size);
  523. if (off == -(4 * copy_word_size))
  524. uasm_il_bne(&buf, &r, A2, A0,
  525. label_copy_nopref);
  526. build_copy_store(&buf, T3, off + 3 * copy_word_size);
  527. off += 4 * copy_word_size;
  528. } while (off < 0);
  529. }
  530. uasm_i_jr(&buf, RA);
  531. uasm_i_nop(&buf);
  532. BUG_ON(buf > copy_page_array + ARRAY_SIZE(copy_page_array));
  533. uasm_resolve_relocs(relocs, labels);
  534. pr_debug("Synthesized copy page handler (%u instructions).\n",
  535. (u32)(buf - copy_page_array));
  536. pr_debug("\t.set push\n");
  537. pr_debug("\t.set noreorder\n");
  538. for (i = 0; i < (buf - copy_page_array); i++)
  539. pr_debug("\t.word 0x%08x\n", copy_page_array[i]);
  540. pr_debug("\t.set pop\n");
  541. }
  542. #ifdef CONFIG_SIBYTE_DMA_PAGEOPS
  543. /*
  544. * Pad descriptors to cacheline, since each is exclusively owned by a
  545. * particular CPU.
  546. */
  547. struct dmadscr {
  548. u64 dscr_a;
  549. u64 dscr_b;
  550. u64 pad_a;
  551. u64 pad_b;
  552. } ____cacheline_aligned_in_smp page_descr[DM_NUM_CHANNELS];
  553. void sb1_dma_init(void)
  554. {
  555. int i;
  556. for (i = 0; i < DM_NUM_CHANNELS; i++) {
  557. const u64 base_val = CPHYSADDR((unsigned long)&page_descr[i]) |
  558. V_DM_DSCR_BASE_RINGSZ(1);
  559. void *base_reg = IOADDR(A_DM_REGISTER(i, R_DM_DSCR_BASE));
  560. __raw_writeq(base_val, base_reg);
  561. __raw_writeq(base_val | M_DM_DSCR_BASE_RESET, base_reg);
  562. __raw_writeq(base_val | M_DM_DSCR_BASE_ENABL, base_reg);
  563. }
  564. }
  565. void clear_page(void *page)
  566. {
  567. u64 to_phys = CPHYSADDR((unsigned long)page);
  568. unsigned int cpu = smp_processor_id();
  569. /* if the page is not in KSEG0, use old way */
  570. if ((long)KSEGX((unsigned long)page) != (long)CKSEG0)
  571. return clear_page_cpu(page);
  572. page_descr[cpu].dscr_a = to_phys | M_DM_DSCRA_ZERO_MEM |
  573. M_DM_DSCRA_L2C_DEST | M_DM_DSCRA_INTERRUPT;
  574. page_descr[cpu].dscr_b = V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE);
  575. __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_COUNT)));
  576. /*
  577. * Don't really want to do it this way, but there's no
  578. * reliable way to delay completion detection.
  579. */
  580. while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE_DEBUG)))
  581. & M_DM_DSCR_BASE_INTERRUPT))
  582. ;
  583. __raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE)));
  584. }
  585. void copy_page(void *to, void *from)
  586. {
  587. u64 from_phys = CPHYSADDR((unsigned long)from);
  588. u64 to_phys = CPHYSADDR((unsigned long)to);
  589. unsigned int cpu = smp_processor_id();
  590. /* if any page is not in KSEG0, use old way */
  591. if ((long)KSEGX((unsigned long)to) != (long)CKSEG0
  592. || (long)KSEGX((unsigned long)from) != (long)CKSEG0)
  593. return copy_page_cpu(to, from);
  594. page_descr[cpu].dscr_a = to_phys | M_DM_DSCRA_L2C_DEST |
  595. M_DM_DSCRA_INTERRUPT;
  596. page_descr[cpu].dscr_b = from_phys | V_DM_DSCRB_SRC_LENGTH(PAGE_SIZE);
  597. __raw_writeq(1, IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_COUNT)));
  598. /*
  599. * Don't really want to do it this way, but there's no
  600. * reliable way to delay completion detection.
  601. */
  602. while (!(__raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE_DEBUG)))
  603. & M_DM_DSCR_BASE_INTERRUPT))
  604. ;
  605. __raw_readq(IOADDR(A_DM_REGISTER(cpu, R_DM_DSCR_BASE)));
  606. }
  607. #endif /* CONFIG_SIBYTE_DMA_PAGEOPS */