gic.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2000, 07 MIPS Technologies, Inc.
  7. *
  8. * GIC Register Definitions
  9. *
  10. */
  11. #ifndef _ASM_GICREGS_H
  12. #define _ASM_GICREGS_H
  13. #undef GICISBYTELITTLEENDIAN
  14. /* Constants */
  15. #define GIC_POL_POS 1
  16. #define GIC_POL_NEG 0
  17. #define GIC_TRIG_EDGE 1
  18. #define GIC_TRIG_LEVEL 0
  19. #define GIC_NUM_INTRS (24 + NR_CPUS * 2)
  20. #define MSK(n) ((1 << (n)) - 1)
  21. #define REG32(addr) (*(volatile unsigned int *) (addr))
  22. #define REG(base, offs) REG32((unsigned long)(base) + offs##_##OFS)
  23. #define REGP(base, phys) REG32((unsigned long)(base) + (phys))
  24. /* Accessors */
  25. #define GIC_REG(segment, offset) \
  26. REG32(_gic_base + segment##_##SECTION_OFS + offset##_##OFS)
  27. #define GIC_REG_ADDR(segment, offset) \
  28. REG32(_gic_base + segment##_##SECTION_OFS + offset)
  29. #define GIC_ABS_REG(segment, offset) \
  30. (_gic_base + segment##_##SECTION_OFS + offset##_##OFS)
  31. #define GIC_REG_ABS_ADDR(segment, offset) \
  32. (_gic_base + segment##_##SECTION_OFS + offset)
  33. #ifdef GICISBYTELITTLEENDIAN
  34. #define GICREAD(reg, data) (data) = (reg), (data) = le32_to_cpu(data)
  35. #define GICWRITE(reg, data) (reg) = cpu_to_le32(data)
  36. #define GICBIS(reg, bits) \
  37. ({unsigned int data; \
  38. GICREAD(reg, data); \
  39. data |= bits; \
  40. GICWRITE(reg, data); \
  41. })
  42. #else
  43. #define GICREAD(reg, data) (data) = (reg)
  44. #define GICWRITE(reg, data) (reg) = (data)
  45. #define GICBIS(reg, bits) (reg) |= (bits)
  46. #endif
  47. /* GIC Address Space */
  48. #define SHARED_SECTION_OFS 0x0000
  49. #define SHARED_SECTION_SIZE 0x8000
  50. #define VPE_LOCAL_SECTION_OFS 0x8000
  51. #define VPE_LOCAL_SECTION_SIZE 0x4000
  52. #define VPE_OTHER_SECTION_OFS 0xc000
  53. #define VPE_OTHER_SECTION_SIZE 0x4000
  54. #define USM_VISIBLE_SECTION_OFS 0x10000
  55. #define USM_VISIBLE_SECTION_SIZE 0x10000
  56. /* Register Map for Shared Section */
  57. #define GIC_SH_CONFIG_OFS 0x0000
  58. /* Shared Global Counter */
  59. #define GIC_SH_COUNTER_31_00_OFS 0x0010
  60. #define GIC_SH_COUNTER_63_32_OFS 0x0014
  61. #define GIC_SH_REVISIONID_OFS 0x0020
  62. /* Interrupt Polarity */
  63. #define GIC_SH_POL_31_0_OFS 0x0100
  64. #define GIC_SH_POL_63_32_OFS 0x0104
  65. #define GIC_SH_POL_95_64_OFS 0x0108
  66. #define GIC_SH_POL_127_96_OFS 0x010c
  67. #define GIC_SH_POL_159_128_OFS 0x0110
  68. #define GIC_SH_POL_191_160_OFS 0x0114
  69. #define GIC_SH_POL_223_192_OFS 0x0118
  70. #define GIC_SH_POL_255_224_OFS 0x011c
  71. /* Edge/Level Triggering */
  72. #define GIC_SH_TRIG_31_0_OFS 0x0180
  73. #define GIC_SH_TRIG_63_32_OFS 0x0184
  74. #define GIC_SH_TRIG_95_64_OFS 0x0188
  75. #define GIC_SH_TRIG_127_96_OFS 0x018c
  76. #define GIC_SH_TRIG_159_128_OFS 0x0190
  77. #define GIC_SH_TRIG_191_160_OFS 0x0194
  78. #define GIC_SH_TRIG_223_192_OFS 0x0198
  79. #define GIC_SH_TRIG_255_224_OFS 0x019c
  80. /* Dual Edge Triggering */
  81. #define GIC_SH_DUAL_31_0_OFS 0x0200
  82. #define GIC_SH_DUAL_63_32_OFS 0x0204
  83. #define GIC_SH_DUAL_95_64_OFS 0x0208
  84. #define GIC_SH_DUAL_127_96_OFS 0x020c
  85. #define GIC_SH_DUAL_159_128_OFS 0x0210
  86. #define GIC_SH_DUAL_191_160_OFS 0x0214
  87. #define GIC_SH_DUAL_223_192_OFS 0x0218
  88. #define GIC_SH_DUAL_255_224_OFS 0x021c
  89. /* Set/Clear corresponding bit in Edge Detect Register */
  90. #define GIC_SH_WEDGE_OFS 0x0280
  91. /* Reset Mask - Disables Interrupt */
  92. #define GIC_SH_RMASK_31_0_OFS 0x0300
  93. #define GIC_SH_RMASK_63_32_OFS 0x0304
  94. #define GIC_SH_RMASK_95_64_OFS 0x0308
  95. #define GIC_SH_RMASK_127_96_OFS 0x030c
  96. #define GIC_SH_RMASK_159_128_OFS 0x0310
  97. #define GIC_SH_RMASK_191_160_OFS 0x0314
  98. #define GIC_SH_RMASK_223_192_OFS 0x0318
  99. #define GIC_SH_RMASK_255_224_OFS 0x031c
  100. /* Set Mask (WO) - Enables Interrupt */
  101. #define GIC_SH_SMASK_31_0_OFS 0x0380
  102. #define GIC_SH_SMASK_63_32_OFS 0x0384
  103. #define GIC_SH_SMASK_95_64_OFS 0x0388
  104. #define GIC_SH_SMASK_127_96_OFS 0x038c
  105. #define GIC_SH_SMASK_159_128_OFS 0x0390
  106. #define GIC_SH_SMASK_191_160_OFS 0x0394
  107. #define GIC_SH_SMASK_223_192_OFS 0x0398
  108. #define GIC_SH_SMASK_255_224_OFS 0x039c
  109. /* Global Interrupt Mask Register (RO) - Bit Set == Interrupt enabled */
  110. #define GIC_SH_MASK_31_0_OFS 0x0400
  111. #define GIC_SH_MASK_63_32_OFS 0x0404
  112. #define GIC_SH_MASK_95_64_OFS 0x0408
  113. #define GIC_SH_MASK_127_96_OFS 0x040c
  114. #define GIC_SH_MASK_159_128_OFS 0x0410
  115. #define GIC_SH_MASK_191_160_OFS 0x0414
  116. #define GIC_SH_MASK_223_192_OFS 0x0418
  117. #define GIC_SH_MASK_255_224_OFS 0x041c
  118. /* Pending Global Interrupts (RO) */
  119. #define GIC_SH_PEND_31_0_OFS 0x0480
  120. #define GIC_SH_PEND_63_32_OFS 0x0484
  121. #define GIC_SH_PEND_95_64_OFS 0x0488
  122. #define GIC_SH_PEND_127_96_OFS 0x048c
  123. #define GIC_SH_PEND_159_128_OFS 0x0490
  124. #define GIC_SH_PEND_191_160_OFS 0x0494
  125. #define GIC_SH_PEND_223_192_OFS 0x0498
  126. #define GIC_SH_PEND_255_224_OFS 0x049c
  127. #define GIC_SH_INTR_MAP_TO_PIN_BASE_OFS 0x0500
  128. /* Maps Interrupt X to a Pin */
  129. #define GIC_SH_MAP_TO_PIN(intr) \
  130. (GIC_SH_INTR_MAP_TO_PIN_BASE_OFS + (4 * intr))
  131. #define GIC_SH_INTR_MAP_TO_VPE_BASE_OFS 0x2000
  132. /* Maps Interrupt X to a VPE */
  133. #define GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe) \
  134. (GIC_SH_INTR_MAP_TO_VPE_BASE_OFS + (32 * (intr)) + (((vpe) / 32) * 4))
  135. #define GIC_SH_MAP_TO_VPE_REG_BIT(vpe) (1 << ((vpe) % 32))
  136. /* Convert an interrupt number to a byte offset/bit for multi-word registers */
  137. #define GIC_INTR_OFS(intr) (((intr) / 32)*4)
  138. #define GIC_INTR_BIT(intr) ((intr) % 32)
  139. /* Polarity : Reset Value is always 0 */
  140. #define GIC_SH_SET_POLARITY_OFS 0x0100
  141. #define GIC_SET_POLARITY(intr, pol) \
  142. GICBIS(GIC_REG_ADDR(SHARED, GIC_SH_SET_POLARITY_OFS + \
  143. GIC_INTR_OFS(intr)), (pol) << GIC_INTR_BIT(intr))
  144. /* Triggering : Reset Value is always 0 */
  145. #define GIC_SH_SET_TRIGGER_OFS 0x0180
  146. #define GIC_SET_TRIGGER(intr, trig) \
  147. GICBIS(GIC_REG_ADDR(SHARED, GIC_SH_SET_TRIGGER_OFS + \
  148. GIC_INTR_OFS(intr)), (trig) << GIC_INTR_BIT(intr))
  149. /* Mask manipulation */
  150. #define GIC_SH_SMASK_OFS 0x0380
  151. #define GIC_SET_INTR_MASK(intr) \
  152. GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_SMASK_OFS + \
  153. GIC_INTR_OFS(intr)), 1 << GIC_INTR_BIT(intr))
  154. #define GIC_SH_RMASK_OFS 0x0300
  155. #define GIC_CLR_INTR_MASK(intr) \
  156. GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_RMASK_OFS + \
  157. GIC_INTR_OFS(intr)), 1 << GIC_INTR_BIT(intr))
  158. /* Register Map for Local Section */
  159. #define GIC_VPE_CTL_OFS 0x0000
  160. #define GIC_VPE_PEND_OFS 0x0004
  161. #define GIC_VPE_MASK_OFS 0x0008
  162. #define GIC_VPE_RMASK_OFS 0x000c
  163. #define GIC_VPE_SMASK_OFS 0x0010
  164. #define GIC_VPE_WD_MAP_OFS 0x0040
  165. #define GIC_VPE_COMPARE_MAP_OFS 0x0044
  166. #define GIC_VPE_TIMER_MAP_OFS 0x0048
  167. #define GIC_VPE_PERFCTR_MAP_OFS 0x0050
  168. #define GIC_VPE_SWINT0_MAP_OFS 0x0054
  169. #define GIC_VPE_SWINT1_MAP_OFS 0x0058
  170. #define GIC_VPE_OTHER_ADDR_OFS 0x0080
  171. #define GIC_VPE_WD_CONFIG0_OFS 0x0090
  172. #define GIC_VPE_WD_COUNT0_OFS 0x0094
  173. #define GIC_VPE_WD_INITIAL0_OFS 0x0098
  174. #define GIC_VPE_COMPARE_LO_OFS 0x00a0
  175. #define GIC_VPE_COMPARE_HI 0x00a4
  176. #define GIC_VPE_EIC_SHADOW_SET_BASE 0x0100
  177. #define GIC_VPE_EIC_SS(intr) \
  178. (GIC_EIC_SHADOW_SET_BASE + (4 * intr))
  179. #define GIC_VPE_EIC_VEC_BASE 0x0800
  180. #define GIC_VPE_EIC_VEC(intr) \
  181. (GIC_VPE_EIC_VEC_BASE + (4 * intr))
  182. #define GIC_VPE_TENABLE_NMI_OFS 0x1000
  183. #define GIC_VPE_TENABLE_YQ_OFS 0x1004
  184. #define GIC_VPE_TENABLE_INT_31_0_OFS 0x1080
  185. #define GIC_VPE_TENABLE_INT_63_32_OFS 0x1084
  186. /* User Mode Visible Section Register Map */
  187. #define GIC_UMV_SH_COUNTER_31_00_OFS 0x0000
  188. #define GIC_UMV_SH_COUNTER_63_32_OFS 0x0004
  189. /* Masks */
  190. #define GIC_SH_CONFIG_COUNTSTOP_SHF 28
  191. #define GIC_SH_CONFIG_COUNTSTOP_MSK (MSK(1) << GIC_SH_CONFIG_COUNTSTOP_SHF)
  192. #define GIC_SH_CONFIG_COUNTBITS_SHF 24
  193. #define GIC_SH_CONFIG_COUNTBITS_MSK (MSK(4) << GIC_SH_CONFIG_COUNTBITS_SHF)
  194. #define GIC_SH_CONFIG_NUMINTRS_SHF 16
  195. #define GIC_SH_CONFIG_NUMINTRS_MSK (MSK(8) << GIC_SH_CONFIG_NUMINTRS_SHF)
  196. #define GIC_SH_CONFIG_NUMVPES_SHF 0
  197. #define GIC_SH_CONFIG_NUMVPES_MSK (MSK(8) << GIC_SH_CONFIG_NUMVPES_SHF)
  198. #define GIC_SH_WEDGE_SET(intr) (intr | (0x1 << 31))
  199. #define GIC_SH_WEDGE_CLR(intr) (intr & ~(0x1 << 31))
  200. #define GIC_MAP_TO_PIN_SHF 31
  201. #define GIC_MAP_TO_PIN_MSK (MSK(1) << GIC_MAP_TO_PIN_SHF)
  202. #define GIC_MAP_TO_NMI_SHF 30
  203. #define GIC_MAP_TO_NMI_MSK (MSK(1) << GIC_MAP_TO_NMI_SHF)
  204. #define GIC_MAP_TO_YQ_SHF 29
  205. #define GIC_MAP_TO_YQ_MSK (MSK(1) << GIC_MAP_TO_YQ_SHF)
  206. #define GIC_MAP_SHF 0
  207. #define GIC_MAP_MSK (MSK(6) << GIC_MAP_SHF)
  208. /* GIC_VPE_CTL Masks */
  209. #define GIC_VPE_CTL_PERFCNT_RTBL_SHF 2
  210. #define GIC_VPE_CTL_PERFCNT_RTBL_MSK (MSK(1) << GIC_VPE_CTL_PERFCNT_RTBL_SHF)
  211. #define GIC_VPE_CTL_TIMER_RTBL_SHF 1
  212. #define GIC_VPE_CTL_TIMER_RTBL_MSK (MSK(1) << GIC_VPE_CTL_TIMER_RTBL_SHF)
  213. #define GIC_VPE_CTL_EIC_MODE_SHF 0
  214. #define GIC_VPE_CTL_EIC_MODE_MSK (MSK(1) << GIC_VPE_CTL_EIC_MODE_SHF)
  215. /* GIC_VPE_PEND Masks */
  216. #define GIC_VPE_PEND_WD_SHF 0
  217. #define GIC_VPE_PEND_WD_MSK (MSK(1) << GIC_VPE_PEND_WD_SHF)
  218. #define GIC_VPE_PEND_CMP_SHF 1
  219. #define GIC_VPE_PEND_CMP_MSK (MSK(1) << GIC_VPE_PEND_CMP_SHF)
  220. #define GIC_VPE_PEND_TIMER_SHF 2
  221. #define GIC_VPE_PEND_TIMER_MSK (MSK(1) << GIC_VPE_PEND_TIMER_SHF)
  222. #define GIC_VPE_PEND_PERFCOUNT_SHF 3
  223. #define GIC_VPE_PEND_PERFCOUNT_MSK (MSK(1) << GIC_VPE_PEND_PERFCOUNT_SHF)
  224. #define GIC_VPE_PEND_SWINT0_SHF 4
  225. #define GIC_VPE_PEND_SWINT0_MSK (MSK(1) << GIC_VPE_PEND_SWINT0_SHF)
  226. #define GIC_VPE_PEND_SWINT1_SHF 5
  227. #define GIC_VPE_PEND_SWINT1_MSK (MSK(1) << GIC_VPE_PEND_SWINT1_SHF)
  228. /* GIC_VPE_RMASK Masks */
  229. #define GIC_VPE_RMASK_WD_SHF 0
  230. #define GIC_VPE_RMASK_WD_MSK (MSK(1) << GIC_VPE_RMASK_WD_SHF)
  231. #define GIC_VPE_RMASK_CMP_SHF 1
  232. #define GIC_VPE_RMASK_CMP_MSK (MSK(1) << GIC_VPE_RMASK_CMP_SHF)
  233. #define GIC_VPE_RMASK_TIMER_SHF 2
  234. #define GIC_VPE_RMASK_TIMER_MSK (MSK(1) << GIC_VPE_RMASK_TIMER_SHF)
  235. #define GIC_VPE_RMASK_PERFCNT_SHF 3
  236. #define GIC_VPE_RMASK_PERFCNT_MSK (MSK(1) << GIC_VPE_RMASK_PERFCNT_SHF)
  237. #define GIC_VPE_RMASK_SWINT0_SHF 4
  238. #define GIC_VPE_RMASK_SWINT0_MSK (MSK(1) << GIC_VPE_RMASK_SWINT0_SHF)
  239. #define GIC_VPE_RMASK_SWINT1_SHF 5
  240. #define GIC_VPE_RMASK_SWINT1_MSK (MSK(1) << GIC_VPE_RMASK_SWINT1_SHF)
  241. /* GIC_VPE_SMASK Masks */
  242. #define GIC_VPE_SMASK_WD_SHF 0
  243. #define GIC_VPE_SMASK_WD_MSK (MSK(1) << GIC_VPE_SMASK_WD_SHF)
  244. #define GIC_VPE_SMASK_CMP_SHF 1
  245. #define GIC_VPE_SMASK_CMP_MSK (MSK(1) << GIC_VPE_SMASK_CMP_SHF)
  246. #define GIC_VPE_SMASK_TIMER_SHF 2
  247. #define GIC_VPE_SMASK_TIMER_MSK (MSK(1) << GIC_VPE_SMASK_TIMER_SHF)
  248. #define GIC_VPE_SMASK_PERFCNT_SHF 3
  249. #define GIC_VPE_SMASK_PERFCNT_MSK (MSK(1) << GIC_VPE_SMASK_PERFCNT_SHF)
  250. #define GIC_VPE_SMASK_SWINT0_SHF 4
  251. #define GIC_VPE_SMASK_SWINT0_MSK (MSK(1) << GIC_VPE_SMASK_SWINT0_SHF)
  252. #define GIC_VPE_SMASK_SWINT1_SHF 5
  253. #define GIC_VPE_SMASK_SWINT1_MSK (MSK(1) << GIC_VPE_SMASK_SWINT1_SHF)
  254. /*
  255. * Set the Mapping of Interrupt X to a VPE.
  256. */
  257. #define GIC_SH_MAP_TO_VPE_SMASK(intr, vpe) \
  258. GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe)), \
  259. GIC_SH_MAP_TO_VPE_REG_BIT(vpe))
  260. struct gic_pcpu_mask {
  261. DECLARE_BITMAP(pcpu_mask, GIC_NUM_INTRS);
  262. };
  263. struct gic_pending_regs {
  264. DECLARE_BITMAP(pending, GIC_NUM_INTRS);
  265. };
  266. struct gic_intrmask_regs {
  267. DECLARE_BITMAP(intrmask, GIC_NUM_INTRS);
  268. };
  269. /*
  270. * Interrupt Meta-data specification. The ipiflag helps
  271. * in building ipi_map.
  272. */
  273. struct gic_intr_map {
  274. unsigned int cpunum; /* Directed to this CPU */
  275. #define GIC_UNUSED 0xdead /* Dummy data */
  276. unsigned int pin; /* Directed to this Pin */
  277. unsigned int polarity; /* Polarity : +/- */
  278. unsigned int trigtype; /* Trigger : Edge/Levl */
  279. unsigned int flags; /* Misc flags */
  280. #define GIC_FLAG_IPI 0x01
  281. #define GIC_FLAG_TRANSPARENT 0x02
  282. };
  283. extern void gic_init(unsigned long gic_base_addr,
  284. unsigned long gic_addrspace_size, struct gic_intr_map *intrmap,
  285. unsigned int intrmap_size, unsigned int irqbase);
  286. extern unsigned int gic_get_int(void);
  287. extern void gic_send_ipi(unsigned int intr);
  288. extern unsigned int plat_ipi_call_int_xlate(unsigned int);
  289. extern unsigned int plat_ipi_resched_int_xlate(unsigned int);
  290. #endif /* _ASM_GICREGS_H */