processor.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. #ifndef _ASM_IA64_PROCESSOR_H
  2. #define _ASM_IA64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 1998-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  8. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  9. *
  10. * 11/24/98 S.Eranian added ia64_set_iva()
  11. * 12/03/99 D. Mosberger implement thread_saved_pc() via kernel unwind API
  12. * 06/16/00 A. Mallick added csd/ssd/tssd for ia32 support
  13. */
  14. #include <asm/intrinsics.h>
  15. #include <asm/kregs.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/ustack.h>
  18. #define __ARCH_WANT_UNLOCKED_CTXSW
  19. #define ARCH_HAS_PREFETCH_SWITCH_STACK
  20. #define IA64_NUM_PHYS_STACK_REG 96
  21. #define IA64_NUM_DBG_REGS 8
  22. #define DEFAULT_MAP_BASE __IA64_UL_CONST(0x2000000000000000)
  23. #define DEFAULT_TASK_SIZE __IA64_UL_CONST(0xa000000000000000)
  24. /*
  25. * TASK_SIZE really is a mis-named. It really is the maximum user
  26. * space address (plus one). On IA-64, there are five regions of 2TB
  27. * each (assuming 8KB page size), for a total of 8TB of user virtual
  28. * address space.
  29. */
  30. #define TASK_SIZE_OF(tsk) ((tsk)->thread.task_size)
  31. #define TASK_SIZE TASK_SIZE_OF(current)
  32. /*
  33. * This decides where the kernel will search for a free chunk of vm
  34. * space during mmap's.
  35. */
  36. #define TASK_UNMAPPED_BASE (current->thread.map_base)
  37. #define IA64_THREAD_FPH_VALID (__IA64_UL(1) << 0) /* floating-point high state valid? */
  38. #define IA64_THREAD_DBG_VALID (__IA64_UL(1) << 1) /* debug registers valid? */
  39. #define IA64_THREAD_PM_VALID (__IA64_UL(1) << 2) /* performance registers valid? */
  40. #define IA64_THREAD_UAC_NOPRINT (__IA64_UL(1) << 3) /* don't log unaligned accesses */
  41. #define IA64_THREAD_UAC_SIGBUS (__IA64_UL(1) << 4) /* generate SIGBUS on unaligned acc. */
  42. #define IA64_THREAD_MIGRATION (__IA64_UL(1) << 5) /* require migration
  43. sync at ctx sw */
  44. #define IA64_THREAD_FPEMU_NOPRINT (__IA64_UL(1) << 6) /* don't log any fpswa faults */
  45. #define IA64_THREAD_FPEMU_SIGFPE (__IA64_UL(1) << 7) /* send a SIGFPE for fpswa faults */
  46. #define IA64_THREAD_UAC_SHIFT 3
  47. #define IA64_THREAD_UAC_MASK (IA64_THREAD_UAC_NOPRINT | IA64_THREAD_UAC_SIGBUS)
  48. #define IA64_THREAD_FPEMU_SHIFT 6
  49. #define IA64_THREAD_FPEMU_MASK (IA64_THREAD_FPEMU_NOPRINT | IA64_THREAD_FPEMU_SIGFPE)
  50. /*
  51. * This shift should be large enough to be able to represent 1000000000/itc_freq with good
  52. * accuracy while being small enough to fit 10*1000000000<<IA64_NSEC_PER_CYC_SHIFT in 64 bits
  53. * (this will give enough slack to represent 10 seconds worth of time as a scaled number).
  54. */
  55. #define IA64_NSEC_PER_CYC_SHIFT 30
  56. #ifndef __ASSEMBLY__
  57. #include <linux/cache.h>
  58. #include <linux/compiler.h>
  59. #include <linux/threads.h>
  60. #include <linux/types.h>
  61. #include <asm/fpu.h>
  62. #include <asm/page.h>
  63. #include <asm/percpu.h>
  64. #include <asm/rse.h>
  65. #include <asm/unwind.h>
  66. #include <linux/atomic.h>
  67. #ifdef CONFIG_NUMA
  68. #include <asm/nodedata.h>
  69. #endif
  70. /* like above but expressed as bitfields for more efficient access: */
  71. struct ia64_psr {
  72. __u64 reserved0 : 1;
  73. __u64 be : 1;
  74. __u64 up : 1;
  75. __u64 ac : 1;
  76. __u64 mfl : 1;
  77. __u64 mfh : 1;
  78. __u64 reserved1 : 7;
  79. __u64 ic : 1;
  80. __u64 i : 1;
  81. __u64 pk : 1;
  82. __u64 reserved2 : 1;
  83. __u64 dt : 1;
  84. __u64 dfl : 1;
  85. __u64 dfh : 1;
  86. __u64 sp : 1;
  87. __u64 pp : 1;
  88. __u64 di : 1;
  89. __u64 si : 1;
  90. __u64 db : 1;
  91. __u64 lp : 1;
  92. __u64 tb : 1;
  93. __u64 rt : 1;
  94. __u64 reserved3 : 4;
  95. __u64 cpl : 2;
  96. __u64 is : 1;
  97. __u64 mc : 1;
  98. __u64 it : 1;
  99. __u64 id : 1;
  100. __u64 da : 1;
  101. __u64 dd : 1;
  102. __u64 ss : 1;
  103. __u64 ri : 2;
  104. __u64 ed : 1;
  105. __u64 bn : 1;
  106. __u64 reserved4 : 19;
  107. };
  108. union ia64_isr {
  109. __u64 val;
  110. struct {
  111. __u64 code : 16;
  112. __u64 vector : 8;
  113. __u64 reserved1 : 8;
  114. __u64 x : 1;
  115. __u64 w : 1;
  116. __u64 r : 1;
  117. __u64 na : 1;
  118. __u64 sp : 1;
  119. __u64 rs : 1;
  120. __u64 ir : 1;
  121. __u64 ni : 1;
  122. __u64 so : 1;
  123. __u64 ei : 2;
  124. __u64 ed : 1;
  125. __u64 reserved2 : 20;
  126. };
  127. };
  128. union ia64_lid {
  129. __u64 val;
  130. struct {
  131. __u64 rv : 16;
  132. __u64 eid : 8;
  133. __u64 id : 8;
  134. __u64 ig : 32;
  135. };
  136. };
  137. union ia64_tpr {
  138. __u64 val;
  139. struct {
  140. __u64 ig0 : 4;
  141. __u64 mic : 4;
  142. __u64 rsv : 8;
  143. __u64 mmi : 1;
  144. __u64 ig1 : 47;
  145. };
  146. };
  147. union ia64_itir {
  148. __u64 val;
  149. struct {
  150. __u64 rv3 : 2; /* 0-1 */
  151. __u64 ps : 6; /* 2-7 */
  152. __u64 key : 24; /* 8-31 */
  153. __u64 rv4 : 32; /* 32-63 */
  154. };
  155. };
  156. union ia64_rr {
  157. __u64 val;
  158. struct {
  159. __u64 ve : 1; /* enable hw walker */
  160. __u64 reserved0: 1; /* reserved */
  161. __u64 ps : 6; /* log page size */
  162. __u64 rid : 24; /* region id */
  163. __u64 reserved1: 32; /* reserved */
  164. };
  165. };
  166. /*
  167. * CPU type, hardware bug flags, and per-CPU state. Frequently used
  168. * state comes earlier:
  169. */
  170. struct cpuinfo_ia64 {
  171. unsigned int softirq_pending;
  172. unsigned long itm_delta; /* # of clock cycles between clock ticks */
  173. unsigned long itm_next; /* interval timer mask value to use for next clock tick */
  174. unsigned long nsec_per_cyc; /* (1000000000<<IA64_NSEC_PER_CYC_SHIFT)/itc_freq */
  175. unsigned long unimpl_va_mask; /* mask of unimplemented virtual address bits (from PAL) */
  176. unsigned long unimpl_pa_mask; /* mask of unimplemented physical address bits (from PAL) */
  177. unsigned long itc_freq; /* frequency of ITC counter */
  178. unsigned long proc_freq; /* frequency of processor */
  179. unsigned long cyc_per_usec; /* itc_freq/1000000 */
  180. unsigned long ptce_base;
  181. unsigned int ptce_count[2];
  182. unsigned int ptce_stride[2];
  183. struct task_struct *ksoftirqd; /* kernel softirq daemon for this CPU */
  184. #ifdef CONFIG_SMP
  185. unsigned long loops_per_jiffy;
  186. int cpu;
  187. unsigned int socket_id; /* physical processor socket id */
  188. unsigned short core_id; /* core id */
  189. unsigned short thread_id; /* thread id */
  190. unsigned short num_log; /* Total number of logical processors on
  191. * this socket that were successfully booted */
  192. unsigned char cores_per_socket; /* Cores per processor socket */
  193. unsigned char threads_per_core; /* Threads per core */
  194. #endif
  195. /* CPUID-derived information: */
  196. unsigned long ppn;
  197. unsigned long features;
  198. unsigned char number;
  199. unsigned char revision;
  200. unsigned char model;
  201. unsigned char family;
  202. unsigned char archrev;
  203. char vendor[16];
  204. char *model_name;
  205. #ifdef CONFIG_NUMA
  206. struct ia64_node_data *node_data;
  207. #endif
  208. };
  209. DECLARE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  210. /*
  211. * The "local" data variable. It refers to the per-CPU data of the currently executing
  212. * CPU, much like "current" points to the per-task data of the currently executing task.
  213. * Do not use the address of local_cpu_data, since it will be different from
  214. * cpu_data(smp_processor_id())!
  215. */
  216. #define local_cpu_data (&__ia64_per_cpu_var(ia64_cpu_info))
  217. #define cpu_data(cpu) (&per_cpu(ia64_cpu_info, cpu))
  218. extern void print_cpu_info (struct cpuinfo_ia64 *);
  219. typedef struct {
  220. unsigned long seg;
  221. } mm_segment_t;
  222. #define SET_UNALIGN_CTL(task,value) \
  223. ({ \
  224. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_UAC_MASK) \
  225. | (((value) << IA64_THREAD_UAC_SHIFT) & IA64_THREAD_UAC_MASK)); \
  226. 0; \
  227. })
  228. #define GET_UNALIGN_CTL(task,addr) \
  229. ({ \
  230. put_user(((task)->thread.flags & IA64_THREAD_UAC_MASK) >> IA64_THREAD_UAC_SHIFT, \
  231. (int __user *) (addr)); \
  232. })
  233. #define SET_FPEMU_CTL(task,value) \
  234. ({ \
  235. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_FPEMU_MASK) \
  236. | (((value) << IA64_THREAD_FPEMU_SHIFT) & IA64_THREAD_FPEMU_MASK)); \
  237. 0; \
  238. })
  239. #define GET_FPEMU_CTL(task,addr) \
  240. ({ \
  241. put_user(((task)->thread.flags & IA64_THREAD_FPEMU_MASK) >> IA64_THREAD_FPEMU_SHIFT, \
  242. (int __user *) (addr)); \
  243. })
  244. struct thread_struct {
  245. __u32 flags; /* various thread flags (see IA64_THREAD_*) */
  246. /* writing on_ustack is performance-critical, so it's worth spending 8 bits on it... */
  247. __u8 on_ustack; /* executing on user-stacks? */
  248. __u8 pad[3];
  249. __u64 ksp; /* kernel stack pointer */
  250. __u64 map_base; /* base address for get_unmapped_area() */
  251. __u64 task_size; /* limit for task size */
  252. __u64 rbs_bot; /* the base address for the RBS */
  253. int last_fph_cpu; /* CPU that may hold the contents of f32-f127 */
  254. #ifdef CONFIG_PERFMON
  255. void *pfm_context; /* pointer to detailed PMU context */
  256. unsigned long pfm_needs_checking; /* when >0, pending perfmon work on kernel exit */
  257. # define INIT_THREAD_PM .pfm_context = NULL, \
  258. .pfm_needs_checking = 0UL,
  259. #else
  260. # define INIT_THREAD_PM
  261. #endif
  262. unsigned long dbr[IA64_NUM_DBG_REGS];
  263. unsigned long ibr[IA64_NUM_DBG_REGS];
  264. struct ia64_fpreg fph[96]; /* saved/loaded on demand */
  265. };
  266. #define INIT_THREAD { \
  267. .flags = 0, \
  268. .on_ustack = 0, \
  269. .ksp = 0, \
  270. .map_base = DEFAULT_MAP_BASE, \
  271. .rbs_bot = STACK_TOP - DEFAULT_USER_STACK_SIZE, \
  272. .task_size = DEFAULT_TASK_SIZE, \
  273. .last_fph_cpu = -1, \
  274. INIT_THREAD_PM \
  275. .dbr = {0, }, \
  276. .ibr = {0, }, \
  277. .fph = {{{{0}}}, } \
  278. }
  279. #define start_thread(regs,new_ip,new_sp) do { \
  280. regs->cr_ipsr = ((regs->cr_ipsr | (IA64_PSR_BITS_TO_SET | IA64_PSR_CPL)) \
  281. & ~(IA64_PSR_BITS_TO_CLEAR | IA64_PSR_RI | IA64_PSR_IS)); \
  282. regs->cr_iip = new_ip; \
  283. regs->ar_rsc = 0xf; /* eager mode, privilege level 3 */ \
  284. regs->ar_rnat = 0; \
  285. regs->ar_bspstore = current->thread.rbs_bot; \
  286. regs->ar_fpsr = FPSR_DEFAULT; \
  287. regs->loadrs = 0; \
  288. regs->r8 = get_dumpable(current->mm); /* set "don't zap registers" flag */ \
  289. regs->r12 = new_sp - 16; /* allocate 16 byte scratch area */ \
  290. if (unlikely(get_dumpable(current->mm) != SUID_DUMP_USER)) { \
  291. /* \
  292. * Zap scratch regs to avoid leaking bits between processes with different \
  293. * uid/privileges. \
  294. */ \
  295. regs->ar_pfs = 0; regs->b0 = 0; regs->pr = 0; \
  296. regs->r1 = 0; regs->r9 = 0; regs->r11 = 0; regs->r13 = 0; regs->r15 = 0; \
  297. } \
  298. } while (0)
  299. /* Forward declarations, a strange C thing... */
  300. struct mm_struct;
  301. struct task_struct;
  302. /*
  303. * Free all resources held by a thread. This is called after the
  304. * parent of DEAD_TASK has collected the exit status of the task via
  305. * wait().
  306. */
  307. #define release_thread(dead_task)
  308. /* Prepare to copy thread state - unlazy all lazy status */
  309. #define prepare_to_copy(tsk) do { } while (0)
  310. /*
  311. * This is the mechanism for creating a new kernel thread.
  312. *
  313. * NOTE 1: Only a kernel-only process (ie the swapper or direct
  314. * descendants who haven't done an "execve()") should use this: it
  315. * will work within a system call from a "real" process, but the
  316. * process memory space will not be free'd until both the parent and
  317. * the child have exited.
  318. *
  319. * NOTE 2: This MUST NOT be an inlined function. Otherwise, we get
  320. * into trouble in init/main.c when the child thread returns to
  321. * do_basic_setup() and the timing is such that free_initmem() has
  322. * been called already.
  323. */
  324. extern pid_t kernel_thread (int (*fn)(void *), void *arg, unsigned long flags);
  325. /* Get wait channel for task P. */
  326. extern unsigned long get_wchan (struct task_struct *p);
  327. /* Return instruction pointer of blocked task TSK. */
  328. #define KSTK_EIP(tsk) \
  329. ({ \
  330. struct pt_regs *_regs = task_pt_regs(tsk); \
  331. _regs->cr_iip + ia64_psr(_regs)->ri; \
  332. })
  333. /* Return stack pointer of blocked task TSK. */
  334. #define KSTK_ESP(tsk) ((tsk)->thread.ksp)
  335. extern void ia64_getreg_unknown_kr (void);
  336. extern void ia64_setreg_unknown_kr (void);
  337. #define ia64_get_kr(regnum) \
  338. ({ \
  339. unsigned long r = 0; \
  340. \
  341. switch (regnum) { \
  342. case 0: r = ia64_getreg(_IA64_REG_AR_KR0); break; \
  343. case 1: r = ia64_getreg(_IA64_REG_AR_KR1); break; \
  344. case 2: r = ia64_getreg(_IA64_REG_AR_KR2); break; \
  345. case 3: r = ia64_getreg(_IA64_REG_AR_KR3); break; \
  346. case 4: r = ia64_getreg(_IA64_REG_AR_KR4); break; \
  347. case 5: r = ia64_getreg(_IA64_REG_AR_KR5); break; \
  348. case 6: r = ia64_getreg(_IA64_REG_AR_KR6); break; \
  349. case 7: r = ia64_getreg(_IA64_REG_AR_KR7); break; \
  350. default: ia64_getreg_unknown_kr(); break; \
  351. } \
  352. r; \
  353. })
  354. #define ia64_set_kr(regnum, r) \
  355. ({ \
  356. switch (regnum) { \
  357. case 0: ia64_setreg(_IA64_REG_AR_KR0, r); break; \
  358. case 1: ia64_setreg(_IA64_REG_AR_KR1, r); break; \
  359. case 2: ia64_setreg(_IA64_REG_AR_KR2, r); break; \
  360. case 3: ia64_setreg(_IA64_REG_AR_KR3, r); break; \
  361. case 4: ia64_setreg(_IA64_REG_AR_KR4, r); break; \
  362. case 5: ia64_setreg(_IA64_REG_AR_KR5, r); break; \
  363. case 6: ia64_setreg(_IA64_REG_AR_KR6, r); break; \
  364. case 7: ia64_setreg(_IA64_REG_AR_KR7, r); break; \
  365. default: ia64_setreg_unknown_kr(); break; \
  366. } \
  367. })
  368. /*
  369. * The following three macros can't be inline functions because we don't have struct
  370. * task_struct at this point.
  371. */
  372. /*
  373. * Return TRUE if task T owns the fph partition of the CPU we're running on.
  374. * Must be called from code that has preemption disabled.
  375. */
  376. #define ia64_is_local_fpu_owner(t) \
  377. ({ \
  378. struct task_struct *__ia64_islfo_task = (t); \
  379. (__ia64_islfo_task->thread.last_fph_cpu == smp_processor_id() \
  380. && __ia64_islfo_task == (struct task_struct *) ia64_get_kr(IA64_KR_FPU_OWNER)); \
  381. })
  382. /*
  383. * Mark task T as owning the fph partition of the CPU we're running on.
  384. * Must be called from code that has preemption disabled.
  385. */
  386. #define ia64_set_local_fpu_owner(t) do { \
  387. struct task_struct *__ia64_slfo_task = (t); \
  388. __ia64_slfo_task->thread.last_fph_cpu = smp_processor_id(); \
  389. ia64_set_kr(IA64_KR_FPU_OWNER, (unsigned long) __ia64_slfo_task); \
  390. } while (0)
  391. /* Mark the fph partition of task T as being invalid on all CPUs. */
  392. #define ia64_drop_fpu(t) ((t)->thread.last_fph_cpu = -1)
  393. extern void __ia64_init_fpu (void);
  394. extern void __ia64_save_fpu (struct ia64_fpreg *fph);
  395. extern void __ia64_load_fpu (struct ia64_fpreg *fph);
  396. extern void ia64_save_debug_regs (unsigned long *save_area);
  397. extern void ia64_load_debug_regs (unsigned long *save_area);
  398. #define ia64_fph_enable() do { ia64_rsm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  399. #define ia64_fph_disable() do { ia64_ssm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  400. /* load fp 0.0 into fph */
  401. static inline void
  402. ia64_init_fpu (void) {
  403. ia64_fph_enable();
  404. __ia64_init_fpu();
  405. ia64_fph_disable();
  406. }
  407. /* save f32-f127 at FPH */
  408. static inline void
  409. ia64_save_fpu (struct ia64_fpreg *fph) {
  410. ia64_fph_enable();
  411. __ia64_save_fpu(fph);
  412. ia64_fph_disable();
  413. }
  414. /* load f32-f127 from FPH */
  415. static inline void
  416. ia64_load_fpu (struct ia64_fpreg *fph) {
  417. ia64_fph_enable();
  418. __ia64_load_fpu(fph);
  419. ia64_fph_disable();
  420. }
  421. static inline __u64
  422. ia64_clear_ic (void)
  423. {
  424. __u64 psr;
  425. psr = ia64_getreg(_IA64_REG_PSR);
  426. ia64_stop();
  427. ia64_rsm(IA64_PSR_I | IA64_PSR_IC);
  428. ia64_srlz_i();
  429. return psr;
  430. }
  431. /*
  432. * Restore the psr.
  433. */
  434. static inline void
  435. ia64_set_psr (__u64 psr)
  436. {
  437. ia64_stop();
  438. ia64_setreg(_IA64_REG_PSR_L, psr);
  439. ia64_srlz_i();
  440. }
  441. /*
  442. * Insert a translation into an instruction and/or data translation
  443. * register.
  444. */
  445. static inline void
  446. ia64_itr (__u64 target_mask, __u64 tr_num,
  447. __u64 vmaddr, __u64 pte,
  448. __u64 log_page_size)
  449. {
  450. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  451. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  452. ia64_stop();
  453. if (target_mask & 0x1)
  454. ia64_itri(tr_num, pte);
  455. if (target_mask & 0x2)
  456. ia64_itrd(tr_num, pte);
  457. }
  458. /*
  459. * Insert a translation into the instruction and/or data translation
  460. * cache.
  461. */
  462. static inline void
  463. ia64_itc (__u64 target_mask, __u64 vmaddr, __u64 pte,
  464. __u64 log_page_size)
  465. {
  466. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  467. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  468. ia64_stop();
  469. /* as per EAS2.6, itc must be the last instruction in an instruction group */
  470. if (target_mask & 0x1)
  471. ia64_itci(pte);
  472. if (target_mask & 0x2)
  473. ia64_itcd(pte);
  474. }
  475. /*
  476. * Purge a range of addresses from instruction and/or data translation
  477. * register(s).
  478. */
  479. static inline void
  480. ia64_ptr (__u64 target_mask, __u64 vmaddr, __u64 log_size)
  481. {
  482. if (target_mask & 0x1)
  483. ia64_ptri(vmaddr, (log_size << 2));
  484. if (target_mask & 0x2)
  485. ia64_ptrd(vmaddr, (log_size << 2));
  486. }
  487. /* Set the interrupt vector address. The address must be suitably aligned (32KB). */
  488. static inline void
  489. ia64_set_iva (void *ivt_addr)
  490. {
  491. ia64_setreg(_IA64_REG_CR_IVA, (__u64) ivt_addr);
  492. ia64_srlz_i();
  493. }
  494. /* Set the page table address and control bits. */
  495. static inline void
  496. ia64_set_pta (__u64 pta)
  497. {
  498. /* Note: srlz.i implies srlz.d */
  499. ia64_setreg(_IA64_REG_CR_PTA, pta);
  500. ia64_srlz_i();
  501. }
  502. static inline void
  503. ia64_eoi (void)
  504. {
  505. ia64_setreg(_IA64_REG_CR_EOI, 0);
  506. ia64_srlz_d();
  507. }
  508. #define cpu_relax() ia64_hint(ia64_hint_pause)
  509. static inline int
  510. ia64_get_irr(unsigned int vector)
  511. {
  512. unsigned int reg = vector / 64;
  513. unsigned int bit = vector % 64;
  514. u64 irr;
  515. switch (reg) {
  516. case 0: irr = ia64_getreg(_IA64_REG_CR_IRR0); break;
  517. case 1: irr = ia64_getreg(_IA64_REG_CR_IRR1); break;
  518. case 2: irr = ia64_getreg(_IA64_REG_CR_IRR2); break;
  519. case 3: irr = ia64_getreg(_IA64_REG_CR_IRR3); break;
  520. }
  521. return test_bit(bit, &irr);
  522. }
  523. static inline void
  524. ia64_set_lrr0 (unsigned long val)
  525. {
  526. ia64_setreg(_IA64_REG_CR_LRR0, val);
  527. ia64_srlz_d();
  528. }
  529. static inline void
  530. ia64_set_lrr1 (unsigned long val)
  531. {
  532. ia64_setreg(_IA64_REG_CR_LRR1, val);
  533. ia64_srlz_d();
  534. }
  535. /*
  536. * Given the address to which a spill occurred, return the unat bit
  537. * number that corresponds to this address.
  538. */
  539. static inline __u64
  540. ia64_unat_pos (void *spill_addr)
  541. {
  542. return ((__u64) spill_addr >> 3) & 0x3f;
  543. }
  544. /*
  545. * Set the NaT bit of an integer register which was spilled at address
  546. * SPILL_ADDR. UNAT is the mask to be updated.
  547. */
  548. static inline void
  549. ia64_set_unat (__u64 *unat, void *spill_addr, unsigned long nat)
  550. {
  551. __u64 bit = ia64_unat_pos(spill_addr);
  552. __u64 mask = 1UL << bit;
  553. *unat = (*unat & ~mask) | (nat << bit);
  554. }
  555. /*
  556. * Return saved PC of a blocked thread.
  557. * Note that the only way T can block is through a call to schedule() -> switch_to().
  558. */
  559. static inline unsigned long
  560. thread_saved_pc (struct task_struct *t)
  561. {
  562. struct unw_frame_info info;
  563. unsigned long ip;
  564. unw_init_from_blocked_task(&info, t);
  565. if (unw_unwind(&info) < 0)
  566. return 0;
  567. unw_get_ip(&info, &ip);
  568. return ip;
  569. }
  570. /*
  571. * Get the current instruction/program counter value.
  572. */
  573. #define current_text_addr() \
  574. ({ void *_pc; _pc = (void *)ia64_getreg(_IA64_REG_IP); _pc; })
  575. static inline __u64
  576. ia64_get_ivr (void)
  577. {
  578. __u64 r;
  579. ia64_srlz_d();
  580. r = ia64_getreg(_IA64_REG_CR_IVR);
  581. ia64_srlz_d();
  582. return r;
  583. }
  584. static inline void
  585. ia64_set_dbr (__u64 regnum, __u64 value)
  586. {
  587. __ia64_set_dbr(regnum, value);
  588. #ifdef CONFIG_ITANIUM
  589. ia64_srlz_d();
  590. #endif
  591. }
  592. static inline __u64
  593. ia64_get_dbr (__u64 regnum)
  594. {
  595. __u64 retval;
  596. retval = __ia64_get_dbr(regnum);
  597. #ifdef CONFIG_ITANIUM
  598. ia64_srlz_d();
  599. #endif
  600. return retval;
  601. }
  602. static inline __u64
  603. ia64_rotr (__u64 w, __u64 n)
  604. {
  605. return (w >> n) | (w << (64 - n));
  606. }
  607. #define ia64_rotl(w,n) ia64_rotr((w), (64) - (n))
  608. /*
  609. * Take a mapped kernel address and return the equivalent address
  610. * in the region 7 identity mapped virtual area.
  611. */
  612. static inline void *
  613. ia64_imva (void *addr)
  614. {
  615. void *result;
  616. result = (void *) ia64_tpa(addr);
  617. return __va(result);
  618. }
  619. #define ARCH_HAS_PREFETCH
  620. #define ARCH_HAS_PREFETCHW
  621. #define ARCH_HAS_SPINLOCK_PREFETCH
  622. #define PREFETCH_STRIDE L1_CACHE_BYTES
  623. static inline void
  624. prefetch (const void *x)
  625. {
  626. ia64_lfetch(ia64_lfhint_none, x);
  627. }
  628. static inline void
  629. prefetchw (const void *x)
  630. {
  631. ia64_lfetch_excl(ia64_lfhint_none, x);
  632. }
  633. #define spin_lock_prefetch(x) prefetchw(x)
  634. extern unsigned long boot_option_idle_override;
  635. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_FORCE_MWAIT,
  636. IDLE_NOMWAIT, IDLE_POLL};
  637. void cpu_idle_wait(void);
  638. void default_idle(void);
  639. #define ia64_platform_is(x) (strcmp(x, platform_name) == 0)
  640. #endif /* !__ASSEMBLY__ */
  641. #endif /* _ASM_IA64_PROCESSOR_H */