irq.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * interrupt controller support for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/io.h>
  10. #include <linux/irq.h>
  11. #include <mach/hardware.h>
  12. #include <asm/mach/irq.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/syscore_ops.h>
  17. #define SIRFSOC_INT_RISC_MASK0 0x0018
  18. #define SIRFSOC_INT_RISC_MASK1 0x001C
  19. #define SIRFSOC_INT_RISC_LEVEL0 0x0020
  20. #define SIRFSOC_INT_RISC_LEVEL1 0x0024
  21. void __iomem *sirfsoc_intc_base;
  22. static __init void
  23. sirfsoc_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
  24. {
  25. struct irq_chip_generic *gc;
  26. struct irq_chip_type *ct;
  27. gc = irq_alloc_generic_chip("SIRFINTC", 1, irq_start, base, handle_level_irq);
  28. ct = gc->chip_types;
  29. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  30. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  31. ct->regs.mask = SIRFSOC_INT_RISC_MASK0;
  32. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, IRQ_NOREQUEST, 0);
  33. }
  34. static __init void sirfsoc_irq_init(void)
  35. {
  36. sirfsoc_alloc_gc(sirfsoc_intc_base, 0, 32);
  37. sirfsoc_alloc_gc(sirfsoc_intc_base + 4, 32,
  38. SIRFSOC_INTENAL_IRQ_END + 1 - 32);
  39. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  40. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  41. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  42. writel_relaxed(0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  43. }
  44. static struct of_device_id intc_ids[] = {
  45. { .compatible = "sirf,prima2-intc" },
  46. {},
  47. };
  48. void __init sirfsoc_of_irq_init(void)
  49. {
  50. struct device_node *np;
  51. np = of_find_matching_node(NULL, intc_ids);
  52. if (!np)
  53. panic("unable to find compatible intc node in dtb\n");
  54. sirfsoc_intc_base = of_iomap(np, 0);
  55. if (!sirfsoc_intc_base)
  56. panic("unable to map intc cpu registers\n");
  57. irq_domain_add_legacy(np, SIRFSOC_INTENAL_IRQ_END + 1, 0, 0,
  58. &irq_domain_simple_ops, NULL);
  59. of_node_put(np);
  60. sirfsoc_irq_init();
  61. }
  62. struct sirfsoc_irq_status {
  63. u32 mask0;
  64. u32 mask1;
  65. u32 level0;
  66. u32 level1;
  67. };
  68. static struct sirfsoc_irq_status sirfsoc_irq_st;
  69. static int sirfsoc_irq_suspend(void)
  70. {
  71. sirfsoc_irq_st.mask0 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  72. sirfsoc_irq_st.mask1 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  73. sirfsoc_irq_st.level0 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  74. sirfsoc_irq_st.level1 = readl_relaxed(sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  75. return 0;
  76. }
  77. static void sirfsoc_irq_resume(void)
  78. {
  79. writel_relaxed(sirfsoc_irq_st.mask0, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK0);
  80. writel_relaxed(sirfsoc_irq_st.mask1, sirfsoc_intc_base + SIRFSOC_INT_RISC_MASK1);
  81. writel_relaxed(sirfsoc_irq_st.level0, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL0);
  82. writel_relaxed(sirfsoc_irq_st.level1, sirfsoc_intc_base + SIRFSOC_INT_RISC_LEVEL1);
  83. }
  84. static struct syscore_ops sirfsoc_irq_syscore_ops = {
  85. .suspend = sirfsoc_irq_suspend,
  86. .resume = sirfsoc_irq_resume,
  87. };
  88. static int __init sirfsoc_irq_pm_init(void)
  89. {
  90. register_syscore_ops(&sirfsoc_irq_syscore_ops);
  91. return 0;
  92. }
  93. device_initcall(sirfsoc_irq_pm_init);