mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/memory.h>
  27. #include <asm/mach/map.h>
  28. #include <mach/common.h>
  29. #include <mach/iomux-mx3.h>
  30. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  31. #include <linux/mfd/wm8350/audio.h>
  32. #include <linux/mfd/wm8350/core.h>
  33. #include <linux/mfd/wm8350/pmic.h>
  34. #endif
  35. #include "devices-imx31.h"
  36. /* Base address of PBC controller */
  37. #define PBC_BASE_ADDRESS MX31_CS4_BASE_ADDR_VIRT
  38. /* PBC Board interrupt status register */
  39. #define PBC_INTSTATUS 0x000016
  40. /* PBC Board interrupt current status register */
  41. #define PBC_INTCURR_STATUS 0x000018
  42. /* PBC Interrupt mask register set address */
  43. #define PBC_INTMASK_SET 0x00001A
  44. /* PBC Interrupt mask register clear address */
  45. #define PBC_INTMASK_CLEAR 0x00001C
  46. /* External UART A */
  47. #define PBC_SC16C652_UARTA 0x010000
  48. /* External UART B */
  49. #define PBC_SC16C652_UARTB 0x010010
  50. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  51. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  53. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  54. #define MXC_EXP_IO_BASE MXC_BOARD_IRQ_START
  55. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  56. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  57. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  58. #define MXC_MAX_EXP_IO_LINES 16
  59. /* CS8900 */
  60. #define EXPIO_INT_ENET_INT (MXC_EXP_IO_BASE + 8)
  61. #define CS4_CS8900_MMIO_START 0x20000
  62. /*
  63. * The serial port definition structure.
  64. */
  65. static struct plat_serial8250_port serial_platform_data[] = {
  66. {
  67. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  68. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  69. .irq = EXPIO_INT_XUART_INTA,
  70. .uartclk = 14745600,
  71. .regshift = 0,
  72. .iotype = UPIO_MEM,
  73. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  74. }, {
  75. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  76. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  77. .irq = EXPIO_INT_XUART_INTB,
  78. .uartclk = 14745600,
  79. .regshift = 0,
  80. .iotype = UPIO_MEM,
  81. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  82. },
  83. {},
  84. };
  85. static struct platform_device serial_device = {
  86. .name = "serial8250",
  87. .id = 0,
  88. .dev = {
  89. .platform_data = serial_platform_data,
  90. },
  91. };
  92. static const struct resource mx31ads_cs8900_resources[] __initconst = {
  93. DEFINE_RES_MEM(MX31_CS4_BASE_ADDR + CS4_CS8900_MMIO_START, SZ_64K),
  94. DEFINE_RES_IRQ(EXPIO_INT_ENET_INT),
  95. };
  96. static const struct platform_device_info mx31ads_cs8900_devinfo __initconst = {
  97. .name = "cs89x0",
  98. .id = 0,
  99. .res = mx31ads_cs8900_resources,
  100. .num_res = ARRAY_SIZE(mx31ads_cs8900_resources),
  101. };
  102. static int __init mxc_init_extuart(void)
  103. {
  104. return platform_device_register(&serial_device);
  105. }
  106. static void __init mxc_init_ext_ethernet(void)
  107. {
  108. platform_device_register_full(
  109. (struct platform_device_info *)&mx31ads_cs8900_devinfo);
  110. }
  111. static const struct imxuart_platform_data uart_pdata __initconst = {
  112. .flags = IMXUART_HAVE_RTSCTS,
  113. };
  114. static unsigned int uart_pins[] = {
  115. MX31_PIN_CTS1__CTS1,
  116. MX31_PIN_RTS1__RTS1,
  117. MX31_PIN_TXD1__TXD1,
  118. MX31_PIN_RXD1__RXD1
  119. };
  120. static inline void mxc_init_imx_uart(void)
  121. {
  122. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  123. imx31_add_imx_uart0(&uart_pdata);
  124. }
  125. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  126. {
  127. u32 imr_val;
  128. u32 int_valid;
  129. u32 expio_irq;
  130. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  131. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  132. expio_irq = MXC_EXP_IO_BASE;
  133. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  134. if ((int_valid & 1) == 0)
  135. continue;
  136. generic_handle_irq(expio_irq);
  137. }
  138. }
  139. /*
  140. * Disable an expio pin's interrupt by setting the bit in the imr.
  141. * @param d an expio virtual irq description
  142. */
  143. static void expio_mask_irq(struct irq_data *d)
  144. {
  145. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  146. /* mask the interrupt */
  147. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  148. __raw_readw(PBC_INTMASK_CLEAR_REG);
  149. }
  150. /*
  151. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  152. * @param d an expio virtual irq description
  153. */
  154. static void expio_ack_irq(struct irq_data *d)
  155. {
  156. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  157. /* clear the interrupt status */
  158. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  159. }
  160. /*
  161. * Enable a expio pin's interrupt by clearing the bit in the imr.
  162. * @param d an expio virtual irq description
  163. */
  164. static void expio_unmask_irq(struct irq_data *d)
  165. {
  166. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  167. /* unmask the interrupt */
  168. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  169. }
  170. static struct irq_chip expio_irq_chip = {
  171. .name = "EXPIO(CPLD)",
  172. .irq_ack = expio_ack_irq,
  173. .irq_mask = expio_mask_irq,
  174. .irq_unmask = expio_unmask_irq,
  175. };
  176. static void __init mx31ads_init_expio(void)
  177. {
  178. int i;
  179. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  180. /*
  181. * Configure INT line as GPIO input
  182. */
  183. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  184. /* disable the interrupt and clear the status */
  185. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  186. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  187. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  188. i++) {
  189. irq_set_chip_and_handler(i, &expio_irq_chip, handle_level_irq);
  190. set_irq_flags(i, IRQF_VALID);
  191. }
  192. irq_set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  193. irq_set_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  194. }
  195. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  196. /* This section defines setup for the Wolfson Microelectronics
  197. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  198. * regulator definitions may be shared with them, but for now they can
  199. * only be used with this board so would generate warnings about
  200. * unused statics and some of the configuration is specific to this
  201. * module.
  202. */
  203. /* CPU */
  204. static struct regulator_consumer_supply sw1a_consumers[] = {
  205. {
  206. .supply = "cpu_vcc",
  207. }
  208. };
  209. static struct regulator_init_data sw1a_data = {
  210. .constraints = {
  211. .name = "SW1A",
  212. .min_uV = 1275000,
  213. .max_uV = 1600000,
  214. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  215. REGULATOR_CHANGE_MODE,
  216. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  217. REGULATOR_MODE_FAST,
  218. .state_mem = {
  219. .uV = 1400000,
  220. .mode = REGULATOR_MODE_NORMAL,
  221. .enabled = 1,
  222. },
  223. .initial_state = PM_SUSPEND_MEM,
  224. .always_on = 1,
  225. .boot_on = 1,
  226. },
  227. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  228. .consumer_supplies = sw1a_consumers,
  229. };
  230. /* System IO - High */
  231. static struct regulator_init_data viohi_data = {
  232. .constraints = {
  233. .name = "VIOHO",
  234. .min_uV = 2800000,
  235. .max_uV = 2800000,
  236. .state_mem = {
  237. .uV = 2800000,
  238. .mode = REGULATOR_MODE_NORMAL,
  239. .enabled = 1,
  240. },
  241. .initial_state = PM_SUSPEND_MEM,
  242. .always_on = 1,
  243. .boot_on = 1,
  244. },
  245. };
  246. /* System IO - Low */
  247. static struct regulator_init_data violo_data = {
  248. .constraints = {
  249. .name = "VIOLO",
  250. .min_uV = 1800000,
  251. .max_uV = 1800000,
  252. .state_mem = {
  253. .uV = 1800000,
  254. .mode = REGULATOR_MODE_NORMAL,
  255. .enabled = 1,
  256. },
  257. .initial_state = PM_SUSPEND_MEM,
  258. .always_on = 1,
  259. .boot_on = 1,
  260. },
  261. };
  262. /* DDR RAM */
  263. static struct regulator_init_data sw2a_data = {
  264. .constraints = {
  265. .name = "SW2A",
  266. .min_uV = 1800000,
  267. .max_uV = 1800000,
  268. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  269. .state_mem = {
  270. .uV = 1800000,
  271. .mode = REGULATOR_MODE_NORMAL,
  272. .enabled = 1,
  273. },
  274. .state_disk = {
  275. .mode = REGULATOR_MODE_NORMAL,
  276. .enabled = 0,
  277. },
  278. .always_on = 1,
  279. .boot_on = 1,
  280. .initial_state = PM_SUSPEND_MEM,
  281. },
  282. };
  283. static struct regulator_init_data ldo1_data = {
  284. .constraints = {
  285. .name = "VCAM/VMMC1/VMMC2",
  286. .min_uV = 2800000,
  287. .max_uV = 2800000,
  288. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  289. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  290. .apply_uV = 1,
  291. },
  292. };
  293. static struct regulator_consumer_supply ldo2_consumers[] = {
  294. { .supply = "AVDD", .dev_name = "1-001a" },
  295. { .supply = "HPVDD", .dev_name = "1-001a" },
  296. };
  297. /* CODEC and SIM */
  298. static struct regulator_init_data ldo2_data = {
  299. .constraints = {
  300. .name = "VESIM/VSIM/AVDD",
  301. .min_uV = 3300000,
  302. .max_uV = 3300000,
  303. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  304. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  305. .apply_uV = 1,
  306. },
  307. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  308. .consumer_supplies = ldo2_consumers,
  309. };
  310. /* General */
  311. static struct regulator_init_data vdig_data = {
  312. .constraints = {
  313. .name = "VDIG",
  314. .min_uV = 1500000,
  315. .max_uV = 1500000,
  316. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  317. .apply_uV = 1,
  318. .always_on = 1,
  319. .boot_on = 1,
  320. },
  321. };
  322. /* Tranceivers */
  323. static struct regulator_init_data ldo4_data = {
  324. .constraints = {
  325. .name = "VRF1/CVDD_2.775",
  326. .min_uV = 2500000,
  327. .max_uV = 2500000,
  328. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  329. .apply_uV = 1,
  330. .always_on = 1,
  331. .boot_on = 1,
  332. },
  333. };
  334. static struct wm8350_led_platform_data wm8350_led_data = {
  335. .name = "wm8350:white",
  336. .default_trigger = "heartbeat",
  337. .max_uA = 27899,
  338. };
  339. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  340. .vmid_discharge_msecs = 1000,
  341. .drain_msecs = 30,
  342. .cap_discharge_msecs = 700,
  343. .vmid_charge_msecs = 700,
  344. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  345. .dis_out4 = WM8350_DISCHARGE_SLOW,
  346. .dis_out3 = WM8350_DISCHARGE_SLOW,
  347. .dis_out2 = WM8350_DISCHARGE_SLOW,
  348. .dis_out1 = WM8350_DISCHARGE_SLOW,
  349. .vroi_out4 = WM8350_TIE_OFF_500R,
  350. .vroi_out3 = WM8350_TIE_OFF_500R,
  351. .vroi_out2 = WM8350_TIE_OFF_500R,
  352. .vroi_out1 = WM8350_TIE_OFF_500R,
  353. .vroi_enable = 0,
  354. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  355. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  356. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  357. };
  358. static int mx31_wm8350_init(struct wm8350 *wm8350)
  359. {
  360. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  361. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  362. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  363. WM8350_GPIO_DEBOUNCE_ON);
  364. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  365. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  366. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  367. WM8350_GPIO_DEBOUNCE_ON);
  368. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  369. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  370. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  371. WM8350_GPIO_DEBOUNCE_OFF);
  372. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  373. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  374. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  375. WM8350_GPIO_DEBOUNCE_OFF);
  376. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  377. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  378. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  379. WM8350_GPIO_DEBOUNCE_OFF);
  380. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  381. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  382. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  383. WM8350_GPIO_DEBOUNCE_OFF);
  384. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  385. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  386. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  387. WM8350_GPIO_DEBOUNCE_OFF);
  388. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  389. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  390. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  391. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  392. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  393. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  394. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  395. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  396. /* LEDs */
  397. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  398. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  399. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  400. WM8350_ISINK_FLASH_DISABLE,
  401. WM8350_ISINK_FLASH_TRIG_BIT,
  402. WM8350_ISINK_FLASH_DUR_32MS,
  403. WM8350_ISINK_FLASH_ON_INSTANT,
  404. WM8350_ISINK_FLASH_OFF_INSTANT,
  405. WM8350_ISINK_FLASH_MODE_EN);
  406. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  407. WM8350_ISINK_MODE_BOOST,
  408. WM8350_ISINK_ILIM_NORMAL,
  409. WM8350_DC5_RMP_20V,
  410. WM8350_DC5_FBSRC_ISINKA);
  411. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  412. &wm8350_led_data);
  413. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  414. regulator_has_full_constraints();
  415. return 0;
  416. }
  417. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  418. .init = mx31_wm8350_init,
  419. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  420. };
  421. #endif
  422. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  423. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  424. {
  425. I2C_BOARD_INFO("wm8350", 0x1a),
  426. .platform_data = &mx31_wm8350_pdata,
  427. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  428. },
  429. #endif
  430. };
  431. static void __init mxc_init_i2c(void)
  432. {
  433. i2c_register_board_info(1, mx31ads_i2c1_devices,
  434. ARRAY_SIZE(mx31ads_i2c1_devices));
  435. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  436. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  437. imx31_add_imx_i2c1(NULL);
  438. }
  439. static unsigned int ssi_pins[] = {
  440. MX31_PIN_SFS5__SFS5,
  441. MX31_PIN_SCK5__SCK5,
  442. MX31_PIN_SRXD5__SRXD5,
  443. MX31_PIN_STXD5__STXD5,
  444. };
  445. static void __init mxc_init_audio(void)
  446. {
  447. imx31_add_imx_ssi(0, NULL);
  448. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  449. }
  450. /*
  451. * Static mappings, starting from the CS4 start address up to the start address
  452. * of the CS8900.
  453. */
  454. static struct map_desc mx31ads_io_desc[] __initdata = {
  455. {
  456. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  457. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  458. .length = CS4_CS8900_MMIO_START,
  459. .type = MT_DEVICE
  460. },
  461. };
  462. static void __init mx31ads_map_io(void)
  463. {
  464. mx31_map_io();
  465. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  466. }
  467. static void __init mx31ads_init_irq(void)
  468. {
  469. mx31_init_irq();
  470. mx31ads_init_expio();
  471. }
  472. static void __init mx31ads_init(void)
  473. {
  474. imx31_soc_init();
  475. mxc_init_extuart();
  476. mxc_init_imx_uart();
  477. mxc_init_i2c();
  478. mxc_init_audio();
  479. mxc_init_ext_ethernet();
  480. }
  481. static void __init mx31ads_timer_init(void)
  482. {
  483. mx31_clocks_init(26000000);
  484. }
  485. static struct sys_timer mx31ads_timer = {
  486. .init = mx31ads_timer_init,
  487. };
  488. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  489. /* Maintainer: Freescale Semiconductor, Inc. */
  490. .atag_offset = 0x100,
  491. .map_io = mx31ads_map_io,
  492. .init_early = imx31_init_early,
  493. .init_irq = mx31ads_init_irq,
  494. .handle_irq = imx31_handle_irq,
  495. .timer = &mx31ads_timer,
  496. .init_machine = mx31ads_init,
  497. .restart = mxc_restart,
  498. MACHINE_END