clock-mx51-mx53.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/clkdev.h>
  17. #include <linux/of.h>
  18. #include <asm/div64.h>
  19. #include <mach/hardware.h>
  20. #include <mach/common.h>
  21. #include <mach/clock.h>
  22. #include "crm-regs-imx5.h"
  23. /* External clock values passed-in by the board code */
  24. static unsigned long external_high_reference, external_low_reference;
  25. static unsigned long oscillator_reference, ckih2_reference;
  26. static struct clk osc_clk;
  27. static struct clk pll1_main_clk;
  28. static struct clk pll1_sw_clk;
  29. static struct clk pll2_sw_clk;
  30. static struct clk pll3_sw_clk;
  31. static struct clk mx53_pll4_sw_clk;
  32. static struct clk lp_apm_clk;
  33. static struct clk periph_apm_clk;
  34. static struct clk ahb_clk;
  35. static struct clk ipg_clk;
  36. static struct clk usboh3_clk;
  37. static struct clk emi_fast_clk;
  38. static struct clk ipu_clk;
  39. static struct clk mipi_hsc1_clk;
  40. static struct clk esdhc1_clk;
  41. static struct clk esdhc2_clk;
  42. static struct clk esdhc3_mx53_clk;
  43. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  44. /* calculate best pre and post dividers to get the required divider */
  45. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post,
  46. u32 max_pre, u32 max_post)
  47. {
  48. if (div >= max_pre * max_post) {
  49. *pre = max_pre;
  50. *post = max_post;
  51. } else if (div >= max_pre) {
  52. u32 min_pre, temp_pre, old_err, err;
  53. min_pre = DIV_ROUND_UP(div, max_post);
  54. old_err = max_pre;
  55. for (temp_pre = max_pre; temp_pre >= min_pre; temp_pre--) {
  56. err = div % temp_pre;
  57. if (err == 0) {
  58. *pre = temp_pre;
  59. break;
  60. }
  61. err = temp_pre - err;
  62. if (err < old_err) {
  63. old_err = err;
  64. *pre = temp_pre;
  65. }
  66. }
  67. *post = DIV_ROUND_UP(div, *pre);
  68. } else {
  69. *pre = div;
  70. *post = 1;
  71. }
  72. }
  73. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  74. {
  75. u32 reg = __raw_readl(clk->enable_reg);
  76. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  77. reg |= mode << clk->enable_shift;
  78. __raw_writel(reg, clk->enable_reg);
  79. }
  80. static int _clk_ccgr_enable(struct clk *clk)
  81. {
  82. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  83. return 0;
  84. }
  85. static void _clk_ccgr_disable(struct clk *clk)
  86. {
  87. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  88. }
  89. static int _clk_ccgr_enable_inrun(struct clk *clk)
  90. {
  91. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  92. return 0;
  93. }
  94. static void _clk_ccgr_disable_inwait(struct clk *clk)
  95. {
  96. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  97. }
  98. /*
  99. * For the 4-to-1 muxed input clock
  100. */
  101. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  102. struct clk *m1, struct clk *m2, struct clk *m3)
  103. {
  104. if (parent == m0)
  105. return 0;
  106. else if (parent == m1)
  107. return 1;
  108. else if (parent == m2)
  109. return 2;
  110. else if (parent == m3)
  111. return 3;
  112. else
  113. BUG();
  114. return -EINVAL;
  115. }
  116. static inline void __iomem *_mx51_get_pll_base(struct clk *pll)
  117. {
  118. if (pll == &pll1_main_clk)
  119. return MX51_DPLL1_BASE;
  120. else if (pll == &pll2_sw_clk)
  121. return MX51_DPLL2_BASE;
  122. else if (pll == &pll3_sw_clk)
  123. return MX51_DPLL3_BASE;
  124. else
  125. BUG();
  126. return NULL;
  127. }
  128. static inline void __iomem *_mx53_get_pll_base(struct clk *pll)
  129. {
  130. if (pll == &pll1_main_clk)
  131. return MX53_DPLL1_BASE;
  132. else if (pll == &pll2_sw_clk)
  133. return MX53_DPLL2_BASE;
  134. else if (pll == &pll3_sw_clk)
  135. return MX53_DPLL3_BASE;
  136. else if (pll == &mx53_pll4_sw_clk)
  137. return MX53_DPLL4_BASE;
  138. else
  139. BUG();
  140. return NULL;
  141. }
  142. static inline void __iomem *_get_pll_base(struct clk *pll)
  143. {
  144. if (cpu_is_mx51())
  145. return _mx51_get_pll_base(pll);
  146. else
  147. return _mx53_get_pll_base(pll);
  148. }
  149. static unsigned long clk_pll_get_rate(struct clk *clk)
  150. {
  151. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  152. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  153. void __iomem *pllbase;
  154. s64 temp;
  155. unsigned long parent_rate;
  156. parent_rate = clk_get_rate(clk->parent);
  157. pllbase = _get_pll_base(clk);
  158. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  159. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  160. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  161. if (pll_hfsm == 0) {
  162. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  163. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  164. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  165. } else {
  166. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  167. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  168. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  169. }
  170. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  171. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  172. mfi = (mfi <= 5) ? 5 : mfi;
  173. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  174. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  175. /* Sign extend to 32-bits */
  176. if (mfn >= 0x04000000) {
  177. mfn |= 0xFC000000;
  178. mfn_abs = -mfn;
  179. }
  180. ref_clk = 2 * parent_rate;
  181. if (dbl != 0)
  182. ref_clk *= 2;
  183. ref_clk /= (pdf + 1);
  184. temp = (u64) ref_clk * mfn_abs;
  185. do_div(temp, mfd + 1);
  186. if (mfn < 0)
  187. temp = -temp;
  188. temp = (ref_clk * mfi) + temp;
  189. return temp;
  190. }
  191. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  192. {
  193. u32 reg;
  194. void __iomem *pllbase;
  195. long mfi, pdf, mfn, mfd = 999999;
  196. s64 temp64;
  197. unsigned long quad_parent_rate;
  198. unsigned long pll_hfsm, dp_ctl;
  199. unsigned long parent_rate;
  200. parent_rate = clk_get_rate(clk->parent);
  201. pllbase = _get_pll_base(clk);
  202. quad_parent_rate = 4 * parent_rate;
  203. pdf = mfi = -1;
  204. while (++pdf < 16 && mfi < 5)
  205. mfi = rate * (pdf+1) / quad_parent_rate;
  206. if (mfi > 15)
  207. return -EINVAL;
  208. pdf--;
  209. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  210. do_div(temp64, quad_parent_rate/1000000);
  211. mfn = (long)temp64;
  212. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  213. /* use dpdck0_2 */
  214. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  215. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  216. if (pll_hfsm == 0) {
  217. reg = mfi << 4 | pdf;
  218. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  219. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  220. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  221. } else {
  222. reg = mfi << 4 | pdf;
  223. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  224. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  225. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  226. }
  227. return 0;
  228. }
  229. static int _clk_pll_enable(struct clk *clk)
  230. {
  231. u32 reg;
  232. void __iomem *pllbase;
  233. int i = 0;
  234. pllbase = _get_pll_base(clk);
  235. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  236. if (reg & MXC_PLL_DP_CTL_UPEN)
  237. return 0;
  238. reg |= MXC_PLL_DP_CTL_UPEN;
  239. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  240. /* Wait for lock */
  241. do {
  242. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  243. if (reg & MXC_PLL_DP_CTL_LRF)
  244. break;
  245. udelay(1);
  246. } while (++i < MAX_DPLL_WAIT_TRIES);
  247. if (i == MAX_DPLL_WAIT_TRIES) {
  248. pr_err("MX5: pll locking failed\n");
  249. return -EINVAL;
  250. }
  251. return 0;
  252. }
  253. static void _clk_pll_disable(struct clk *clk)
  254. {
  255. u32 reg;
  256. void __iomem *pllbase;
  257. pllbase = _get_pll_base(clk);
  258. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  259. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  260. }
  261. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  262. {
  263. u32 reg, step;
  264. reg = __raw_readl(MXC_CCM_CCSR);
  265. /* When switching from pll_main_clk to a bypass clock, first select a
  266. * multiplexed clock in 'step_sel', then shift the glitchless mux
  267. * 'pll1_sw_clk_sel'.
  268. *
  269. * When switching back, do it in reverse order
  270. */
  271. if (parent == &pll1_main_clk) {
  272. /* Switch to pll1_main_clk */
  273. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  274. __raw_writel(reg, MXC_CCM_CCSR);
  275. /* step_clk mux switched to lp_apm, to save power. */
  276. reg = __raw_readl(MXC_CCM_CCSR);
  277. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  278. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  279. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  280. } else {
  281. if (parent == &lp_apm_clk) {
  282. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  283. } else if (parent == &pll2_sw_clk) {
  284. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  285. } else if (parent == &pll3_sw_clk) {
  286. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  287. } else
  288. return -EINVAL;
  289. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  290. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  291. __raw_writel(reg, MXC_CCM_CCSR);
  292. /* Switch to step_clk */
  293. reg = __raw_readl(MXC_CCM_CCSR);
  294. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  295. }
  296. __raw_writel(reg, MXC_CCM_CCSR);
  297. return 0;
  298. }
  299. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  300. {
  301. u32 reg, div;
  302. unsigned long parent_rate;
  303. parent_rate = clk_get_rate(clk->parent);
  304. reg = __raw_readl(MXC_CCM_CCSR);
  305. if (clk->parent == &pll2_sw_clk) {
  306. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  307. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  308. } else if (clk->parent == &pll3_sw_clk) {
  309. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  310. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  311. } else
  312. div = 1;
  313. return parent_rate / div;
  314. }
  315. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  316. {
  317. u32 reg;
  318. reg = __raw_readl(MXC_CCM_CCSR);
  319. if (parent == &pll2_sw_clk)
  320. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  321. else
  322. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  323. __raw_writel(reg, MXC_CCM_CCSR);
  324. return 0;
  325. }
  326. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  327. {
  328. u32 reg;
  329. if (parent == &osc_clk)
  330. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  331. else
  332. return -EINVAL;
  333. __raw_writel(reg, MXC_CCM_CCSR);
  334. return 0;
  335. }
  336. static unsigned long clk_cpu_get_rate(struct clk *clk)
  337. {
  338. u32 cacrr, div;
  339. unsigned long parent_rate;
  340. parent_rate = clk_get_rate(clk->parent);
  341. cacrr = __raw_readl(MXC_CCM_CACRR);
  342. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  343. return parent_rate / div;
  344. }
  345. static int clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  346. {
  347. u32 reg, cpu_podf;
  348. unsigned long parent_rate;
  349. parent_rate = clk_get_rate(clk->parent);
  350. cpu_podf = parent_rate / rate - 1;
  351. /* use post divider to change freq */
  352. reg = __raw_readl(MXC_CCM_CACRR);
  353. reg &= ~MXC_CCM_CACRR_ARM_PODF_MASK;
  354. reg |= cpu_podf << MXC_CCM_CACRR_ARM_PODF_OFFSET;
  355. __raw_writel(reg, MXC_CCM_CACRR);
  356. return 0;
  357. }
  358. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  359. {
  360. u32 reg, mux;
  361. int i = 0;
  362. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  363. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  364. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  365. __raw_writel(reg, MXC_CCM_CBCMR);
  366. /* Wait for lock */
  367. do {
  368. reg = __raw_readl(MXC_CCM_CDHIPR);
  369. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  370. break;
  371. udelay(1);
  372. } while (++i < MAX_DPLL_WAIT_TRIES);
  373. if (i == MAX_DPLL_WAIT_TRIES) {
  374. pr_err("MX5: Set parent for periph_apm clock failed\n");
  375. return -EINVAL;
  376. }
  377. return 0;
  378. }
  379. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  380. {
  381. u32 reg;
  382. reg = __raw_readl(MXC_CCM_CBCDR);
  383. if (parent == &pll2_sw_clk)
  384. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  385. else if (parent == &periph_apm_clk)
  386. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  387. else
  388. return -EINVAL;
  389. __raw_writel(reg, MXC_CCM_CBCDR);
  390. return 0;
  391. }
  392. static struct clk main_bus_clk = {
  393. .parent = &pll2_sw_clk,
  394. .set_parent = _clk_main_bus_set_parent,
  395. };
  396. static unsigned long clk_ahb_get_rate(struct clk *clk)
  397. {
  398. u32 reg, div;
  399. unsigned long parent_rate;
  400. parent_rate = clk_get_rate(clk->parent);
  401. reg = __raw_readl(MXC_CCM_CBCDR);
  402. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  403. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  404. return parent_rate / div;
  405. }
  406. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  407. {
  408. u32 reg, div;
  409. unsigned long parent_rate;
  410. int i = 0;
  411. parent_rate = clk_get_rate(clk->parent);
  412. div = parent_rate / rate;
  413. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  414. return -EINVAL;
  415. reg = __raw_readl(MXC_CCM_CBCDR);
  416. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  417. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  418. __raw_writel(reg, MXC_CCM_CBCDR);
  419. /* Wait for lock */
  420. do {
  421. reg = __raw_readl(MXC_CCM_CDHIPR);
  422. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  423. break;
  424. udelay(1);
  425. } while (++i < MAX_DPLL_WAIT_TRIES);
  426. if (i == MAX_DPLL_WAIT_TRIES) {
  427. pr_err("MX5: clk_ahb_set_rate failed\n");
  428. return -EINVAL;
  429. }
  430. return 0;
  431. }
  432. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  433. unsigned long rate)
  434. {
  435. u32 div;
  436. unsigned long parent_rate;
  437. parent_rate = clk_get_rate(clk->parent);
  438. div = parent_rate / rate;
  439. if (div > 8)
  440. div = 8;
  441. else if (div == 0)
  442. div++;
  443. return parent_rate / div;
  444. }
  445. static int _clk_max_enable(struct clk *clk)
  446. {
  447. u32 reg;
  448. _clk_ccgr_enable(clk);
  449. /* Handshake with MAX when LPM is entered. */
  450. reg = __raw_readl(MXC_CCM_CLPCR);
  451. if (cpu_is_mx51())
  452. reg &= ~MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  453. else if (cpu_is_mx53())
  454. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  455. __raw_writel(reg, MXC_CCM_CLPCR);
  456. return 0;
  457. }
  458. static void _clk_max_disable(struct clk *clk)
  459. {
  460. u32 reg;
  461. _clk_ccgr_disable_inwait(clk);
  462. /* No Handshake with MAX when LPM is entered as its disabled. */
  463. reg = __raw_readl(MXC_CCM_CLPCR);
  464. if (cpu_is_mx51())
  465. reg |= MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  466. else if (cpu_is_mx53())
  467. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  468. __raw_writel(reg, MXC_CCM_CLPCR);
  469. }
  470. static unsigned long clk_ipg_get_rate(struct clk *clk)
  471. {
  472. u32 reg, div;
  473. unsigned long parent_rate;
  474. parent_rate = clk_get_rate(clk->parent);
  475. reg = __raw_readl(MXC_CCM_CBCDR);
  476. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  477. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  478. return parent_rate / div;
  479. }
  480. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  481. {
  482. u32 reg, prediv1, prediv2, podf;
  483. unsigned long parent_rate;
  484. parent_rate = clk_get_rate(clk->parent);
  485. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  486. /* the main_bus_clk is the one before the DVFS engine */
  487. reg = __raw_readl(MXC_CCM_CBCDR);
  488. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  489. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  490. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  491. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  492. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  493. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  494. return parent_rate / (prediv1 * prediv2 * podf);
  495. } else if (clk->parent == &ipg_clk)
  496. return parent_rate;
  497. else
  498. BUG();
  499. }
  500. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  501. {
  502. u32 reg;
  503. reg = __raw_readl(MXC_CCM_CBCMR);
  504. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  505. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  506. if (parent == &ipg_clk)
  507. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  508. else if (parent == &lp_apm_clk)
  509. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  510. else if (parent != &main_bus_clk)
  511. return -EINVAL;
  512. __raw_writel(reg, MXC_CCM_CBCMR);
  513. return 0;
  514. }
  515. #define clk_nfc_set_parent NULL
  516. static unsigned long clk_nfc_get_rate(struct clk *clk)
  517. {
  518. unsigned long rate;
  519. u32 reg, div;
  520. reg = __raw_readl(MXC_CCM_CBCDR);
  521. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  522. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  523. rate = clk_get_rate(clk->parent) / div;
  524. WARN_ON(rate == 0);
  525. return rate;
  526. }
  527. static unsigned long clk_nfc_round_rate(struct clk *clk,
  528. unsigned long rate)
  529. {
  530. u32 div;
  531. unsigned long parent_rate = clk_get_rate(clk->parent);
  532. if (!rate)
  533. return -EINVAL;
  534. div = parent_rate / rate;
  535. if (parent_rate % rate)
  536. div++;
  537. if (div > 8)
  538. return -EINVAL;
  539. return parent_rate / div;
  540. }
  541. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  542. {
  543. u32 reg, div;
  544. div = clk_get_rate(clk->parent) / rate;
  545. if (div == 0)
  546. div++;
  547. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  548. return -EINVAL;
  549. reg = __raw_readl(MXC_CCM_CBCDR);
  550. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  551. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  552. __raw_writel(reg, MXC_CCM_CBCDR);
  553. while (__raw_readl(MXC_CCM_CDHIPR) &
  554. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  555. }
  556. return 0;
  557. }
  558. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  559. {
  560. return external_high_reference;
  561. }
  562. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  563. {
  564. return external_low_reference;
  565. }
  566. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  567. {
  568. return oscillator_reference;
  569. }
  570. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  571. {
  572. return ckih2_reference;
  573. }
  574. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  575. {
  576. u32 reg, div;
  577. reg = __raw_readl(MXC_CCM_CBCDR);
  578. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  579. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  580. return clk_get_rate(clk->parent) / div;
  581. }
  582. static unsigned long _clk_ddr_hf_get_rate(struct clk *clk)
  583. {
  584. unsigned long rate;
  585. u32 reg, div;
  586. reg = __raw_readl(MXC_CCM_CBCDR);
  587. div = ((reg & MXC_CCM_CBCDR_DDR_PODF_MASK) >>
  588. MXC_CCM_CBCDR_DDR_PODF_OFFSET) + 1;
  589. rate = clk_get_rate(clk->parent) / div;
  590. return rate;
  591. }
  592. /* External high frequency clock */
  593. static struct clk ckih_clk = {
  594. .get_rate = get_high_reference_clock_rate,
  595. };
  596. static struct clk ckih2_clk = {
  597. .get_rate = get_ckih2_reference_clock_rate,
  598. };
  599. static struct clk osc_clk = {
  600. .get_rate = get_oscillator_reference_clock_rate,
  601. };
  602. /* External low frequency (32kHz) clock */
  603. static struct clk ckil_clk = {
  604. .get_rate = get_low_reference_clock_rate,
  605. };
  606. static struct clk pll1_main_clk = {
  607. .parent = &osc_clk,
  608. .get_rate = clk_pll_get_rate,
  609. .enable = _clk_pll_enable,
  610. .disable = _clk_pll_disable,
  611. };
  612. /* Clock tree block diagram (WIP):
  613. * CCM: Clock Controller Module
  614. *
  615. * PLL output -> |
  616. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  617. * PLL bypass -> |
  618. *
  619. */
  620. /* PLL1 SW supplies to ARM core */
  621. static struct clk pll1_sw_clk = {
  622. .parent = &pll1_main_clk,
  623. .set_parent = _clk_pll1_sw_set_parent,
  624. .get_rate = clk_pll1_sw_get_rate,
  625. };
  626. /* PLL2 SW supplies to AXI/AHB/IP buses */
  627. static struct clk pll2_sw_clk = {
  628. .parent = &osc_clk,
  629. .get_rate = clk_pll_get_rate,
  630. .set_rate = _clk_pll_set_rate,
  631. .set_parent = _clk_pll2_sw_set_parent,
  632. .enable = _clk_pll_enable,
  633. .disable = _clk_pll_disable,
  634. };
  635. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  636. static struct clk pll3_sw_clk = {
  637. .parent = &osc_clk,
  638. .set_rate = _clk_pll_set_rate,
  639. .get_rate = clk_pll_get_rate,
  640. .enable = _clk_pll_enable,
  641. .disable = _clk_pll_disable,
  642. };
  643. /* PLL4 SW supplies to LVDS Display Bridge(LDB) */
  644. static struct clk mx53_pll4_sw_clk = {
  645. .parent = &osc_clk,
  646. .set_rate = _clk_pll_set_rate,
  647. .enable = _clk_pll_enable,
  648. .disable = _clk_pll_disable,
  649. };
  650. /* Low-power Audio Playback Mode clock */
  651. static struct clk lp_apm_clk = {
  652. .parent = &osc_clk,
  653. .set_parent = _clk_lp_apm_set_parent,
  654. };
  655. static struct clk periph_apm_clk = {
  656. .parent = &pll1_sw_clk,
  657. .set_parent = _clk_periph_apm_set_parent,
  658. };
  659. static struct clk cpu_clk = {
  660. .parent = &pll1_sw_clk,
  661. .get_rate = clk_cpu_get_rate,
  662. .set_rate = clk_cpu_set_rate,
  663. };
  664. static struct clk ahb_clk = {
  665. .parent = &main_bus_clk,
  666. .get_rate = clk_ahb_get_rate,
  667. .set_rate = _clk_ahb_set_rate,
  668. .round_rate = _clk_ahb_round_rate,
  669. };
  670. static struct clk iim_clk = {
  671. .parent = &ipg_clk,
  672. .enable_reg = MXC_CCM_CCGR0,
  673. .enable_shift = MXC_CCM_CCGRx_CG15_OFFSET,
  674. };
  675. /* Main IP interface clock for access to registers */
  676. static struct clk ipg_clk = {
  677. .parent = &ahb_clk,
  678. .get_rate = clk_ipg_get_rate,
  679. };
  680. static struct clk ipg_perclk = {
  681. .parent = &lp_apm_clk,
  682. .get_rate = clk_ipg_per_get_rate,
  683. .set_parent = _clk_ipg_per_set_parent,
  684. };
  685. static struct clk ahb_max_clk = {
  686. .parent = &ahb_clk,
  687. .enable_reg = MXC_CCM_CCGR0,
  688. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  689. .enable = _clk_max_enable,
  690. .disable = _clk_max_disable,
  691. };
  692. static struct clk aips_tz1_clk = {
  693. .parent = &ahb_clk,
  694. .secondary = &ahb_max_clk,
  695. .enable_reg = MXC_CCM_CCGR0,
  696. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  697. .enable = _clk_ccgr_enable,
  698. .disable = _clk_ccgr_disable_inwait,
  699. };
  700. static struct clk aips_tz2_clk = {
  701. .parent = &ahb_clk,
  702. .secondary = &ahb_max_clk,
  703. .enable_reg = MXC_CCM_CCGR0,
  704. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  705. .enable = _clk_ccgr_enable,
  706. .disable = _clk_ccgr_disable_inwait,
  707. };
  708. static struct clk gpc_dvfs_clk = {
  709. .enable_reg = MXC_CCM_CCGR5,
  710. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  711. .enable = _clk_ccgr_enable,
  712. .disable = _clk_ccgr_disable,
  713. };
  714. static struct clk gpt_32k_clk = {
  715. .id = 0,
  716. .parent = &ckil_clk,
  717. };
  718. static struct clk dummy_clk = {
  719. .id = 0,
  720. };
  721. static struct clk emi_slow_clk = {
  722. .parent = &pll2_sw_clk,
  723. .enable_reg = MXC_CCM_CCGR5,
  724. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  725. .enable = _clk_ccgr_enable,
  726. .disable = _clk_ccgr_disable_inwait,
  727. .get_rate = clk_emi_slow_get_rate,
  728. };
  729. static int clk_ipu_enable(struct clk *clk)
  730. {
  731. u32 reg;
  732. _clk_ccgr_enable(clk);
  733. /* Enable handshake with IPU when certain clock rates are changed */
  734. reg = __raw_readl(MXC_CCM_CCDR);
  735. reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
  736. __raw_writel(reg, MXC_CCM_CCDR);
  737. /* Enable handshake with IPU when LPM is entered */
  738. reg = __raw_readl(MXC_CCM_CLPCR);
  739. reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  740. __raw_writel(reg, MXC_CCM_CLPCR);
  741. return 0;
  742. }
  743. static void clk_ipu_disable(struct clk *clk)
  744. {
  745. u32 reg;
  746. _clk_ccgr_disable(clk);
  747. /* Disable handshake with IPU whe dividers are changed */
  748. reg = __raw_readl(MXC_CCM_CCDR);
  749. reg |= MXC_CCM_CCDR_IPU_HS_MASK;
  750. __raw_writel(reg, MXC_CCM_CCDR);
  751. /* Disable handshake with IPU when LPM is entered */
  752. reg = __raw_readl(MXC_CCM_CLPCR);
  753. reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  754. __raw_writel(reg, MXC_CCM_CLPCR);
  755. }
  756. static struct clk ahbmux1_clk = {
  757. .parent = &ahb_clk,
  758. .secondary = &ahb_max_clk,
  759. .enable_reg = MXC_CCM_CCGR0,
  760. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  761. .enable = _clk_ccgr_enable,
  762. .disable = _clk_ccgr_disable_inwait,
  763. };
  764. static struct clk ipu_sec_clk = {
  765. .parent = &emi_fast_clk,
  766. .secondary = &ahbmux1_clk,
  767. };
  768. static struct clk ddr_hf_clk = {
  769. .parent = &pll1_sw_clk,
  770. .get_rate = _clk_ddr_hf_get_rate,
  771. };
  772. static struct clk ddr_clk = {
  773. .parent = &ddr_hf_clk,
  774. };
  775. /* clock definitions for MIPI HSC unit which has been removed
  776. * from documentation, but not from hardware
  777. */
  778. static int _clk_hsc_enable(struct clk *clk)
  779. {
  780. u32 reg;
  781. _clk_ccgr_enable(clk);
  782. /* Handshake with IPU when certain clock rates are changed. */
  783. reg = __raw_readl(MXC_CCM_CCDR);
  784. reg &= ~MXC_CCM_CCDR_HSC_HS_MASK;
  785. __raw_writel(reg, MXC_CCM_CCDR);
  786. reg = __raw_readl(MXC_CCM_CLPCR);
  787. reg &= ~MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  788. __raw_writel(reg, MXC_CCM_CLPCR);
  789. return 0;
  790. }
  791. static void _clk_hsc_disable(struct clk *clk)
  792. {
  793. u32 reg;
  794. _clk_ccgr_disable(clk);
  795. /* No handshake with HSC as its not enabled. */
  796. reg = __raw_readl(MXC_CCM_CCDR);
  797. reg |= MXC_CCM_CCDR_HSC_HS_MASK;
  798. __raw_writel(reg, MXC_CCM_CCDR);
  799. reg = __raw_readl(MXC_CCM_CLPCR);
  800. reg |= MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  801. __raw_writel(reg, MXC_CCM_CLPCR);
  802. }
  803. static struct clk mipi_hsp_clk = {
  804. .parent = &ipu_clk,
  805. .enable_reg = MXC_CCM_CCGR4,
  806. .enable_shift = MXC_CCM_CCGRx_CG6_OFFSET,
  807. .enable = _clk_hsc_enable,
  808. .disable = _clk_hsc_disable,
  809. .secondary = &mipi_hsc1_clk,
  810. };
  811. #define DEFINE_CLOCK_CCGR(name, i, er, es, pfx, p, s) \
  812. static struct clk name = { \
  813. .id = i, \
  814. .enable_reg = er, \
  815. .enable_shift = es, \
  816. .get_rate = pfx##_get_rate, \
  817. .set_rate = pfx##_set_rate, \
  818. .round_rate = pfx##_round_rate, \
  819. .set_parent = pfx##_set_parent, \
  820. .enable = _clk_ccgr_enable, \
  821. .disable = _clk_ccgr_disable, \
  822. .parent = p, \
  823. .secondary = s, \
  824. }
  825. #define DEFINE_CLOCK_MAX(name, i, er, es, pfx, p, s) \
  826. static struct clk name = { \
  827. .id = i, \
  828. .enable_reg = er, \
  829. .enable_shift = es, \
  830. .get_rate = pfx##_get_rate, \
  831. .set_rate = pfx##_set_rate, \
  832. .set_parent = pfx##_set_parent, \
  833. .enable = _clk_max_enable, \
  834. .disable = _clk_max_disable, \
  835. .parent = p, \
  836. .secondary = s, \
  837. }
  838. #define CLK_GET_RATE(name, nr, bitsname) \
  839. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  840. { \
  841. u32 reg, pred, podf; \
  842. \
  843. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  844. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  845. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  846. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  847. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  848. \
  849. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  850. (pred + 1) * (podf + 1)); \
  851. }
  852. #define CLK_SET_PARENT(name, nr, bitsname) \
  853. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  854. { \
  855. u32 reg, mux; \
  856. \
  857. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  858. &pll3_sw_clk, &lp_apm_clk); \
  859. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  860. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  861. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  862. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  863. \
  864. return 0; \
  865. }
  866. #define CLK_SET_RATE(name, nr, bitsname) \
  867. static int clk_##name##_set_rate(struct clk *clk, unsigned long rate) \
  868. { \
  869. u32 reg, div, parent_rate; \
  870. u32 pre = 0, post = 0; \
  871. \
  872. parent_rate = clk_get_rate(clk->parent); \
  873. div = parent_rate / rate; \
  874. \
  875. if ((parent_rate / div) != rate) \
  876. return -EINVAL; \
  877. \
  878. __calc_pre_post_dividers(div, &pre, &post, \
  879. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK >> \
  880. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET) + 1, \
  881. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK >> \
  882. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET) + 1);\
  883. \
  884. /* Set sdhc1 clock divider */ \
  885. reg = __raw_readl(MXC_CCM_CSCDR##nr) & \
  886. ~(MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK \
  887. | MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK); \
  888. reg |= (post - 1) << \
  889. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  890. reg |= (pre - 1) << \
  891. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  892. __raw_writel(reg, MXC_CCM_CSCDR##nr); \
  893. \
  894. return 0; \
  895. }
  896. /* UART */
  897. CLK_GET_RATE(uart, 1, UART)
  898. CLK_SET_PARENT(uart, 1, UART)
  899. static struct clk uart_root_clk = {
  900. .parent = &pll2_sw_clk,
  901. .get_rate = clk_uart_get_rate,
  902. .set_parent = clk_uart_set_parent,
  903. };
  904. /* USBOH3 */
  905. CLK_GET_RATE(usboh3, 1, USBOH3)
  906. CLK_SET_PARENT(usboh3, 1, USBOH3)
  907. static struct clk usboh3_clk = {
  908. .parent = &pll2_sw_clk,
  909. .get_rate = clk_usboh3_get_rate,
  910. .set_parent = clk_usboh3_set_parent,
  911. .enable = _clk_ccgr_enable,
  912. .disable = _clk_ccgr_disable,
  913. .enable_reg = MXC_CCM_CCGR2,
  914. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  915. };
  916. static struct clk usb_ahb_clk = {
  917. .parent = &ipg_clk,
  918. .enable = _clk_ccgr_enable,
  919. .disable = _clk_ccgr_disable,
  920. .enable_reg = MXC_CCM_CCGR2,
  921. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  922. };
  923. static int clk_usb_phy1_set_parent(struct clk *clk, struct clk *parent)
  924. {
  925. u32 reg;
  926. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USB_PHY_CLK_SEL;
  927. if (parent == &pll3_sw_clk)
  928. reg |= 1 << MXC_CCM_CSCMR1_USB_PHY_CLK_SEL_OFFSET;
  929. __raw_writel(reg, MXC_CCM_CSCMR1);
  930. return 0;
  931. }
  932. static struct clk usb_phy1_clk = {
  933. .parent = &pll3_sw_clk,
  934. .set_parent = clk_usb_phy1_set_parent,
  935. .enable = _clk_ccgr_enable,
  936. .enable_reg = MXC_CCM_CCGR2,
  937. .enable_shift = MXC_CCM_CCGRx_CG0_OFFSET,
  938. .disable = _clk_ccgr_disable,
  939. };
  940. /* eCSPI */
  941. CLK_GET_RATE(ecspi, 2, CSPI)
  942. CLK_SET_PARENT(ecspi, 1, CSPI)
  943. static struct clk ecspi_main_clk = {
  944. .parent = &pll3_sw_clk,
  945. .get_rate = clk_ecspi_get_rate,
  946. .set_parent = clk_ecspi_set_parent,
  947. };
  948. /* eSDHC */
  949. CLK_GET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  950. CLK_SET_PARENT(esdhc1, 1, ESDHC1_MSHC1)
  951. CLK_SET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  952. /* mx51 specific */
  953. CLK_GET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  954. CLK_SET_PARENT(esdhc2, 1, ESDHC2_MSHC2)
  955. CLK_SET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  956. static int clk_esdhc3_set_parent(struct clk *clk, struct clk *parent)
  957. {
  958. u32 reg;
  959. reg = __raw_readl(MXC_CCM_CSCMR1);
  960. if (parent == &esdhc1_clk)
  961. reg &= ~MXC_CCM_CSCMR1_ESDHC3_CLK_SEL;
  962. else if (parent == &esdhc2_clk)
  963. reg |= MXC_CCM_CSCMR1_ESDHC3_CLK_SEL;
  964. else
  965. return -EINVAL;
  966. __raw_writel(reg, MXC_CCM_CSCMR1);
  967. return 0;
  968. }
  969. static int clk_esdhc4_set_parent(struct clk *clk, struct clk *parent)
  970. {
  971. u32 reg;
  972. reg = __raw_readl(MXC_CCM_CSCMR1);
  973. if (parent == &esdhc1_clk)
  974. reg &= ~MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  975. else if (parent == &esdhc2_clk)
  976. reg |= MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  977. else
  978. return -EINVAL;
  979. __raw_writel(reg, MXC_CCM_CSCMR1);
  980. return 0;
  981. }
  982. /* mx53 specific */
  983. static int clk_esdhc2_mx53_set_parent(struct clk *clk, struct clk *parent)
  984. {
  985. u32 reg;
  986. reg = __raw_readl(MXC_CCM_CSCMR1);
  987. if (parent == &esdhc1_clk)
  988. reg &= ~MXC_CCM_CSCMR1_ESDHC2_MSHC2_MX53_CLK_SEL;
  989. else if (parent == &esdhc3_mx53_clk)
  990. reg |= MXC_CCM_CSCMR1_ESDHC2_MSHC2_MX53_CLK_SEL;
  991. else
  992. return -EINVAL;
  993. __raw_writel(reg, MXC_CCM_CSCMR1);
  994. return 0;
  995. }
  996. CLK_GET_RATE(esdhc3_mx53, 1, ESDHC3_MX53)
  997. CLK_SET_PARENT(esdhc3_mx53, 1, ESDHC3_MX53)
  998. CLK_SET_RATE(esdhc3_mx53, 1, ESDHC3_MX53)
  999. static int clk_esdhc4_mx53_set_parent(struct clk *clk, struct clk *parent)
  1000. {
  1001. u32 reg;
  1002. reg = __raw_readl(MXC_CCM_CSCMR1);
  1003. if (parent == &esdhc1_clk)
  1004. reg &= ~MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  1005. else if (parent == &esdhc3_mx53_clk)
  1006. reg |= MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  1007. else
  1008. return -EINVAL;
  1009. __raw_writel(reg, MXC_CCM_CSCMR1);
  1010. return 0;
  1011. }
  1012. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  1013. static struct clk name = { \
  1014. .id = i, \
  1015. .enable_reg = er, \
  1016. .enable_shift = es, \
  1017. .get_rate = gr, \
  1018. .set_rate = sr, \
  1019. .enable = e, \
  1020. .disable = d, \
  1021. .parent = p, \
  1022. .secondary = s, \
  1023. }
  1024. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  1025. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  1026. /* Shared peripheral bus arbiter */
  1027. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  1028. NULL, NULL, &ipg_clk, NULL);
  1029. /* UART */
  1030. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  1031. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  1032. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  1033. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  1034. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  1035. NULL, NULL, &ipg_clk, &spba_clk);
  1036. DEFINE_CLOCK(uart4_ipg_clk, 3, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG4_OFFSET,
  1037. NULL, NULL, &ipg_clk, &spba_clk);
  1038. DEFINE_CLOCK(uart5_ipg_clk, 4, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG6_OFFSET,
  1039. NULL, NULL, &ipg_clk, &spba_clk);
  1040. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  1041. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  1042. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  1043. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  1044. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  1045. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  1046. DEFINE_CLOCK(uart4_clk, 3, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG5_OFFSET,
  1047. NULL, NULL, &uart_root_clk, &uart4_ipg_clk);
  1048. DEFINE_CLOCK(uart5_clk, 4, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG7_OFFSET,
  1049. NULL, NULL, &uart_root_clk, &uart5_ipg_clk);
  1050. /* GPT */
  1051. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  1052. NULL, NULL, &ipg_clk, NULL);
  1053. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  1054. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  1055. DEFINE_CLOCK(pwm1_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG6_OFFSET,
  1056. NULL, NULL, &ipg_perclk, NULL);
  1057. DEFINE_CLOCK(pwm2_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG8_OFFSET,
  1058. NULL, NULL, &ipg_perclk, NULL);
  1059. /* I2C */
  1060. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  1061. NULL, NULL, &ipg_perclk, NULL);
  1062. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  1063. NULL, NULL, &ipg_perclk, NULL);
  1064. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  1065. NULL, NULL, &ipg_clk, NULL);
  1066. DEFINE_CLOCK(i2c3_mx53_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  1067. NULL, NULL, &ipg_perclk, NULL);
  1068. /* FEC */
  1069. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  1070. NULL, NULL, &ipg_clk, NULL);
  1071. /* NFC */
  1072. DEFINE_CLOCK_CCGR(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  1073. clk_nfc, &emi_slow_clk, NULL);
  1074. /* SSI */
  1075. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  1076. NULL, NULL, &ipg_clk, NULL);
  1077. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  1078. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  1079. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  1080. NULL, NULL, &ipg_clk, NULL);
  1081. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  1082. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  1083. DEFINE_CLOCK(ssi3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG12_OFFSET,
  1084. NULL, NULL, &ipg_clk, NULL);
  1085. DEFINE_CLOCK(ssi3_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG13_OFFSET,
  1086. NULL, NULL, &pll3_sw_clk, &ssi3_ipg_clk);
  1087. /* eCSPI */
  1088. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1089. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1090. &ipg_clk, &spba_clk);
  1091. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  1092. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  1093. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  1094. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1095. &ipg_clk, &aips_tz2_clk);
  1096. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  1097. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  1098. /* CSPI */
  1099. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1100. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  1101. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  1102. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  1103. /* SDMA */
  1104. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  1105. NULL, NULL, &ahb_clk, NULL);
  1106. /* eSDHC */
  1107. DEFINE_CLOCK_FULL(esdhc1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG0_OFFSET,
  1108. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1109. DEFINE_CLOCK_MAX(esdhc1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG1_OFFSET,
  1110. clk_esdhc1, &pll2_sw_clk, &esdhc1_ipg_clk);
  1111. DEFINE_CLOCK_FULL(esdhc2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG2_OFFSET,
  1112. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1113. DEFINE_CLOCK_FULL(esdhc3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG4_OFFSET,
  1114. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1115. DEFINE_CLOCK_FULL(esdhc4_ipg_clk, 3, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG6_OFFSET,
  1116. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1117. /* mx51 specific */
  1118. DEFINE_CLOCK_MAX(esdhc2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG3_OFFSET,
  1119. clk_esdhc2, &pll2_sw_clk, &esdhc2_ipg_clk);
  1120. static struct clk esdhc3_clk = {
  1121. .id = 2,
  1122. .parent = &esdhc1_clk,
  1123. .set_parent = clk_esdhc3_set_parent,
  1124. .enable_reg = MXC_CCM_CCGR3,
  1125. .enable_shift = MXC_CCM_CCGRx_CG5_OFFSET,
  1126. .enable = _clk_max_enable,
  1127. .disable = _clk_max_disable,
  1128. .secondary = &esdhc3_ipg_clk,
  1129. };
  1130. static struct clk esdhc4_clk = {
  1131. .id = 3,
  1132. .parent = &esdhc1_clk,
  1133. .set_parent = clk_esdhc4_set_parent,
  1134. .enable_reg = MXC_CCM_CCGR3,
  1135. .enable_shift = MXC_CCM_CCGRx_CG7_OFFSET,
  1136. .enable = _clk_max_enable,
  1137. .disable = _clk_max_disable,
  1138. .secondary = &esdhc4_ipg_clk,
  1139. };
  1140. /* mx53 specific */
  1141. static struct clk esdhc2_mx53_clk = {
  1142. .id = 2,
  1143. .parent = &esdhc1_clk,
  1144. .set_parent = clk_esdhc2_mx53_set_parent,
  1145. .enable_reg = MXC_CCM_CCGR3,
  1146. .enable_shift = MXC_CCM_CCGRx_CG3_OFFSET,
  1147. .enable = _clk_max_enable,
  1148. .disable = _clk_max_disable,
  1149. .secondary = &esdhc3_ipg_clk,
  1150. };
  1151. DEFINE_CLOCK_MAX(esdhc3_mx53_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG5_OFFSET,
  1152. clk_esdhc3_mx53, &pll2_sw_clk, &esdhc2_ipg_clk);
  1153. static struct clk esdhc4_mx53_clk = {
  1154. .id = 3,
  1155. .parent = &esdhc1_clk,
  1156. .set_parent = clk_esdhc4_mx53_set_parent,
  1157. .enable_reg = MXC_CCM_CCGR3,
  1158. .enable_shift = MXC_CCM_CCGRx_CG7_OFFSET,
  1159. .enable = _clk_max_enable,
  1160. .disable = _clk_max_disable,
  1161. .secondary = &esdhc4_ipg_clk,
  1162. };
  1163. static struct clk sata_clk = {
  1164. .parent = &ipg_clk,
  1165. .enable = _clk_max_enable,
  1166. .enable_reg = MXC_CCM_CCGR4,
  1167. .enable_shift = MXC_CCM_CCGRx_CG1_OFFSET,
  1168. .disable = _clk_max_disable,
  1169. };
  1170. static struct clk ahci_phy_clk = {
  1171. .parent = &usb_phy1_clk,
  1172. };
  1173. static struct clk ahci_dma_clk = {
  1174. .parent = &ahb_clk,
  1175. };
  1176. DEFINE_CLOCK(mipi_esc_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG5_OFFSET, NULL, NULL, NULL, &pll2_sw_clk);
  1177. DEFINE_CLOCK(mipi_hsc2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG4_OFFSET, NULL, NULL, &mipi_esc_clk, &pll2_sw_clk);
  1178. DEFINE_CLOCK(mipi_hsc1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG3_OFFSET, NULL, NULL, &mipi_hsc2_clk, &pll2_sw_clk);
  1179. /* IPU */
  1180. DEFINE_CLOCK_FULL(ipu_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG5_OFFSET,
  1181. NULL, NULL, clk_ipu_enable, clk_ipu_disable, &ahb_clk, &ipu_sec_clk);
  1182. DEFINE_CLOCK_FULL(emi_fast_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG7_OFFSET,
  1183. NULL, NULL, _clk_ccgr_enable, _clk_ccgr_disable_inwait,
  1184. &ddr_clk, NULL);
  1185. DEFINE_CLOCK(ipu_di0_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG5_OFFSET,
  1186. NULL, NULL, &pll3_sw_clk, NULL);
  1187. DEFINE_CLOCK(ipu_di1_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG6_OFFSET,
  1188. NULL, NULL, &pll3_sw_clk, NULL);
  1189. /* PATA */
  1190. DEFINE_CLOCK(pata_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG0_OFFSET,
  1191. NULL, NULL, &ipg_clk, &spba_clk);
  1192. #define _REGISTER_CLOCK(d, n, c) \
  1193. { \
  1194. .dev_id = d, \
  1195. .con_id = n, \
  1196. .clk = &c, \
  1197. },
  1198. static struct clk_lookup mx51_lookups[] = {
  1199. /* i.mx51 has the i.mx21 type uart */
  1200. _REGISTER_CLOCK("imx21-uart.0", NULL, uart1_clk)
  1201. _REGISTER_CLOCK("imx21-uart.1", NULL, uart2_clk)
  1202. _REGISTER_CLOCK("imx21-uart.2", NULL, uart3_clk)
  1203. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1204. /* i.mx51 has the i.mx27 type fec */
  1205. _REGISTER_CLOCK("imx27-fec.0", NULL, fec_clk)
  1206. _REGISTER_CLOCK("mxc_pwm.0", "pwm", pwm1_clk)
  1207. _REGISTER_CLOCK("mxc_pwm.1", "pwm", pwm2_clk)
  1208. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  1209. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  1210. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  1211. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  1212. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", usb_ahb_clk)
  1213. _REGISTER_CLOCK("mxc-ehci.0", "usb_phy1", usb_phy1_clk)
  1214. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  1215. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", usb_ahb_clk)
  1216. _REGISTER_CLOCK("mxc-ehci.2", "usb", usboh3_clk)
  1217. _REGISTER_CLOCK("mxc-ehci.2", "usb_ahb", usb_ahb_clk)
  1218. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  1219. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  1220. _REGISTER_CLOCK("imx-keypad", NULL, dummy_clk)
  1221. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  1222. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  1223. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  1224. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  1225. /* i.mx51 has the i.mx35 type sdma */
  1226. _REGISTER_CLOCK("imx35-sdma", NULL, sdma_clk)
  1227. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  1228. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  1229. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  1230. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  1231. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  1232. /* i.mx51 has the i.mx35 type cspi */
  1233. _REGISTER_CLOCK("imx35-cspi.0", NULL, cspi_clk)
  1234. _REGISTER_CLOCK("sdhci-esdhc-imx51.0", NULL, esdhc1_clk)
  1235. _REGISTER_CLOCK("sdhci-esdhc-imx51.1", NULL, esdhc2_clk)
  1236. _REGISTER_CLOCK("sdhci-esdhc-imx51.2", NULL, esdhc3_clk)
  1237. _REGISTER_CLOCK("sdhci-esdhc-imx51.3", NULL, esdhc4_clk)
  1238. _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk)
  1239. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1240. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  1241. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  1242. _REGISTER_CLOCK(NULL, "mipi_hsp", mipi_hsp_clk)
  1243. _REGISTER_CLOCK("imx-ipuv3", NULL, ipu_clk)
  1244. _REGISTER_CLOCK("imx-ipuv3", "di0", ipu_di0_clk)
  1245. _REGISTER_CLOCK("imx-ipuv3", "di1", ipu_di1_clk)
  1246. _REGISTER_CLOCK(NULL, "gpc_dvfs", gpc_dvfs_clk)
  1247. _REGISTER_CLOCK("pata_imx", NULL, pata_clk)
  1248. };
  1249. static struct clk_lookup mx53_lookups[] = {
  1250. /* i.mx53 has the i.mx21 type uart */
  1251. _REGISTER_CLOCK("imx21-uart.0", NULL, uart1_clk)
  1252. _REGISTER_CLOCK("imx21-uart.1", NULL, uart2_clk)
  1253. _REGISTER_CLOCK("imx21-uart.2", NULL, uart3_clk)
  1254. _REGISTER_CLOCK("imx21-uart.3", NULL, uart4_clk)
  1255. _REGISTER_CLOCK("imx21-uart.4", NULL, uart5_clk)
  1256. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1257. /* i.mx53 has the i.mx25 type fec */
  1258. _REGISTER_CLOCK("imx25-fec.0", NULL, fec_clk)
  1259. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1260. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  1261. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  1262. _REGISTER_CLOCK("imx-i2c.2", NULL, i2c3_mx53_clk)
  1263. /* i.mx53 has the i.mx51 type ecspi */
  1264. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  1265. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  1266. /* i.mx53 has the i.mx25 type cspi */
  1267. _REGISTER_CLOCK("imx35-cspi.0", NULL, cspi_clk)
  1268. _REGISTER_CLOCK("sdhci-esdhc-imx53.0", NULL, esdhc1_clk)
  1269. _REGISTER_CLOCK("sdhci-esdhc-imx53.1", NULL, esdhc2_mx53_clk)
  1270. _REGISTER_CLOCK("sdhci-esdhc-imx53.2", NULL, esdhc3_mx53_clk)
  1271. _REGISTER_CLOCK("sdhci-esdhc-imx53.3", NULL, esdhc4_mx53_clk)
  1272. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  1273. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  1274. /* i.mx53 has the i.mx35 type sdma */
  1275. _REGISTER_CLOCK("imx35-sdma", NULL, sdma_clk)
  1276. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  1277. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  1278. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  1279. _REGISTER_CLOCK("imx-keypad", NULL, dummy_clk)
  1280. _REGISTER_CLOCK("pata_imx", NULL, pata_clk)
  1281. _REGISTER_CLOCK("imx53-ahci.0", "ahci", sata_clk)
  1282. _REGISTER_CLOCK("imx53-ahci.0", "ahci_phy", ahci_phy_clk)
  1283. _REGISTER_CLOCK("imx53-ahci.0", "ahci_dma", ahci_dma_clk)
  1284. };
  1285. static void clk_tree_init(void)
  1286. {
  1287. u32 reg;
  1288. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  1289. /*
  1290. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  1291. * 8MHz, its derived from lp_apm.
  1292. *
  1293. * FIXME: Verify if true for all boards
  1294. */
  1295. reg = __raw_readl(MXC_CCM_CBCDR);
  1296. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  1297. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  1298. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  1299. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  1300. __raw_writel(reg, MXC_CCM_CBCDR);
  1301. }
  1302. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  1303. unsigned long ckih1, unsigned long ckih2)
  1304. {
  1305. int i;
  1306. external_low_reference = ckil;
  1307. external_high_reference = ckih1;
  1308. ckih2_reference = ckih2;
  1309. oscillator_reference = osc;
  1310. for (i = 0; i < ARRAY_SIZE(mx51_lookups); i++)
  1311. clkdev_add(&mx51_lookups[i]);
  1312. clk_tree_init();
  1313. clk_enable(&cpu_clk);
  1314. clk_enable(&main_bus_clk);
  1315. clk_enable(&iim_clk);
  1316. imx_print_silicon_rev("i.MX51", mx51_revision());
  1317. clk_disable(&iim_clk);
  1318. /* move usb_phy_clk to 24MHz */
  1319. clk_set_parent(&usb_phy1_clk, &osc_clk);
  1320. /* set the usboh3_clk parent to pll2_sw_clk */
  1321. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  1322. /* Set SDHC parents to be PLL2 */
  1323. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1324. clk_set_parent(&esdhc2_clk, &pll2_sw_clk);
  1325. /* set SDHC root clock as 166.25MHZ*/
  1326. clk_set_rate(&esdhc1_clk, 166250000);
  1327. clk_set_rate(&esdhc2_clk, 166250000);
  1328. /* System timer */
  1329. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  1330. MX51_INT_GPT);
  1331. return 0;
  1332. }
  1333. int __init mx53_clocks_init(unsigned long ckil, unsigned long osc,
  1334. unsigned long ckih1, unsigned long ckih2)
  1335. {
  1336. int i;
  1337. external_low_reference = ckil;
  1338. external_high_reference = ckih1;
  1339. ckih2_reference = ckih2;
  1340. oscillator_reference = osc;
  1341. for (i = 0; i < ARRAY_SIZE(mx53_lookups); i++)
  1342. clkdev_add(&mx53_lookups[i]);
  1343. clk_tree_init();
  1344. clk_set_parent(&uart_root_clk, &pll3_sw_clk);
  1345. clk_enable(&cpu_clk);
  1346. clk_enable(&main_bus_clk);
  1347. clk_enable(&iim_clk);
  1348. imx_print_silicon_rev("i.MX53", mx53_revision());
  1349. clk_disable(&iim_clk);
  1350. /* Set SDHC parents to be PLL2 */
  1351. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1352. clk_set_parent(&esdhc3_mx53_clk, &pll2_sw_clk);
  1353. /* set SDHC root clock as 200MHZ*/
  1354. clk_set_rate(&esdhc1_clk, 200000000);
  1355. clk_set_rate(&esdhc3_mx53_clk, 200000000);
  1356. /* System timer */
  1357. mxc_timer_init(&gpt_clk, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR),
  1358. MX53_INT_GPT);
  1359. return 0;
  1360. }
  1361. #ifdef CONFIG_OF
  1362. static void __init clk_get_freq_dt(unsigned long *ckil, unsigned long *osc,
  1363. unsigned long *ckih1, unsigned long *ckih2)
  1364. {
  1365. struct device_node *np;
  1366. /* retrieve the freqency of fixed clocks from device tree */
  1367. for_each_compatible_node(np, NULL, "fixed-clock") {
  1368. u32 rate;
  1369. if (of_property_read_u32(np, "clock-frequency", &rate))
  1370. continue;
  1371. if (of_device_is_compatible(np, "fsl,imx-ckil"))
  1372. *ckil = rate;
  1373. else if (of_device_is_compatible(np, "fsl,imx-osc"))
  1374. *osc = rate;
  1375. else if (of_device_is_compatible(np, "fsl,imx-ckih1"))
  1376. *ckih1 = rate;
  1377. else if (of_device_is_compatible(np, "fsl,imx-ckih2"))
  1378. *ckih2 = rate;
  1379. }
  1380. }
  1381. int __init mx51_clocks_init_dt(void)
  1382. {
  1383. unsigned long ckil, osc, ckih1, ckih2;
  1384. clk_get_freq_dt(&ckil, &osc, &ckih1, &ckih2);
  1385. return mx51_clocks_init(ckil, osc, ckih1, ckih2);
  1386. }
  1387. int __init mx53_clocks_init_dt(void)
  1388. {
  1389. unsigned long ckil, osc, ckih1, ckih2;
  1390. clk_get_freq_dt(&ckil, &osc, &ckih1, &ckih2);
  1391. return mx53_clocks_init(ckil, osc, ckih1, ckih2);
  1392. }
  1393. #endif