clock-imx21.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. * Copyright 2008 Martin Fuzzey, mfuzzey@gmail.com
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  18. * MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/module.h>
  23. #include <linux/clkdev.h>
  24. #include <mach/clock.h>
  25. #include <mach/hardware.h>
  26. #include <mach/common.h>
  27. #include <asm/div64.h>
  28. #define IO_ADDR_CCM(off) (MX21_IO_ADDRESS(MX21_CCM_BASE_ADDR + (off)))
  29. /* Register offsets */
  30. #define CCM_CSCR IO_ADDR_CCM(0x0)
  31. #define CCM_MPCTL0 IO_ADDR_CCM(0x4)
  32. #define CCM_MPCTL1 IO_ADDR_CCM(0x8)
  33. #define CCM_SPCTL0 IO_ADDR_CCM(0xc)
  34. #define CCM_SPCTL1 IO_ADDR_CCM(0x10)
  35. #define CCM_OSC26MCTL IO_ADDR_CCM(0x14)
  36. #define CCM_PCDR0 IO_ADDR_CCM(0x18)
  37. #define CCM_PCDR1 IO_ADDR_CCM(0x1c)
  38. #define CCM_PCCR0 IO_ADDR_CCM(0x20)
  39. #define CCM_PCCR1 IO_ADDR_CCM(0x24)
  40. #define CCM_CCSR IO_ADDR_CCM(0x28)
  41. #define CCM_PMCTL IO_ADDR_CCM(0x2c)
  42. #define CCM_PMCOUNT IO_ADDR_CCM(0x30)
  43. #define CCM_WKGDCTL IO_ADDR_CCM(0x34)
  44. #define CCM_CSCR_PRESC_OFFSET 29
  45. #define CCM_CSCR_PRESC_MASK (0x7 << CCM_CSCR_PRESC_OFFSET)
  46. #define CCM_CSCR_USB_OFFSET 26
  47. #define CCM_CSCR_USB_MASK (0x7 << CCM_CSCR_USB_OFFSET)
  48. #define CCM_CSCR_SD_OFFSET 24
  49. #define CCM_CSCR_SD_MASK (0x3 << CCM_CSCR_SD_OFFSET)
  50. #define CCM_CSCR_SPLLRES (1 << 22)
  51. #define CCM_CSCR_MPLLRES (1 << 21)
  52. #define CCM_CSCR_SSI2_OFFSET 20
  53. #define CCM_CSCR_SSI2 (1 << CCM_CSCR_SSI2_OFFSET)
  54. #define CCM_CSCR_SSI1_OFFSET 19
  55. #define CCM_CSCR_SSI1 (1 << CCM_CSCR_SSI1_OFFSET)
  56. #define CCM_CSCR_FIR_OFFSET 18
  57. #define CCM_CSCR_FIR (1 << CCM_CSCR_FIR_OFFSET)
  58. #define CCM_CSCR_SP (1 << 17)
  59. #define CCM_CSCR_MCU (1 << 16)
  60. #define CCM_CSCR_BCLK_OFFSET 10
  61. #define CCM_CSCR_BCLK_MASK (0xf << CCM_CSCR_BCLK_OFFSET)
  62. #define CCM_CSCR_IPDIV_OFFSET 9
  63. #define CCM_CSCR_IPDIV (1 << CCM_CSCR_IPDIV_OFFSET)
  64. #define CCM_CSCR_OSC26MDIV (1 << 4)
  65. #define CCM_CSCR_OSC26M (1 << 3)
  66. #define CCM_CSCR_FPM (1 << 2)
  67. #define CCM_CSCR_SPEN (1 << 1)
  68. #define CCM_CSCR_MPEN 1
  69. #define CCM_MPCTL0_CPLM (1 << 31)
  70. #define CCM_MPCTL0_PD_OFFSET 26
  71. #define CCM_MPCTL0_PD_MASK (0xf << 26)
  72. #define CCM_MPCTL0_MFD_OFFSET 16
  73. #define CCM_MPCTL0_MFD_MASK (0x3ff << 16)
  74. #define CCM_MPCTL0_MFI_OFFSET 10
  75. #define CCM_MPCTL0_MFI_MASK (0xf << 10)
  76. #define CCM_MPCTL0_MFN_OFFSET 0
  77. #define CCM_MPCTL0_MFN_MASK 0x3ff
  78. #define CCM_MPCTL1_LF (1 << 15)
  79. #define CCM_MPCTL1_BRMO (1 << 6)
  80. #define CCM_SPCTL0_CPLM (1 << 31)
  81. #define CCM_SPCTL0_PD_OFFSET 26
  82. #define CCM_SPCTL0_PD_MASK (0xf << 26)
  83. #define CCM_SPCTL0_MFD_OFFSET 16
  84. #define CCM_SPCTL0_MFD_MASK (0x3ff << 16)
  85. #define CCM_SPCTL0_MFI_OFFSET 10
  86. #define CCM_SPCTL0_MFI_MASK (0xf << 10)
  87. #define CCM_SPCTL0_MFN_OFFSET 0
  88. #define CCM_SPCTL0_MFN_MASK 0x3ff
  89. #define CCM_SPCTL1_LF (1 << 15)
  90. #define CCM_SPCTL1_BRMO (1 << 6)
  91. #define CCM_OSC26MCTL_PEAK_OFFSET 16
  92. #define CCM_OSC26MCTL_PEAK_MASK (0x3 << 16)
  93. #define CCM_OSC26MCTL_AGC_OFFSET 8
  94. #define CCM_OSC26MCTL_AGC_MASK (0x3f << 8)
  95. #define CCM_OSC26MCTL_ANATEST_OFFSET 0
  96. #define CCM_OSC26MCTL_ANATEST_MASK 0x3f
  97. #define CCM_PCDR0_SSI2BAUDDIV_OFFSET 26
  98. #define CCM_PCDR0_SSI2BAUDDIV_MASK (0x3f << 26)
  99. #define CCM_PCDR0_SSI1BAUDDIV_OFFSET 16
  100. #define CCM_PCDR0_SSI1BAUDDIV_MASK (0x3f << 16)
  101. #define CCM_PCDR0_NFCDIV_OFFSET 12
  102. #define CCM_PCDR0_NFCDIV_MASK (0xf << 12)
  103. #define CCM_PCDR0_48MDIV_OFFSET 5
  104. #define CCM_PCDR0_48MDIV_MASK (0x7 << CCM_PCDR0_48MDIV_OFFSET)
  105. #define CCM_PCDR0_FIRIDIV_OFFSET 0
  106. #define CCM_PCDR0_FIRIDIV_MASK 0x1f
  107. #define CCM_PCDR1_PERDIV4_OFFSET 24
  108. #define CCM_PCDR1_PERDIV4_MASK (0x3f << 24)
  109. #define CCM_PCDR1_PERDIV3_OFFSET 16
  110. #define CCM_PCDR1_PERDIV3_MASK (0x3f << 16)
  111. #define CCM_PCDR1_PERDIV2_OFFSET 8
  112. #define CCM_PCDR1_PERDIV2_MASK (0x3f << 8)
  113. #define CCM_PCDR1_PERDIV1_OFFSET 0
  114. #define CCM_PCDR1_PERDIV1_MASK 0x3f
  115. #define CCM_PCCR_HCLK_CSI_OFFSET 31
  116. #define CCM_PCCR_HCLK_CSI_REG CCM_PCCR0
  117. #define CCM_PCCR_HCLK_DMA_OFFSET 30
  118. #define CCM_PCCR_HCLK_DMA_REG CCM_PCCR0
  119. #define CCM_PCCR_HCLK_BROM_OFFSET 28
  120. #define CCM_PCCR_HCLK_BROM_REG CCM_PCCR0
  121. #define CCM_PCCR_HCLK_EMMA_OFFSET 27
  122. #define CCM_PCCR_HCLK_EMMA_REG CCM_PCCR0
  123. #define CCM_PCCR_HCLK_LCDC_OFFSET 26
  124. #define CCM_PCCR_HCLK_LCDC_REG CCM_PCCR0
  125. #define CCM_PCCR_HCLK_SLCDC_OFFSET 25
  126. #define CCM_PCCR_HCLK_SLCDC_REG CCM_PCCR0
  127. #define CCM_PCCR_HCLK_USBOTG_OFFSET 24
  128. #define CCM_PCCR_HCLK_USBOTG_REG CCM_PCCR0
  129. #define CCM_PCCR_HCLK_BMI_OFFSET 23
  130. #define CCM_PCCR_BMI_MASK (1 << CCM_PCCR_BMI_MASK)
  131. #define CCM_PCCR_HCLK_BMI_REG CCM_PCCR0
  132. #define CCM_PCCR_PERCLK4_OFFSET 22
  133. #define CCM_PCCR_PERCLK4_REG CCM_PCCR0
  134. #define CCM_PCCR_SLCDC_OFFSET 21
  135. #define CCM_PCCR_SLCDC_REG CCM_PCCR0
  136. #define CCM_PCCR_FIRI_BAUD_OFFSET 20
  137. #define CCM_PCCR_FIRI_BAUD_MASK (1 << CCM_PCCR_FIRI_BAUD_MASK)
  138. #define CCM_PCCR_FIRI_BAUD_REG CCM_PCCR0
  139. #define CCM_PCCR_NFC_OFFSET 19
  140. #define CCM_PCCR_NFC_REG CCM_PCCR0
  141. #define CCM_PCCR_LCDC_OFFSET 18
  142. #define CCM_PCCR_LCDC_REG CCM_PCCR0
  143. #define CCM_PCCR_SSI1_BAUD_OFFSET 17
  144. #define CCM_PCCR_SSI1_BAUD_REG CCM_PCCR0
  145. #define CCM_PCCR_SSI2_BAUD_OFFSET 16
  146. #define CCM_PCCR_SSI2_BAUD_REG CCM_PCCR0
  147. #define CCM_PCCR_EMMA_OFFSET 15
  148. #define CCM_PCCR_EMMA_REG CCM_PCCR0
  149. #define CCM_PCCR_USBOTG_OFFSET 14
  150. #define CCM_PCCR_USBOTG_REG CCM_PCCR0
  151. #define CCM_PCCR_DMA_OFFSET 13
  152. #define CCM_PCCR_DMA_REG CCM_PCCR0
  153. #define CCM_PCCR_I2C1_OFFSET 12
  154. #define CCM_PCCR_I2C1_REG CCM_PCCR0
  155. #define CCM_PCCR_GPIO_OFFSET 11
  156. #define CCM_PCCR_GPIO_REG CCM_PCCR0
  157. #define CCM_PCCR_SDHC2_OFFSET 10
  158. #define CCM_PCCR_SDHC2_REG CCM_PCCR0
  159. #define CCM_PCCR_SDHC1_OFFSET 9
  160. #define CCM_PCCR_SDHC1_REG CCM_PCCR0
  161. #define CCM_PCCR_FIRI_OFFSET 8
  162. #define CCM_PCCR_FIRI_MASK (1 << CCM_PCCR_BAUD_MASK)
  163. #define CCM_PCCR_FIRI_REG CCM_PCCR0
  164. #define CCM_PCCR_SSI2_IPG_OFFSET 7
  165. #define CCM_PCCR_SSI2_REG CCM_PCCR0
  166. #define CCM_PCCR_SSI1_IPG_OFFSET 6
  167. #define CCM_PCCR_SSI1_REG CCM_PCCR0
  168. #define CCM_PCCR_CSPI2_OFFSET 5
  169. #define CCM_PCCR_CSPI2_REG CCM_PCCR0
  170. #define CCM_PCCR_CSPI1_OFFSET 4
  171. #define CCM_PCCR_CSPI1_REG CCM_PCCR0
  172. #define CCM_PCCR_UART4_OFFSET 3
  173. #define CCM_PCCR_UART4_REG CCM_PCCR0
  174. #define CCM_PCCR_UART3_OFFSET 2
  175. #define CCM_PCCR_UART3_REG CCM_PCCR0
  176. #define CCM_PCCR_UART2_OFFSET 1
  177. #define CCM_PCCR_UART2_REG CCM_PCCR0
  178. #define CCM_PCCR_UART1_OFFSET 0
  179. #define CCM_PCCR_UART1_REG CCM_PCCR0
  180. #define CCM_PCCR_OWIRE_OFFSET 31
  181. #define CCM_PCCR_OWIRE_REG CCM_PCCR1
  182. #define CCM_PCCR_KPP_OFFSET 30
  183. #define CCM_PCCR_KPP_REG CCM_PCCR1
  184. #define CCM_PCCR_RTC_OFFSET 29
  185. #define CCM_PCCR_RTC_REG CCM_PCCR1
  186. #define CCM_PCCR_PWM_OFFSET 28
  187. #define CCM_PCCR_PWM_REG CCM_PCCR1
  188. #define CCM_PCCR_GPT3_OFFSET 27
  189. #define CCM_PCCR_GPT3_REG CCM_PCCR1
  190. #define CCM_PCCR_GPT2_OFFSET 26
  191. #define CCM_PCCR_GPT2_REG CCM_PCCR1
  192. #define CCM_PCCR_GPT1_OFFSET 25
  193. #define CCM_PCCR_GPT1_REG CCM_PCCR1
  194. #define CCM_PCCR_WDT_OFFSET 24
  195. #define CCM_PCCR_WDT_REG CCM_PCCR1
  196. #define CCM_PCCR_CSPI3_OFFSET 23
  197. #define CCM_PCCR_CSPI3_REG CCM_PCCR1
  198. #define CCM_PCCR_CSPI1_MASK (1 << CCM_PCCR_CSPI1_OFFSET)
  199. #define CCM_PCCR_CSPI2_MASK (1 << CCM_PCCR_CSPI2_OFFSET)
  200. #define CCM_PCCR_CSPI3_MASK (1 << CCM_PCCR_CSPI3_OFFSET)
  201. #define CCM_PCCR_DMA_MASK (1 << CCM_PCCR_DMA_OFFSET)
  202. #define CCM_PCCR_EMMA_MASK (1 << CCM_PCCR_EMMA_OFFSET)
  203. #define CCM_PCCR_GPIO_MASK (1 << CCM_PCCR_GPIO_OFFSET)
  204. #define CCM_PCCR_GPT1_MASK (1 << CCM_PCCR_GPT1_OFFSET)
  205. #define CCM_PCCR_GPT2_MASK (1 << CCM_PCCR_GPT2_OFFSET)
  206. #define CCM_PCCR_GPT3_MASK (1 << CCM_PCCR_GPT3_OFFSET)
  207. #define CCM_PCCR_HCLK_BROM_MASK (1 << CCM_PCCR_HCLK_BROM_OFFSET)
  208. #define CCM_PCCR_HCLK_CSI_MASK (1 << CCM_PCCR_HCLK_CSI_OFFSET)
  209. #define CCM_PCCR_HCLK_DMA_MASK (1 << CCM_PCCR_HCLK_DMA_OFFSET)
  210. #define CCM_PCCR_HCLK_EMMA_MASK (1 << CCM_PCCR_HCLK_EMMA_OFFSET)
  211. #define CCM_PCCR_HCLK_LCDC_MASK (1 << CCM_PCCR_HCLK_LCDC_OFFSET)
  212. #define CCM_PCCR_HCLK_SLCDC_MASK (1 << CCM_PCCR_HCLK_SLCDC_OFFSET)
  213. #define CCM_PCCR_HCLK_USBOTG_MASK (1 << CCM_PCCR_HCLK_USBOTG_OFFSET)
  214. #define CCM_PCCR_I2C1_MASK (1 << CCM_PCCR_I2C1_OFFSET)
  215. #define CCM_PCCR_KPP_MASK (1 << CCM_PCCR_KPP_OFFSET)
  216. #define CCM_PCCR_LCDC_MASK (1 << CCM_PCCR_LCDC_OFFSET)
  217. #define CCM_PCCR_NFC_MASK (1 << CCM_PCCR_NFC_OFFSET)
  218. #define CCM_PCCR_OWIRE_MASK (1 << CCM_PCCR_OWIRE_OFFSET)
  219. #define CCM_PCCR_PERCLK4_MASK (1 << CCM_PCCR_PERCLK4_OFFSET)
  220. #define CCM_PCCR_PWM_MASK (1 << CCM_PCCR_PWM_OFFSET)
  221. #define CCM_PCCR_RTC_MASK (1 << CCM_PCCR_RTC_OFFSET)
  222. #define CCM_PCCR_SDHC1_MASK (1 << CCM_PCCR_SDHC1_OFFSET)
  223. #define CCM_PCCR_SDHC2_MASK (1 << CCM_PCCR_SDHC2_OFFSET)
  224. #define CCM_PCCR_SLCDC_MASK (1 << CCM_PCCR_SLCDC_OFFSET)
  225. #define CCM_PCCR_SSI1_BAUD_MASK (1 << CCM_PCCR_SSI1_BAUD_OFFSET)
  226. #define CCM_PCCR_SSI1_IPG_MASK (1 << CCM_PCCR_SSI1_IPG_OFFSET)
  227. #define CCM_PCCR_SSI2_BAUD_MASK (1 << CCM_PCCR_SSI2_BAUD_OFFSET)
  228. #define CCM_PCCR_SSI2_IPG_MASK (1 << CCM_PCCR_SSI2_IPG_OFFSET)
  229. #define CCM_PCCR_UART1_MASK (1 << CCM_PCCR_UART1_OFFSET)
  230. #define CCM_PCCR_UART2_MASK (1 << CCM_PCCR_UART2_OFFSET)
  231. #define CCM_PCCR_UART3_MASK (1 << CCM_PCCR_UART3_OFFSET)
  232. #define CCM_PCCR_UART4_MASK (1 << CCM_PCCR_UART4_OFFSET)
  233. #define CCM_PCCR_USBOTG_MASK (1 << CCM_PCCR_USBOTG_OFFSET)
  234. #define CCM_PCCR_WDT_MASK (1 << CCM_PCCR_WDT_OFFSET)
  235. #define CCM_CCSR_32KSR (1 << 15)
  236. #define CCM_CCSR_CLKMODE1 (1 << 9)
  237. #define CCM_CCSR_CLKMODE0 (1 << 8)
  238. #define CCM_CCSR_CLKOSEL_OFFSET 0
  239. #define CCM_CCSR_CLKOSEL_MASK 0x1f
  240. #define SYS_FMCR 0x14 /* Functional Muxing Control Reg */
  241. #define SYS_CHIP_ID 0x00 /* The offset of CHIP ID register */
  242. static int _clk_enable(struct clk *clk)
  243. {
  244. u32 reg;
  245. reg = __raw_readl(clk->enable_reg);
  246. reg |= 1 << clk->enable_shift;
  247. __raw_writel(reg, clk->enable_reg);
  248. return 0;
  249. }
  250. static void _clk_disable(struct clk *clk)
  251. {
  252. u32 reg;
  253. reg = __raw_readl(clk->enable_reg);
  254. reg &= ~(1 << clk->enable_shift);
  255. __raw_writel(reg, clk->enable_reg);
  256. }
  257. static unsigned long _clk_generic_round_rate(struct clk *clk,
  258. unsigned long rate,
  259. u32 max_divisor)
  260. {
  261. u32 div;
  262. unsigned long parent_rate;
  263. parent_rate = clk_get_rate(clk->parent);
  264. div = parent_rate / rate;
  265. if (parent_rate % rate)
  266. div++;
  267. if (div > max_divisor)
  268. div = max_divisor;
  269. return parent_rate / div;
  270. }
  271. static int _clk_spll_enable(struct clk *clk)
  272. {
  273. u32 reg;
  274. reg = __raw_readl(CCM_CSCR);
  275. reg |= CCM_CSCR_SPEN;
  276. __raw_writel(reg, CCM_CSCR);
  277. while ((__raw_readl(CCM_SPCTL1) & CCM_SPCTL1_LF) == 0)
  278. ;
  279. return 0;
  280. }
  281. static void _clk_spll_disable(struct clk *clk)
  282. {
  283. u32 reg;
  284. reg = __raw_readl(CCM_CSCR);
  285. reg &= ~CCM_CSCR_SPEN;
  286. __raw_writel(reg, CCM_CSCR);
  287. }
  288. #define CSCR() (__raw_readl(CCM_CSCR))
  289. #define PCDR0() (__raw_readl(CCM_PCDR0))
  290. #define PCDR1() (__raw_readl(CCM_PCDR1))
  291. static unsigned long _clk_perclkx_round_rate(struct clk *clk,
  292. unsigned long rate)
  293. {
  294. return _clk_generic_round_rate(clk, rate, 64);
  295. }
  296. static int _clk_perclkx_set_rate(struct clk *clk, unsigned long rate)
  297. {
  298. u32 reg;
  299. u32 div;
  300. unsigned long parent_rate;
  301. parent_rate = clk_get_rate(clk->parent);
  302. if (clk->id < 0 || clk->id > 3)
  303. return -EINVAL;
  304. div = parent_rate / rate;
  305. if (div > 64 || div < 1 || ((parent_rate / div) != rate))
  306. return -EINVAL;
  307. div--;
  308. reg =
  309. __raw_readl(CCM_PCDR1) & ~(CCM_PCDR1_PERDIV1_MASK <<
  310. (clk->id << 3));
  311. reg |= div << (clk->id << 3);
  312. __raw_writel(reg, CCM_PCDR1);
  313. return 0;
  314. }
  315. static unsigned long _clk_usb_recalc(struct clk *clk)
  316. {
  317. unsigned long usb_pdf;
  318. unsigned long parent_rate;
  319. parent_rate = clk_get_rate(clk->parent);
  320. usb_pdf = (CSCR() & CCM_CSCR_USB_MASK) >> CCM_CSCR_USB_OFFSET;
  321. return parent_rate / (usb_pdf + 1U);
  322. }
  323. static unsigned long _clk_usb_round_rate(struct clk *clk,
  324. unsigned long rate)
  325. {
  326. return _clk_generic_round_rate(clk, rate, 8);
  327. }
  328. static int _clk_usb_set_rate(struct clk *clk, unsigned long rate)
  329. {
  330. u32 reg;
  331. u32 div;
  332. unsigned long parent_rate;
  333. parent_rate = clk_get_rate(clk->parent);
  334. div = parent_rate / rate;
  335. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  336. return -EINVAL;
  337. div--;
  338. reg = CSCR() & ~CCM_CSCR_USB_MASK;
  339. reg |= div << CCM_CSCR_USB_OFFSET;
  340. __raw_writel(reg, CCM_CSCR);
  341. return 0;
  342. }
  343. static unsigned long _clk_ssix_recalc(struct clk *clk, unsigned long pdf)
  344. {
  345. unsigned long parent_rate;
  346. parent_rate = clk_get_rate(clk->parent);
  347. pdf = (pdf < 2) ? 124UL : pdf; /* MX21 & MX27 TO1 */
  348. return 2UL * parent_rate / pdf;
  349. }
  350. static unsigned long _clk_ssi1_recalc(struct clk *clk)
  351. {
  352. return _clk_ssix_recalc(clk,
  353. (PCDR0() & CCM_PCDR0_SSI1BAUDDIV_MASK)
  354. >> CCM_PCDR0_SSI1BAUDDIV_OFFSET);
  355. }
  356. static unsigned long _clk_ssi2_recalc(struct clk *clk)
  357. {
  358. return _clk_ssix_recalc(clk,
  359. (PCDR0() & CCM_PCDR0_SSI2BAUDDIV_MASK) >>
  360. CCM_PCDR0_SSI2BAUDDIV_OFFSET);
  361. }
  362. static unsigned long _clk_nfc_recalc(struct clk *clk)
  363. {
  364. unsigned long nfc_pdf;
  365. unsigned long parent_rate;
  366. parent_rate = clk_get_rate(clk->parent);
  367. nfc_pdf = (PCDR0() & CCM_PCDR0_NFCDIV_MASK)
  368. >> CCM_PCDR0_NFCDIV_OFFSET;
  369. return parent_rate / (nfc_pdf + 1);
  370. }
  371. static unsigned long _clk_parent_round_rate(struct clk *clk, unsigned long rate)
  372. {
  373. return clk->parent->round_rate(clk->parent, rate);
  374. }
  375. static int _clk_parent_set_rate(struct clk *clk, unsigned long rate)
  376. {
  377. return clk->parent->set_rate(clk->parent, rate);
  378. }
  379. static unsigned long external_high_reference; /* in Hz */
  380. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  381. {
  382. return external_high_reference;
  383. }
  384. /*
  385. * the high frequency external clock reference
  386. * Default case is 26MHz.
  387. */
  388. static struct clk ckih_clk = {
  389. .get_rate = get_high_reference_clock_rate,
  390. };
  391. static unsigned long external_low_reference; /* in Hz */
  392. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  393. {
  394. return external_low_reference;
  395. }
  396. /*
  397. * the low frequency external clock reference
  398. * Default case is 32.768kHz.
  399. */
  400. static struct clk ckil_clk = {
  401. .get_rate = get_low_reference_clock_rate,
  402. };
  403. static unsigned long _clk_fpm_recalc(struct clk *clk)
  404. {
  405. return clk_get_rate(clk->parent) * 512;
  406. }
  407. /* Output of frequency pre multiplier */
  408. static struct clk fpm_clk = {
  409. .parent = &ckil_clk,
  410. .get_rate = _clk_fpm_recalc,
  411. };
  412. static unsigned long get_mpll_clk(struct clk *clk)
  413. {
  414. uint32_t reg;
  415. unsigned long ref_clk;
  416. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  417. unsigned long long temp;
  418. ref_clk = clk_get_rate(clk->parent);
  419. reg = __raw_readl(CCM_MPCTL0);
  420. pdf = (reg & CCM_MPCTL0_PD_MASK) >> CCM_MPCTL0_PD_OFFSET;
  421. mfd = (reg & CCM_MPCTL0_MFD_MASK) >> CCM_MPCTL0_MFD_OFFSET;
  422. mfi = (reg & CCM_MPCTL0_MFI_MASK) >> CCM_MPCTL0_MFI_OFFSET;
  423. mfn = (reg & CCM_MPCTL0_MFN_MASK) >> CCM_MPCTL0_MFN_OFFSET;
  424. mfi = (mfi <= 5) ? 5 : mfi;
  425. temp = 2LL * ref_clk * mfn;
  426. do_div(temp, mfd + 1);
  427. temp = 2LL * ref_clk * mfi + temp;
  428. do_div(temp, pdf + 1);
  429. return (unsigned long)temp;
  430. }
  431. static struct clk mpll_clk = {
  432. .parent = &ckih_clk,
  433. .get_rate = get_mpll_clk,
  434. };
  435. static unsigned long _clk_fclk_get_rate(struct clk *clk)
  436. {
  437. unsigned long parent_rate;
  438. u32 div;
  439. div = (CSCR() & CCM_CSCR_PRESC_MASK) >> CCM_CSCR_PRESC_OFFSET;
  440. parent_rate = clk_get_rate(clk->parent);
  441. return parent_rate / (div+1);
  442. }
  443. static struct clk fclk_clk = {
  444. .parent = &mpll_clk,
  445. .get_rate = _clk_fclk_get_rate
  446. };
  447. static unsigned long get_spll_clk(struct clk *clk)
  448. {
  449. uint32_t reg;
  450. unsigned long ref_clk;
  451. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  452. unsigned long long temp;
  453. ref_clk = clk_get_rate(clk->parent);
  454. reg = __raw_readl(CCM_SPCTL0);
  455. pdf = (reg & CCM_SPCTL0_PD_MASK) >> CCM_SPCTL0_PD_OFFSET;
  456. mfd = (reg & CCM_SPCTL0_MFD_MASK) >> CCM_SPCTL0_MFD_OFFSET;
  457. mfi = (reg & CCM_SPCTL0_MFI_MASK) >> CCM_SPCTL0_MFI_OFFSET;
  458. mfn = (reg & CCM_SPCTL0_MFN_MASK) >> CCM_SPCTL0_MFN_OFFSET;
  459. mfi = (mfi <= 5) ? 5 : mfi;
  460. temp = 2LL * ref_clk * mfn;
  461. do_div(temp, mfd + 1);
  462. temp = 2LL * ref_clk * mfi + temp;
  463. do_div(temp, pdf + 1);
  464. return (unsigned long)temp;
  465. }
  466. static struct clk spll_clk = {
  467. .parent = &ckih_clk,
  468. .get_rate = get_spll_clk,
  469. .enable = _clk_spll_enable,
  470. .disable = _clk_spll_disable,
  471. };
  472. static unsigned long get_hclk_clk(struct clk *clk)
  473. {
  474. unsigned long rate;
  475. unsigned long bclk_pdf;
  476. bclk_pdf = (CSCR() & CCM_CSCR_BCLK_MASK)
  477. >> CCM_CSCR_BCLK_OFFSET;
  478. rate = clk_get_rate(clk->parent);
  479. return rate / (bclk_pdf + 1);
  480. }
  481. static struct clk hclk_clk = {
  482. .parent = &fclk_clk,
  483. .get_rate = get_hclk_clk,
  484. };
  485. static unsigned long get_ipg_clk(struct clk *clk)
  486. {
  487. unsigned long rate;
  488. unsigned long ipg_pdf;
  489. ipg_pdf = (CSCR() & CCM_CSCR_IPDIV) >> CCM_CSCR_IPDIV_OFFSET;
  490. rate = clk_get_rate(clk->parent);
  491. return rate / (ipg_pdf + 1);
  492. }
  493. static struct clk ipg_clk = {
  494. .parent = &hclk_clk,
  495. .get_rate = get_ipg_clk,
  496. };
  497. static unsigned long _clk_perclkx_recalc(struct clk *clk)
  498. {
  499. unsigned long perclk_pdf;
  500. unsigned long parent_rate;
  501. parent_rate = clk_get_rate(clk->parent);
  502. if (clk->id < 0 || clk->id > 3)
  503. return 0;
  504. perclk_pdf = (PCDR1() >> (clk->id << 3)) & CCM_PCDR1_PERDIV1_MASK;
  505. return parent_rate / (perclk_pdf + 1);
  506. }
  507. static struct clk per_clk[] = {
  508. {
  509. .id = 0,
  510. .parent = &mpll_clk,
  511. .get_rate = _clk_perclkx_recalc,
  512. }, {
  513. .id = 1,
  514. .parent = &mpll_clk,
  515. .get_rate = _clk_perclkx_recalc,
  516. }, {
  517. .id = 2,
  518. .parent = &mpll_clk,
  519. .round_rate = _clk_perclkx_round_rate,
  520. .set_rate = _clk_perclkx_set_rate,
  521. .get_rate = _clk_perclkx_recalc,
  522. /* Enable/Disable done via lcd_clkc[1] */
  523. }, {
  524. .id = 3,
  525. .parent = &mpll_clk,
  526. .round_rate = _clk_perclkx_round_rate,
  527. .set_rate = _clk_perclkx_set_rate,
  528. .get_rate = _clk_perclkx_recalc,
  529. /* Enable/Disable done via csi_clk[1] */
  530. },
  531. };
  532. static struct clk uart_ipg_clk[];
  533. static struct clk uart_clk[] = {
  534. {
  535. .id = 0,
  536. .parent = &per_clk[0],
  537. .secondary = &uart_ipg_clk[0],
  538. }, {
  539. .id = 1,
  540. .parent = &per_clk[0],
  541. .secondary = &uart_ipg_clk[1],
  542. }, {
  543. .id = 2,
  544. .parent = &per_clk[0],
  545. .secondary = &uart_ipg_clk[2],
  546. }, {
  547. .id = 3,
  548. .parent = &per_clk[0],
  549. .secondary = &uart_ipg_clk[3],
  550. },
  551. };
  552. static struct clk uart_ipg_clk[] = {
  553. {
  554. .id = 0,
  555. .parent = &ipg_clk,
  556. .enable = _clk_enable,
  557. .enable_reg = CCM_PCCR_UART1_REG,
  558. .enable_shift = CCM_PCCR_UART1_OFFSET,
  559. .disable = _clk_disable,
  560. }, {
  561. .id = 1,
  562. .parent = &ipg_clk,
  563. .enable = _clk_enable,
  564. .enable_reg = CCM_PCCR_UART2_REG,
  565. .enable_shift = CCM_PCCR_UART2_OFFSET,
  566. .disable = _clk_disable,
  567. }, {
  568. .id = 2,
  569. .parent = &ipg_clk,
  570. .enable = _clk_enable,
  571. .enable_reg = CCM_PCCR_UART3_REG,
  572. .enable_shift = CCM_PCCR_UART3_OFFSET,
  573. .disable = _clk_disable,
  574. }, {
  575. .id = 3,
  576. .parent = &ipg_clk,
  577. .enable = _clk_enable,
  578. .enable_reg = CCM_PCCR_UART4_REG,
  579. .enable_shift = CCM_PCCR_UART4_OFFSET,
  580. .disable = _clk_disable,
  581. },
  582. };
  583. static struct clk gpt_ipg_clk[];
  584. static struct clk gpt_clk[] = {
  585. {
  586. .id = 0,
  587. .parent = &per_clk[0],
  588. .secondary = &gpt_ipg_clk[0],
  589. }, {
  590. .id = 1,
  591. .parent = &per_clk[0],
  592. .secondary = &gpt_ipg_clk[1],
  593. }, {
  594. .id = 2,
  595. .parent = &per_clk[0],
  596. .secondary = &gpt_ipg_clk[2],
  597. },
  598. };
  599. static struct clk gpt_ipg_clk[] = {
  600. {
  601. .id = 0,
  602. .parent = &ipg_clk,
  603. .enable = _clk_enable,
  604. .enable_reg = CCM_PCCR_GPT1_REG,
  605. .enable_shift = CCM_PCCR_GPT1_OFFSET,
  606. .disable = _clk_disable,
  607. }, {
  608. .id = 1,
  609. .parent = &ipg_clk,
  610. .enable = _clk_enable,
  611. .enable_reg = CCM_PCCR_GPT2_REG,
  612. .enable_shift = CCM_PCCR_GPT2_OFFSET,
  613. .disable = _clk_disable,
  614. }, {
  615. .id = 2,
  616. .parent = &ipg_clk,
  617. .enable = _clk_enable,
  618. .enable_reg = CCM_PCCR_GPT3_REG,
  619. .enable_shift = CCM_PCCR_GPT3_OFFSET,
  620. .disable = _clk_disable,
  621. },
  622. };
  623. static struct clk pwm_clk[] = {
  624. {
  625. .parent = &per_clk[0],
  626. .secondary = &pwm_clk[1],
  627. }, {
  628. .parent = &ipg_clk,
  629. .enable = _clk_enable,
  630. .enable_reg = CCM_PCCR_PWM_REG,
  631. .enable_shift = CCM_PCCR_PWM_OFFSET,
  632. .disable = _clk_disable,
  633. },
  634. };
  635. static struct clk sdhc_ipg_clk[];
  636. static struct clk sdhc_clk[] = {
  637. {
  638. .id = 0,
  639. .parent = &per_clk[1],
  640. .secondary = &sdhc_ipg_clk[0],
  641. }, {
  642. .id = 1,
  643. .parent = &per_clk[1],
  644. .secondary = &sdhc_ipg_clk[1],
  645. },
  646. };
  647. static struct clk sdhc_ipg_clk[] = {
  648. {
  649. .id = 0,
  650. .parent = &ipg_clk,
  651. .enable = _clk_enable,
  652. .enable_reg = CCM_PCCR_SDHC1_REG,
  653. .enable_shift = CCM_PCCR_SDHC1_OFFSET,
  654. .disable = _clk_disable,
  655. }, {
  656. .id = 1,
  657. .parent = &ipg_clk,
  658. .enable = _clk_enable,
  659. .enable_reg = CCM_PCCR_SDHC2_REG,
  660. .enable_shift = CCM_PCCR_SDHC2_OFFSET,
  661. .disable = _clk_disable,
  662. },
  663. };
  664. static struct clk cspi_ipg_clk[];
  665. static struct clk cspi_clk[] = {
  666. {
  667. .id = 0,
  668. .parent = &per_clk[1],
  669. .secondary = &cspi_ipg_clk[0],
  670. }, {
  671. .id = 1,
  672. .parent = &per_clk[1],
  673. .secondary = &cspi_ipg_clk[1],
  674. }, {
  675. .id = 2,
  676. .parent = &per_clk[1],
  677. .secondary = &cspi_ipg_clk[2],
  678. },
  679. };
  680. static struct clk cspi_ipg_clk[] = {
  681. {
  682. .id = 0,
  683. .parent = &ipg_clk,
  684. .enable = _clk_enable,
  685. .enable_reg = CCM_PCCR_CSPI1_REG,
  686. .enable_shift = CCM_PCCR_CSPI1_OFFSET,
  687. .disable = _clk_disable,
  688. }, {
  689. .id = 1,
  690. .parent = &ipg_clk,
  691. .enable = _clk_enable,
  692. .enable_reg = CCM_PCCR_CSPI2_REG,
  693. .enable_shift = CCM_PCCR_CSPI2_OFFSET,
  694. .disable = _clk_disable,
  695. }, {
  696. .id = 3,
  697. .parent = &ipg_clk,
  698. .enable = _clk_enable,
  699. .enable_reg = CCM_PCCR_CSPI3_REG,
  700. .enable_shift = CCM_PCCR_CSPI3_OFFSET,
  701. .disable = _clk_disable,
  702. },
  703. };
  704. static struct clk lcdc_clk[] = {
  705. {
  706. .parent = &per_clk[2],
  707. .secondary = &lcdc_clk[1],
  708. .round_rate = _clk_parent_round_rate,
  709. .set_rate = _clk_parent_set_rate,
  710. }, {
  711. .parent = &ipg_clk,
  712. .secondary = &lcdc_clk[2],
  713. .enable = _clk_enable,
  714. .enable_reg = CCM_PCCR_LCDC_REG,
  715. .enable_shift = CCM_PCCR_LCDC_OFFSET,
  716. .disable = _clk_disable,
  717. }, {
  718. .parent = &hclk_clk,
  719. .enable = _clk_enable,
  720. .enable_reg = CCM_PCCR_HCLK_LCDC_REG,
  721. .enable_shift = CCM_PCCR_HCLK_LCDC_OFFSET,
  722. .disable = _clk_disable,
  723. },
  724. };
  725. static struct clk csi_clk[] = {
  726. {
  727. .parent = &per_clk[3],
  728. .secondary = &csi_clk[1],
  729. .round_rate = _clk_parent_round_rate,
  730. .set_rate = _clk_parent_set_rate,
  731. }, {
  732. .parent = &hclk_clk,
  733. .enable = _clk_enable,
  734. .enable_reg = CCM_PCCR_HCLK_CSI_REG,
  735. .enable_shift = CCM_PCCR_HCLK_CSI_OFFSET,
  736. .disable = _clk_disable,
  737. },
  738. };
  739. static struct clk usb_clk[] = {
  740. {
  741. .parent = &spll_clk,
  742. .secondary = &usb_clk[1],
  743. .get_rate = _clk_usb_recalc,
  744. .enable = _clk_enable,
  745. .enable_reg = CCM_PCCR_USBOTG_REG,
  746. .enable_shift = CCM_PCCR_USBOTG_OFFSET,
  747. .disable = _clk_disable,
  748. .round_rate = _clk_usb_round_rate,
  749. .set_rate = _clk_usb_set_rate,
  750. }, {
  751. .parent = &hclk_clk,
  752. .enable = _clk_enable,
  753. .enable_reg = CCM_PCCR_HCLK_USBOTG_REG,
  754. .enable_shift = CCM_PCCR_HCLK_USBOTG_OFFSET,
  755. .disable = _clk_disable,
  756. }
  757. };
  758. static struct clk ssi_ipg_clk[];
  759. static struct clk ssi_clk[] = {
  760. {
  761. .id = 0,
  762. .parent = &mpll_clk,
  763. .secondary = &ssi_ipg_clk[0],
  764. .get_rate = _clk_ssi1_recalc,
  765. .enable = _clk_enable,
  766. .enable_reg = CCM_PCCR_SSI1_BAUD_REG,
  767. .enable_shift = CCM_PCCR_SSI1_BAUD_OFFSET,
  768. .disable = _clk_disable,
  769. }, {
  770. .id = 1,
  771. .parent = &mpll_clk,
  772. .secondary = &ssi_ipg_clk[1],
  773. .get_rate = _clk_ssi2_recalc,
  774. .enable = _clk_enable,
  775. .enable_reg = CCM_PCCR_SSI2_BAUD_REG,
  776. .enable_shift = CCM_PCCR_SSI2_BAUD_OFFSET,
  777. .disable = _clk_disable,
  778. },
  779. };
  780. static struct clk ssi_ipg_clk[] = {
  781. {
  782. .id = 0,
  783. .parent = &ipg_clk,
  784. .enable = _clk_enable,
  785. .enable_reg = CCM_PCCR_SSI1_REG,
  786. .enable_shift = CCM_PCCR_SSI1_IPG_OFFSET,
  787. .disable = _clk_disable,
  788. }, {
  789. .id = 1,
  790. .parent = &ipg_clk,
  791. .enable = _clk_enable,
  792. .enable_reg = CCM_PCCR_SSI2_REG,
  793. .enable_shift = CCM_PCCR_SSI2_IPG_OFFSET,
  794. .disable = _clk_disable,
  795. },
  796. };
  797. static struct clk nfc_clk = {
  798. .parent = &fclk_clk,
  799. .get_rate = _clk_nfc_recalc,
  800. .enable = _clk_enable,
  801. .enable_reg = CCM_PCCR_NFC_REG,
  802. .enable_shift = CCM_PCCR_NFC_OFFSET,
  803. .disable = _clk_disable,
  804. };
  805. static struct clk dma_clk[] = {
  806. {
  807. .parent = &hclk_clk,
  808. .enable = _clk_enable,
  809. .enable_reg = CCM_PCCR_DMA_REG,
  810. .enable_shift = CCM_PCCR_DMA_OFFSET,
  811. .disable = _clk_disable,
  812. .secondary = &dma_clk[1],
  813. }, {
  814. .enable = _clk_enable,
  815. .enable_reg = CCM_PCCR_HCLK_DMA_REG,
  816. .enable_shift = CCM_PCCR_HCLK_DMA_OFFSET,
  817. .disable = _clk_disable,
  818. },
  819. };
  820. static struct clk brom_clk = {
  821. .parent = &hclk_clk,
  822. .enable = _clk_enable,
  823. .enable_reg = CCM_PCCR_HCLK_BROM_REG,
  824. .enable_shift = CCM_PCCR_HCLK_BROM_OFFSET,
  825. .disable = _clk_disable,
  826. };
  827. static struct clk emma_clk[] = {
  828. {
  829. .parent = &hclk_clk,
  830. .enable = _clk_enable,
  831. .enable_reg = CCM_PCCR_EMMA_REG,
  832. .enable_shift = CCM_PCCR_EMMA_OFFSET,
  833. .disable = _clk_disable,
  834. .secondary = &emma_clk[1],
  835. }, {
  836. .enable = _clk_enable,
  837. .enable_reg = CCM_PCCR_HCLK_EMMA_REG,
  838. .enable_shift = CCM_PCCR_HCLK_EMMA_OFFSET,
  839. .disable = _clk_disable,
  840. }
  841. };
  842. static struct clk slcdc_clk[] = {
  843. {
  844. .parent = &hclk_clk,
  845. .enable = _clk_enable,
  846. .enable_reg = CCM_PCCR_SLCDC_REG,
  847. .enable_shift = CCM_PCCR_SLCDC_OFFSET,
  848. .disable = _clk_disable,
  849. .secondary = &slcdc_clk[1],
  850. }, {
  851. .enable = _clk_enable,
  852. .enable_reg = CCM_PCCR_HCLK_SLCDC_REG,
  853. .enable_shift = CCM_PCCR_HCLK_SLCDC_OFFSET,
  854. .disable = _clk_disable,
  855. }
  856. };
  857. static struct clk wdog_clk = {
  858. .parent = &ipg_clk,
  859. .enable = _clk_enable,
  860. .enable_reg = CCM_PCCR_WDT_REG,
  861. .enable_shift = CCM_PCCR_WDT_OFFSET,
  862. .disable = _clk_disable,
  863. };
  864. static struct clk gpio_clk = {
  865. .parent = &ipg_clk,
  866. .enable = _clk_enable,
  867. .enable_reg = CCM_PCCR_GPIO_REG,
  868. .enable_shift = CCM_PCCR_GPIO_OFFSET,
  869. .disable = _clk_disable,
  870. };
  871. static struct clk i2c_clk = {
  872. .id = 0,
  873. .parent = &ipg_clk,
  874. .enable = _clk_enable,
  875. .enable_reg = CCM_PCCR_I2C1_REG,
  876. .enable_shift = CCM_PCCR_I2C1_OFFSET,
  877. .disable = _clk_disable,
  878. };
  879. static struct clk kpp_clk = {
  880. .parent = &ipg_clk,
  881. .enable = _clk_enable,
  882. .enable_reg = CCM_PCCR_KPP_REG,
  883. .enable_shift = CCM_PCCR_KPP_OFFSET,
  884. .disable = _clk_disable,
  885. };
  886. static struct clk owire_clk = {
  887. .parent = &ipg_clk,
  888. .enable = _clk_enable,
  889. .enable_reg = CCM_PCCR_OWIRE_REG,
  890. .enable_shift = CCM_PCCR_OWIRE_OFFSET,
  891. .disable = _clk_disable,
  892. };
  893. static struct clk rtc_clk = {
  894. .parent = &ipg_clk,
  895. .enable = _clk_enable,
  896. .enable_reg = CCM_PCCR_RTC_REG,
  897. .enable_shift = CCM_PCCR_RTC_OFFSET,
  898. .disable = _clk_disable,
  899. };
  900. static unsigned long _clk_clko_round_rate(struct clk *clk, unsigned long rate)
  901. {
  902. return _clk_generic_round_rate(clk, rate, 8);
  903. }
  904. static int _clk_clko_set_rate(struct clk *clk, unsigned long rate)
  905. {
  906. u32 reg;
  907. u32 div;
  908. unsigned long parent_rate;
  909. parent_rate = clk_get_rate(clk->parent);
  910. div = parent_rate / rate;
  911. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  912. return -EINVAL;
  913. div--;
  914. reg = __raw_readl(CCM_PCDR0);
  915. if (clk->parent == &usb_clk[0]) {
  916. reg &= ~CCM_PCDR0_48MDIV_MASK;
  917. reg |= div << CCM_PCDR0_48MDIV_OFFSET;
  918. }
  919. __raw_writel(reg, CCM_PCDR0);
  920. return 0;
  921. }
  922. static unsigned long _clk_clko_recalc(struct clk *clk)
  923. {
  924. u32 div = 0;
  925. unsigned long parent_rate;
  926. parent_rate = clk_get_rate(clk->parent);
  927. if (clk->parent == &usb_clk[0]) /* 48M */
  928. div = __raw_readl(CCM_PCDR0) & CCM_PCDR0_48MDIV_MASK
  929. >> CCM_PCDR0_48MDIV_OFFSET;
  930. div++;
  931. return parent_rate / div;
  932. }
  933. static struct clk clko_clk;
  934. static int _clk_clko_set_parent(struct clk *clk, struct clk *parent)
  935. {
  936. u32 reg;
  937. reg = __raw_readl(CCM_CCSR) & ~CCM_CCSR_CLKOSEL_MASK;
  938. if (parent == &ckil_clk)
  939. reg |= 0 << CCM_CCSR_CLKOSEL_OFFSET;
  940. else if (parent == &fpm_clk)
  941. reg |= 1 << CCM_CCSR_CLKOSEL_OFFSET;
  942. else if (parent == &ckih_clk)
  943. reg |= 2 << CCM_CCSR_CLKOSEL_OFFSET;
  944. else if (parent == mpll_clk.parent)
  945. reg |= 3 << CCM_CCSR_CLKOSEL_OFFSET;
  946. else if (parent == spll_clk.parent)
  947. reg |= 4 << CCM_CCSR_CLKOSEL_OFFSET;
  948. else if (parent == &mpll_clk)
  949. reg |= 5 << CCM_CCSR_CLKOSEL_OFFSET;
  950. else if (parent == &spll_clk)
  951. reg |= 6 << CCM_CCSR_CLKOSEL_OFFSET;
  952. else if (parent == &fclk_clk)
  953. reg |= 7 << CCM_CCSR_CLKOSEL_OFFSET;
  954. else if (parent == &hclk_clk)
  955. reg |= 8 << CCM_CCSR_CLKOSEL_OFFSET;
  956. else if (parent == &ipg_clk)
  957. reg |= 9 << CCM_CCSR_CLKOSEL_OFFSET;
  958. else if (parent == &per_clk[0])
  959. reg |= 0xA << CCM_CCSR_CLKOSEL_OFFSET;
  960. else if (parent == &per_clk[1])
  961. reg |= 0xB << CCM_CCSR_CLKOSEL_OFFSET;
  962. else if (parent == &per_clk[2])
  963. reg |= 0xC << CCM_CCSR_CLKOSEL_OFFSET;
  964. else if (parent == &per_clk[3])
  965. reg |= 0xD << CCM_CCSR_CLKOSEL_OFFSET;
  966. else if (parent == &ssi_clk[0])
  967. reg |= 0xE << CCM_CCSR_CLKOSEL_OFFSET;
  968. else if (parent == &ssi_clk[1])
  969. reg |= 0xF << CCM_CCSR_CLKOSEL_OFFSET;
  970. else if (parent == &nfc_clk)
  971. reg |= 0x10 << CCM_CCSR_CLKOSEL_OFFSET;
  972. else if (parent == &usb_clk[0])
  973. reg |= 0x14 << CCM_CCSR_CLKOSEL_OFFSET;
  974. else if (parent == &clko_clk)
  975. reg |= 0x15 << CCM_CCSR_CLKOSEL_OFFSET;
  976. else
  977. return -EINVAL;
  978. __raw_writel(reg, CCM_CCSR);
  979. return 0;
  980. }
  981. static struct clk clko_clk = {
  982. .get_rate = _clk_clko_recalc,
  983. .set_rate = _clk_clko_set_rate,
  984. .round_rate = _clk_clko_round_rate,
  985. .set_parent = _clk_clko_set_parent,
  986. };
  987. #define _REGISTER_CLOCK(d, n, c) \
  988. { \
  989. .dev_id = d, \
  990. .con_id = n, \
  991. .clk = &c, \
  992. },
  993. static struct clk_lookup lookups[] = {
  994. /* It's unlikely that any driver wants one of them directly:
  995. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  996. _REGISTER_CLOCK(NULL, "ckil", ckil_clk)
  997. _REGISTER_CLOCK(NULL, "fpm", fpm_clk)
  998. _REGISTER_CLOCK(NULL, "mpll", mpll_clk)
  999. _REGISTER_CLOCK(NULL, "spll", spll_clk)
  1000. _REGISTER_CLOCK(NULL, "fclk", fclk_clk)
  1001. _REGISTER_CLOCK(NULL, "hclk", hclk_clk)
  1002. _REGISTER_CLOCK(NULL, "ipg", ipg_clk)
  1003. */
  1004. _REGISTER_CLOCK(NULL, "perclk1", per_clk[0])
  1005. _REGISTER_CLOCK(NULL, "perclk2", per_clk[1])
  1006. _REGISTER_CLOCK(NULL, "perclk3", per_clk[2])
  1007. _REGISTER_CLOCK(NULL, "perclk4", per_clk[3])
  1008. _REGISTER_CLOCK(NULL, "clko", clko_clk)
  1009. _REGISTER_CLOCK("imx21-uart.0", NULL, uart_clk[0])
  1010. _REGISTER_CLOCK("imx21-uart.1", NULL, uart_clk[1])
  1011. _REGISTER_CLOCK("imx21-uart.2", NULL, uart_clk[2])
  1012. _REGISTER_CLOCK("imx21-uart.3", NULL, uart_clk[3])
  1013. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[0])
  1014. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[1])
  1015. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[2])
  1016. _REGISTER_CLOCK(NULL, "pwm", pwm_clk[0])
  1017. _REGISTER_CLOCK(NULL, "sdhc1", sdhc_clk[0])
  1018. _REGISTER_CLOCK(NULL, "sdhc2", sdhc_clk[1])
  1019. _REGISTER_CLOCK("imx21-cspi.0", NULL, cspi_clk[0])
  1020. _REGISTER_CLOCK("imx21-cspi.1", NULL, cspi_clk[1])
  1021. _REGISTER_CLOCK("imx21-cspi.2", NULL, cspi_clk[2])
  1022. _REGISTER_CLOCK("imx-fb.0", NULL, lcdc_clk[0])
  1023. _REGISTER_CLOCK(NULL, "csi", csi_clk[0])
  1024. _REGISTER_CLOCK("imx21-hcd.0", NULL, usb_clk[0])
  1025. _REGISTER_CLOCK(NULL, "ssi1", ssi_clk[0])
  1026. _REGISTER_CLOCK(NULL, "ssi2", ssi_clk[1])
  1027. _REGISTER_CLOCK("mxc_nand.0", NULL, nfc_clk)
  1028. _REGISTER_CLOCK(NULL, "dma", dma_clk[0])
  1029. _REGISTER_CLOCK(NULL, "brom", brom_clk)
  1030. _REGISTER_CLOCK(NULL, "emma", emma_clk[0])
  1031. _REGISTER_CLOCK(NULL, "slcdc", slcdc_clk[0])
  1032. _REGISTER_CLOCK("imx2-wdt.0", NULL, wdog_clk)
  1033. _REGISTER_CLOCK(NULL, "gpio", gpio_clk)
  1034. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c_clk)
  1035. _REGISTER_CLOCK("mxc-keypad", NULL, kpp_clk)
  1036. _REGISTER_CLOCK(NULL, "owire", owire_clk)
  1037. _REGISTER_CLOCK(NULL, "rtc", rtc_clk)
  1038. };
  1039. /*
  1040. * must be called very early to get information about the
  1041. * available clock rate when the timer framework starts
  1042. */
  1043. int __init mx21_clocks_init(unsigned long lref, unsigned long href)
  1044. {
  1045. u32 cscr;
  1046. external_low_reference = lref;
  1047. external_high_reference = href;
  1048. /* detect clock reference for both system PLL */
  1049. cscr = CSCR();
  1050. if (cscr & CCM_CSCR_MCU)
  1051. mpll_clk.parent = &ckih_clk;
  1052. else
  1053. mpll_clk.parent = &fpm_clk;
  1054. if (cscr & CCM_CSCR_SP)
  1055. spll_clk.parent = &ckih_clk;
  1056. else
  1057. spll_clk.parent = &fpm_clk;
  1058. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  1059. /* Turn off all clock gates */
  1060. __raw_writel(0, CCM_PCCR0);
  1061. __raw_writel(CCM_PCCR_GPT1_MASK, CCM_PCCR1);
  1062. /* This turns of the serial PLL as well */
  1063. spll_clk.disable(&spll_clk);
  1064. /* This will propagate to all children and init all the clock rates. */
  1065. clk_enable(&per_clk[0]);
  1066. clk_enable(&gpio_clk);
  1067. #if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_ICEDCC)
  1068. clk_enable(&uart_clk[0]);
  1069. #endif
  1070. mxc_timer_init(&gpt_clk[0], MX21_IO_ADDRESS(MX21_GPT1_BASE_ADDR),
  1071. MX21_INT_GPT1);
  1072. return 0;
  1073. }