pm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /* linux/arch/arm/mach-exynos4/pm.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4210 - Power Management support
  7. *
  8. * Based on arch/arm/mach-s3c2410/pm.c
  9. * Copyright (c) 2006 Simtec Electronics
  10. * Ben Dooks <ben@simtec.co.uk>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/syscore_ops.h>
  19. #include <linux/io.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <asm/smp_scu.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pm.h>
  27. #include <plat/pll.h>
  28. #include <plat/regs-srom.h>
  29. #include <mach/regs-irq.h>
  30. #include <mach/regs-gpio.h>
  31. #include <mach/regs-clock.h>
  32. #include <mach/regs-pmu.h>
  33. #include <mach/pm-core.h>
  34. #include <mach/pmu.h>
  35. static struct sleep_save exynos4_set_clksrc[] = {
  36. { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
  37. { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
  38. { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
  39. { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
  40. { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
  41. { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
  42. { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
  43. { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
  44. { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
  45. };
  46. static struct sleep_save exynos4210_set_clksrc[] = {
  47. { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
  48. };
  49. static struct sleep_save exynos4_epll_save[] = {
  50. SAVE_ITEM(EXYNOS4_EPLL_CON0),
  51. SAVE_ITEM(EXYNOS4_EPLL_CON1),
  52. };
  53. static struct sleep_save exynos4_vpll_save[] = {
  54. SAVE_ITEM(EXYNOS4_VPLL_CON0),
  55. SAVE_ITEM(EXYNOS4_VPLL_CON1),
  56. };
  57. static struct sleep_save exynos4_core_save[] = {
  58. /* GIC side */
  59. SAVE_ITEM(S5P_VA_GIC_CPU + 0x000),
  60. SAVE_ITEM(S5P_VA_GIC_CPU + 0x004),
  61. SAVE_ITEM(S5P_VA_GIC_CPU + 0x008),
  62. SAVE_ITEM(S5P_VA_GIC_CPU + 0x00C),
  63. SAVE_ITEM(S5P_VA_GIC_CPU + 0x014),
  64. SAVE_ITEM(S5P_VA_GIC_CPU + 0x018),
  65. SAVE_ITEM(S5P_VA_GIC_DIST + 0x000),
  66. SAVE_ITEM(S5P_VA_GIC_DIST + 0x004),
  67. SAVE_ITEM(S5P_VA_GIC_DIST + 0x100),
  68. SAVE_ITEM(S5P_VA_GIC_DIST + 0x104),
  69. SAVE_ITEM(S5P_VA_GIC_DIST + 0x108),
  70. SAVE_ITEM(S5P_VA_GIC_DIST + 0x300),
  71. SAVE_ITEM(S5P_VA_GIC_DIST + 0x304),
  72. SAVE_ITEM(S5P_VA_GIC_DIST + 0x308),
  73. SAVE_ITEM(S5P_VA_GIC_DIST + 0x400),
  74. SAVE_ITEM(S5P_VA_GIC_DIST + 0x404),
  75. SAVE_ITEM(S5P_VA_GIC_DIST + 0x408),
  76. SAVE_ITEM(S5P_VA_GIC_DIST + 0x40C),
  77. SAVE_ITEM(S5P_VA_GIC_DIST + 0x410),
  78. SAVE_ITEM(S5P_VA_GIC_DIST + 0x414),
  79. SAVE_ITEM(S5P_VA_GIC_DIST + 0x418),
  80. SAVE_ITEM(S5P_VA_GIC_DIST + 0x41C),
  81. SAVE_ITEM(S5P_VA_GIC_DIST + 0x420),
  82. SAVE_ITEM(S5P_VA_GIC_DIST + 0x424),
  83. SAVE_ITEM(S5P_VA_GIC_DIST + 0x428),
  84. SAVE_ITEM(S5P_VA_GIC_DIST + 0x42C),
  85. SAVE_ITEM(S5P_VA_GIC_DIST + 0x430),
  86. SAVE_ITEM(S5P_VA_GIC_DIST + 0x434),
  87. SAVE_ITEM(S5P_VA_GIC_DIST + 0x438),
  88. SAVE_ITEM(S5P_VA_GIC_DIST + 0x43C),
  89. SAVE_ITEM(S5P_VA_GIC_DIST + 0x440),
  90. SAVE_ITEM(S5P_VA_GIC_DIST + 0x444),
  91. SAVE_ITEM(S5P_VA_GIC_DIST + 0x448),
  92. SAVE_ITEM(S5P_VA_GIC_DIST + 0x44C),
  93. SAVE_ITEM(S5P_VA_GIC_DIST + 0x450),
  94. SAVE_ITEM(S5P_VA_GIC_DIST + 0x454),
  95. SAVE_ITEM(S5P_VA_GIC_DIST + 0x458),
  96. SAVE_ITEM(S5P_VA_GIC_DIST + 0x45C),
  97. SAVE_ITEM(S5P_VA_GIC_DIST + 0x800),
  98. SAVE_ITEM(S5P_VA_GIC_DIST + 0x804),
  99. SAVE_ITEM(S5P_VA_GIC_DIST + 0x808),
  100. SAVE_ITEM(S5P_VA_GIC_DIST + 0x80C),
  101. SAVE_ITEM(S5P_VA_GIC_DIST + 0x810),
  102. SAVE_ITEM(S5P_VA_GIC_DIST + 0x814),
  103. SAVE_ITEM(S5P_VA_GIC_DIST + 0x818),
  104. SAVE_ITEM(S5P_VA_GIC_DIST + 0x81C),
  105. SAVE_ITEM(S5P_VA_GIC_DIST + 0x820),
  106. SAVE_ITEM(S5P_VA_GIC_DIST + 0x824),
  107. SAVE_ITEM(S5P_VA_GIC_DIST + 0x828),
  108. SAVE_ITEM(S5P_VA_GIC_DIST + 0x82C),
  109. SAVE_ITEM(S5P_VA_GIC_DIST + 0x830),
  110. SAVE_ITEM(S5P_VA_GIC_DIST + 0x834),
  111. SAVE_ITEM(S5P_VA_GIC_DIST + 0x838),
  112. SAVE_ITEM(S5P_VA_GIC_DIST + 0x83C),
  113. SAVE_ITEM(S5P_VA_GIC_DIST + 0x840),
  114. SAVE_ITEM(S5P_VA_GIC_DIST + 0x844),
  115. SAVE_ITEM(S5P_VA_GIC_DIST + 0x848),
  116. SAVE_ITEM(S5P_VA_GIC_DIST + 0x84C),
  117. SAVE_ITEM(S5P_VA_GIC_DIST + 0x850),
  118. SAVE_ITEM(S5P_VA_GIC_DIST + 0x854),
  119. SAVE_ITEM(S5P_VA_GIC_DIST + 0x858),
  120. SAVE_ITEM(S5P_VA_GIC_DIST + 0x85C),
  121. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC00),
  122. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC04),
  123. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC08),
  124. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC0C),
  125. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC10),
  126. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC14),
  127. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x000),
  128. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x010),
  129. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x020),
  130. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x030),
  131. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x040),
  132. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x050),
  133. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x060),
  134. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x070),
  135. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x080),
  136. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x090),
  137. /* SROM side */
  138. SAVE_ITEM(S5P_SROM_BW),
  139. SAVE_ITEM(S5P_SROM_BC0),
  140. SAVE_ITEM(S5P_SROM_BC1),
  141. SAVE_ITEM(S5P_SROM_BC2),
  142. SAVE_ITEM(S5P_SROM_BC3),
  143. };
  144. /* For Cortex-A9 Diagnostic and Power control register */
  145. static unsigned int save_arm_register[2];
  146. static int exynos4_cpu_suspend(unsigned long arg)
  147. {
  148. outer_flush_all();
  149. /* issue the standby signal into the pm unit. */
  150. cpu_do_idle();
  151. /* we should never get past here */
  152. panic("sleep resumed to originator?");
  153. }
  154. static void exynos4_pm_prepare(void)
  155. {
  156. u32 tmp;
  157. s3c_pm_do_save(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  158. s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
  159. s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
  160. tmp = __raw_readl(S5P_INFORM1);
  161. /* Set value of power down register for sleep mode */
  162. exynos4_sys_powerdown_conf(SYS_SLEEP);
  163. __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
  164. /* ensure at least INFORM0 has the resume address */
  165. __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
  166. /* Before enter central sequence mode, clock src register have to set */
  167. s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
  168. if (soc_is_exynos4210())
  169. s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
  170. }
  171. static int exynos4_pm_add(struct device *dev, struct subsys_interface *sif)
  172. {
  173. pm_cpu_prep = exynos4_pm_prepare;
  174. pm_cpu_sleep = exynos4_cpu_suspend;
  175. return 0;
  176. }
  177. static unsigned long pll_base_rate;
  178. static void exynos4_restore_pll(void)
  179. {
  180. unsigned long pll_con, locktime, lockcnt;
  181. unsigned long pll_in_rate;
  182. unsigned int p_div, epll_wait = 0, vpll_wait = 0;
  183. if (pll_base_rate == 0)
  184. return;
  185. pll_in_rate = pll_base_rate;
  186. /* EPLL */
  187. pll_con = exynos4_epll_save[0].val;
  188. if (pll_con & (1 << 31)) {
  189. pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
  190. p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
  191. pll_in_rate /= 1000000;
  192. locktime = (3000 / pll_in_rate) * p_div;
  193. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  194. __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
  195. s3c_pm_do_restore_core(exynos4_epll_save,
  196. ARRAY_SIZE(exynos4_epll_save));
  197. epll_wait = 1;
  198. }
  199. pll_in_rate = pll_base_rate;
  200. /* VPLL */
  201. pll_con = exynos4_vpll_save[0].val;
  202. if (pll_con & (1 << 31)) {
  203. pll_in_rate /= 1000000;
  204. /* 750us */
  205. locktime = 750;
  206. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  207. __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
  208. s3c_pm_do_restore_core(exynos4_vpll_save,
  209. ARRAY_SIZE(exynos4_vpll_save));
  210. vpll_wait = 1;
  211. }
  212. /* Wait PLL locking */
  213. do {
  214. if (epll_wait) {
  215. pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
  216. if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
  217. epll_wait = 0;
  218. }
  219. if (vpll_wait) {
  220. pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
  221. if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
  222. vpll_wait = 0;
  223. }
  224. } while (epll_wait || vpll_wait);
  225. }
  226. static struct subsys_interface exynos4_pm_interface = {
  227. .name = "exynos4_pm",
  228. .subsys = &exynos4_subsys,
  229. .add_dev = exynos4_pm_add,
  230. };
  231. static __init int exynos4_pm_drvinit(void)
  232. {
  233. struct clk *pll_base;
  234. unsigned int tmp;
  235. s3c_pm_init();
  236. /* All wakeup disable */
  237. tmp = __raw_readl(S5P_WAKEUP_MASK);
  238. tmp |= ((0xFF << 8) | (0x1F << 1));
  239. __raw_writel(tmp, S5P_WAKEUP_MASK);
  240. pll_base = clk_get(NULL, "xtal");
  241. if (!IS_ERR(pll_base)) {
  242. pll_base_rate = clk_get_rate(pll_base);
  243. clk_put(pll_base);
  244. }
  245. return subsys_interface_register(&exynos4_pm_interface);
  246. }
  247. arch_initcall(exynos4_pm_drvinit);
  248. static int exynos4_pm_suspend(void)
  249. {
  250. unsigned long tmp;
  251. /* Setting Central Sequence Register for power down mode */
  252. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  253. tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
  254. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  255. if (soc_is_exynos4212()) {
  256. tmp = __raw_readl(S5P_CENTRAL_SEQ_OPTION);
  257. tmp &= ~(S5P_USE_STANDBYWFI_ISP_ARM |
  258. S5P_USE_STANDBYWFE_ISP_ARM);
  259. __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
  260. }
  261. /* Save Power control register */
  262. asm ("mrc p15, 0, %0, c15, c0, 0"
  263. : "=r" (tmp) : : "cc");
  264. save_arm_register[0] = tmp;
  265. /* Save Diagnostic register */
  266. asm ("mrc p15, 0, %0, c15, c0, 1"
  267. : "=r" (tmp) : : "cc");
  268. save_arm_register[1] = tmp;
  269. return 0;
  270. }
  271. static void exynos4_pm_resume(void)
  272. {
  273. unsigned long tmp;
  274. /*
  275. * If PMU failed while entering sleep mode, WFI will be
  276. * ignored by PMU and then exiting cpu_do_idle().
  277. * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
  278. * in this situation.
  279. */
  280. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  281. if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
  282. tmp |= S5P_CENTRAL_LOWPWR_CFG;
  283. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  284. /* No need to perform below restore code */
  285. goto early_wakeup;
  286. }
  287. /* Restore Power control register */
  288. tmp = save_arm_register[0];
  289. asm volatile ("mcr p15, 0, %0, c15, c0, 0"
  290. : : "r" (tmp)
  291. : "cc");
  292. /* Restore Diagnostic register */
  293. tmp = save_arm_register[1];
  294. asm volatile ("mcr p15, 0, %0, c15, c0, 1"
  295. : : "r" (tmp)
  296. : "cc");
  297. /* For release retention */
  298. __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
  299. __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
  300. __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
  301. __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
  302. __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
  303. __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
  304. __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
  305. s3c_pm_do_restore_core(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  306. exynos4_restore_pll();
  307. #ifdef CONFIG_SMP
  308. scu_enable(S5P_VA_SCU);
  309. #endif
  310. early_wakeup:
  311. return;
  312. }
  313. static struct syscore_ops exynos4_pm_syscore_ops = {
  314. .suspend = exynos4_pm_suspend,
  315. .resume = exynos4_pm_resume,
  316. };
  317. static __init int exynos4_pm_syscore_init(void)
  318. {
  319. register_syscore_ops(&exynos4_pm_syscore_ops);
  320. return 0;
  321. }
  322. arch_initcall(exynos4_pm_syscore_init);