clock-exynos4212.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4212 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/pm.h>
  23. #include <mach/hardware.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include "common.h"
  27. #include "clock-exynos4.h"
  28. #ifdef CONFIG_PM_SLEEP
  29. static struct sleep_save exynos4212_clock_save[] = {
  30. SAVE_ITEM(EXYNOS4_CLKSRC_IMAGE),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_IMAGE),
  32. SAVE_ITEM(EXYNOS4212_CLKGATE_IP_IMAGE),
  33. SAVE_ITEM(EXYNOS4212_CLKGATE_IP_PERIR),
  34. };
  35. #endif
  36. static struct clk *clk_src_mpll_user_list[] = {
  37. [0] = &clk_fin_mpll,
  38. [1] = &exynos4_clk_mout_mpll.clk,
  39. };
  40. static struct clksrc_sources clk_src_mpll_user = {
  41. .sources = clk_src_mpll_user_list,
  42. .nr_sources = ARRAY_SIZE(clk_src_mpll_user_list),
  43. };
  44. static struct clksrc_clk clk_mout_mpll_user = {
  45. .clk = {
  46. .name = "mout_mpll_user",
  47. },
  48. .sources = &clk_src_mpll_user,
  49. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 24, .size = 1 },
  50. };
  51. static struct clksrc_clk *sysclks[] = {
  52. &clk_mout_mpll_user,
  53. };
  54. static struct clksrc_clk clksrcs[] = {
  55. /* nothing here yet */
  56. };
  57. static struct clk init_clocks_off[] = {
  58. /* nothing here yet */
  59. };
  60. #ifdef CONFIG_PM_SLEEP
  61. static int exynos4212_clock_suspend(void)
  62. {
  63. s3c_pm_do_save(exynos4212_clock_save, ARRAY_SIZE(exynos4212_clock_save));
  64. return 0;
  65. }
  66. static void exynos4212_clock_resume(void)
  67. {
  68. s3c_pm_do_restore_core(exynos4212_clock_save, ARRAY_SIZE(exynos4212_clock_save));
  69. }
  70. #else
  71. #define exynos4212_clock_suspend NULL
  72. #define exynos4212_clock_resume NULL
  73. #endif
  74. static struct syscore_ops exynos4212_clock_syscore_ops = {
  75. .suspend = exynos4212_clock_suspend,
  76. .resume = exynos4212_clock_resume,
  77. };
  78. void __init exynos4212_register_clocks(void)
  79. {
  80. int ptr;
  81. /* usbphy1 is removed */
  82. exynos4_clkset_group_list[4] = NULL;
  83. /* mout_mpll_user is used */
  84. exynos4_clkset_group_list[6] = &clk_mout_mpll_user.clk;
  85. exynos4_clkset_aclk_top_list[0] = &clk_mout_mpll_user.clk;
  86. exynos4_clk_mout_mpll.reg_src.reg = EXYNOS4_CLKSRC_DMC;
  87. exynos4_clk_mout_mpll.reg_src.shift = 12;
  88. exynos4_clk_mout_mpll.reg_src.size = 1;
  89. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  90. s3c_register_clksrc(sysclks[ptr], 1);
  91. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  92. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  93. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  94. register_syscore_ops(&exynos4212_clock_syscore_ops);
  95. }