omapdss.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  23. #define DISPC_IRQ_VSYNC (1 << 1)
  24. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  25. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  26. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  27. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  28. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  29. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  30. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  31. #define DISPC_IRQ_OCP_ERR (1 << 9)
  32. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  33. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  34. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  35. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  36. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  37. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  38. #define DISPC_IRQ_WAKEUP (1 << 16)
  39. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  40. #define DISPC_IRQ_VSYNC2 (1 << 18)
  41. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  42. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  43. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  44. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  45. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  46. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  47. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  48. struct omap_dss_device;
  49. struct omap_overlay_manager;
  50. enum omap_display_type {
  51. OMAP_DISPLAY_TYPE_NONE = 0,
  52. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  53. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  54. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  55. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  56. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  57. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  58. };
  59. enum omap_plane {
  60. OMAP_DSS_GFX = 0,
  61. OMAP_DSS_VIDEO1 = 1,
  62. OMAP_DSS_VIDEO2 = 2,
  63. OMAP_DSS_VIDEO3 = 3,
  64. };
  65. enum omap_channel {
  66. OMAP_DSS_CHANNEL_LCD = 0,
  67. OMAP_DSS_CHANNEL_DIGIT = 1,
  68. OMAP_DSS_CHANNEL_LCD2 = 2,
  69. };
  70. enum omap_color_mode {
  71. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  72. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  73. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  74. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  75. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  76. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  77. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  78. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  79. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  80. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  81. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  82. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  83. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  84. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  85. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  86. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  87. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  88. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  89. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  90. };
  91. enum omap_lcd_display_type {
  92. OMAP_DSS_LCD_DISPLAY_STN,
  93. OMAP_DSS_LCD_DISPLAY_TFT,
  94. };
  95. enum omap_dss_load_mode {
  96. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  97. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  98. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  99. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  100. };
  101. enum omap_dss_trans_key_type {
  102. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  103. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  104. };
  105. enum omap_rfbi_te_mode {
  106. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  107. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  108. };
  109. enum omap_panel_config {
  110. OMAP_DSS_LCD_IVS = 1<<0,
  111. OMAP_DSS_LCD_IHS = 1<<1,
  112. OMAP_DSS_LCD_IPC = 1<<2,
  113. OMAP_DSS_LCD_IEO = 1<<3,
  114. OMAP_DSS_LCD_RF = 1<<4,
  115. OMAP_DSS_LCD_ONOFF = 1<<5,
  116. OMAP_DSS_LCD_TFT = 1<<20,
  117. };
  118. enum omap_dss_venc_type {
  119. OMAP_DSS_VENC_TYPE_COMPOSITE,
  120. OMAP_DSS_VENC_TYPE_SVIDEO,
  121. };
  122. enum omap_dss_dsi_pixel_format {
  123. OMAP_DSS_DSI_FMT_RGB888,
  124. OMAP_DSS_DSI_FMT_RGB666,
  125. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  126. OMAP_DSS_DSI_FMT_RGB565,
  127. };
  128. enum omap_dss_dsi_mode {
  129. OMAP_DSS_DSI_CMD_MODE = 0,
  130. OMAP_DSS_DSI_VIDEO_MODE,
  131. };
  132. enum omap_display_caps {
  133. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  134. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  135. };
  136. enum omap_dss_display_state {
  137. OMAP_DSS_DISPLAY_DISABLED = 0,
  138. OMAP_DSS_DISPLAY_ACTIVE,
  139. OMAP_DSS_DISPLAY_SUSPENDED,
  140. };
  141. /* XXX perhaps this should be removed */
  142. enum omap_dss_overlay_managers {
  143. OMAP_DSS_OVL_MGR_LCD,
  144. OMAP_DSS_OVL_MGR_TV,
  145. OMAP_DSS_OVL_MGR_LCD2,
  146. };
  147. enum omap_dss_rotation_type {
  148. OMAP_DSS_ROT_DMA = 0,
  149. OMAP_DSS_ROT_VRFB = 1,
  150. };
  151. /* clockwise rotation angle */
  152. enum omap_dss_rotation_angle {
  153. OMAP_DSS_ROT_0 = 0,
  154. OMAP_DSS_ROT_90 = 1,
  155. OMAP_DSS_ROT_180 = 2,
  156. OMAP_DSS_ROT_270 = 3,
  157. };
  158. enum omap_overlay_caps {
  159. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  160. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  161. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  162. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  163. };
  164. enum omap_overlay_manager_caps {
  165. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  166. };
  167. enum omap_dss_clk_source {
  168. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  169. * OMAP4: DSS_FCLK */
  170. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  171. * OMAP4: PLL1_CLK1 */
  172. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  173. * OMAP4: PLL1_CLK2 */
  174. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  175. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  176. };
  177. enum omap_hdmi_flags {
  178. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  179. };
  180. /* RFBI */
  181. struct rfbi_timings {
  182. int cs_on_time;
  183. int cs_off_time;
  184. int we_on_time;
  185. int we_off_time;
  186. int re_on_time;
  187. int re_off_time;
  188. int we_cycle_time;
  189. int re_cycle_time;
  190. int cs_pulse_width;
  191. int access_time;
  192. int clk_div;
  193. u32 tim[5]; /* set by rfbi_convert_timings() */
  194. int converted;
  195. };
  196. void omap_rfbi_write_command(const void *buf, u32 len);
  197. void omap_rfbi_read_data(void *buf, u32 len);
  198. void omap_rfbi_write_data(const void *buf, u32 len);
  199. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  200. u16 x, u16 y,
  201. u16 w, u16 h);
  202. int omap_rfbi_enable_te(bool enable, unsigned line);
  203. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  204. unsigned hs_pulse_time, unsigned vs_pulse_time,
  205. int hs_pol_inv, int vs_pol_inv, int extif_div);
  206. void rfbi_bus_lock(void);
  207. void rfbi_bus_unlock(void);
  208. /* DSI */
  209. struct omap_dss_dsi_videomode_data {
  210. /* DSI video mode blanking data */
  211. /* Unit: byte clock cycles */
  212. u16 hsa;
  213. u16 hfp;
  214. u16 hbp;
  215. /* Unit: line clocks */
  216. u16 vsa;
  217. u16 vfp;
  218. u16 vbp;
  219. /* DSI blanking modes */
  220. int blanking_mode;
  221. int hsa_blanking_mode;
  222. int hbp_blanking_mode;
  223. int hfp_blanking_mode;
  224. /* Video port sync events */
  225. int vp_de_pol;
  226. int vp_hsync_pol;
  227. int vp_vsync_pol;
  228. bool vp_vsync_end;
  229. bool vp_hsync_end;
  230. bool ddr_clk_always_on;
  231. int window_sync;
  232. };
  233. void dsi_bus_lock(struct omap_dss_device *dssdev);
  234. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  235. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  236. int len);
  237. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  238. int len);
  239. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
  240. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
  241. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  242. u8 param);
  243. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  244. u8 param);
  245. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  246. u8 param1, u8 param2);
  247. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  248. u8 *data, int len);
  249. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  250. u8 *data, int len);
  251. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  252. u8 *buf, int buflen);
  253. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  254. int buflen);
  255. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  256. u8 *buf, int buflen);
  257. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  258. u8 param1, u8 param2, u8 *buf, int buflen);
  259. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  260. u16 len);
  261. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  262. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  263. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
  264. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
  265. /* Board specific data */
  266. struct omap_dss_board_info {
  267. int (*get_context_loss_count)(struct device *dev);
  268. int num_devices;
  269. struct omap_dss_device **devices;
  270. struct omap_dss_device *default_device;
  271. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  272. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  273. };
  274. /* Init with the board info */
  275. extern int omap_display_init(struct omap_dss_board_info *board_data);
  276. /* HDMI mux init*/
  277. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  278. struct omap_display_platform_data {
  279. struct omap_dss_board_info *board_data;
  280. /* TODO: Additional members to be added when PM is considered */
  281. };
  282. struct omap_video_timings {
  283. /* Unit: pixels */
  284. u16 x_res;
  285. /* Unit: pixels */
  286. u16 y_res;
  287. /* Unit: KHz */
  288. u32 pixel_clock;
  289. /* Unit: pixel clocks */
  290. u16 hsw; /* Horizontal synchronization pulse width */
  291. /* Unit: pixel clocks */
  292. u16 hfp; /* Horizontal front porch */
  293. /* Unit: pixel clocks */
  294. u16 hbp; /* Horizontal back porch */
  295. /* Unit: line clocks */
  296. u16 vsw; /* Vertical synchronization pulse width */
  297. /* Unit: line clocks */
  298. u16 vfp; /* Vertical front porch */
  299. /* Unit: line clocks */
  300. u16 vbp; /* Vertical back porch */
  301. };
  302. #ifdef CONFIG_OMAP2_DSS_VENC
  303. /* Hardcoded timings for tv modes. Venc only uses these to
  304. * identify the mode, and does not actually use the configs
  305. * itself. However, the configs should be something that
  306. * a normal monitor can also show */
  307. extern const struct omap_video_timings omap_dss_pal_timings;
  308. extern const struct omap_video_timings omap_dss_ntsc_timings;
  309. #endif
  310. struct omap_dss_cpr_coefs {
  311. s16 rr, rg, rb;
  312. s16 gr, gg, gb;
  313. s16 br, bg, bb;
  314. };
  315. struct omap_overlay_info {
  316. u32 paddr;
  317. u32 p_uv_addr; /* for NV12 format */
  318. u16 screen_width;
  319. u16 width;
  320. u16 height;
  321. enum omap_color_mode color_mode;
  322. u8 rotation;
  323. enum omap_dss_rotation_type rotation_type;
  324. bool mirror;
  325. u16 pos_x;
  326. u16 pos_y;
  327. u16 out_width; /* if 0, out_width == width */
  328. u16 out_height; /* if 0, out_height == height */
  329. u8 global_alpha;
  330. u8 pre_mult_alpha;
  331. u8 zorder;
  332. };
  333. struct omap_overlay {
  334. struct kobject kobj;
  335. struct list_head list;
  336. /* static fields */
  337. const char *name;
  338. enum omap_plane id;
  339. enum omap_color_mode supported_modes;
  340. enum omap_overlay_caps caps;
  341. /* dynamic fields */
  342. struct omap_overlay_manager *manager;
  343. /*
  344. * The following functions do not block:
  345. *
  346. * is_enabled
  347. * set_overlay_info
  348. * get_overlay_info
  349. *
  350. * The rest of the functions may block and cannot be called from
  351. * interrupt context
  352. */
  353. int (*enable)(struct omap_overlay *ovl);
  354. int (*disable)(struct omap_overlay *ovl);
  355. bool (*is_enabled)(struct omap_overlay *ovl);
  356. int (*set_manager)(struct omap_overlay *ovl,
  357. struct omap_overlay_manager *mgr);
  358. int (*unset_manager)(struct omap_overlay *ovl);
  359. int (*set_overlay_info)(struct omap_overlay *ovl,
  360. struct omap_overlay_info *info);
  361. void (*get_overlay_info)(struct omap_overlay *ovl,
  362. struct omap_overlay_info *info);
  363. int (*wait_for_go)(struct omap_overlay *ovl);
  364. };
  365. struct omap_overlay_manager_info {
  366. u32 default_color;
  367. enum omap_dss_trans_key_type trans_key_type;
  368. u32 trans_key;
  369. bool trans_enabled;
  370. bool partial_alpha_enabled;
  371. bool cpr_enable;
  372. struct omap_dss_cpr_coefs cpr_coefs;
  373. };
  374. struct omap_overlay_manager {
  375. struct kobject kobj;
  376. /* static fields */
  377. const char *name;
  378. enum omap_channel id;
  379. enum omap_overlay_manager_caps caps;
  380. struct list_head overlays;
  381. enum omap_display_type supported_displays;
  382. /* dynamic fields */
  383. struct omap_dss_device *device;
  384. /*
  385. * The following functions do not block:
  386. *
  387. * set_manager_info
  388. * get_manager_info
  389. * apply
  390. *
  391. * The rest of the functions may block and cannot be called from
  392. * interrupt context
  393. */
  394. int (*set_device)(struct omap_overlay_manager *mgr,
  395. struct omap_dss_device *dssdev);
  396. int (*unset_device)(struct omap_overlay_manager *mgr);
  397. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  398. struct omap_overlay_manager_info *info);
  399. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  400. struct omap_overlay_manager_info *info);
  401. int (*apply)(struct omap_overlay_manager *mgr);
  402. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  403. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  404. };
  405. struct omap_dss_device {
  406. struct device dev;
  407. enum omap_display_type type;
  408. enum omap_channel channel;
  409. union {
  410. struct {
  411. u8 data_lines;
  412. } dpi;
  413. struct {
  414. u8 channel;
  415. u8 data_lines;
  416. } rfbi;
  417. struct {
  418. u8 datapairs;
  419. } sdi;
  420. struct {
  421. u8 clk_lane;
  422. u8 clk_pol;
  423. u8 data1_lane;
  424. u8 data1_pol;
  425. u8 data2_lane;
  426. u8 data2_pol;
  427. u8 data3_lane;
  428. u8 data3_pol;
  429. u8 data4_lane;
  430. u8 data4_pol;
  431. int module;
  432. bool ext_te;
  433. u8 ext_te_gpio;
  434. } dsi;
  435. struct {
  436. enum omap_dss_venc_type type;
  437. bool invert_polarity;
  438. } venc;
  439. } phy;
  440. struct {
  441. struct {
  442. struct {
  443. u16 lck_div;
  444. u16 pck_div;
  445. enum omap_dss_clk_source lcd_clk_src;
  446. } channel;
  447. enum omap_dss_clk_source dispc_fclk_src;
  448. } dispc;
  449. struct {
  450. /* regn is one greater than TRM's REGN value */
  451. u16 regn;
  452. u16 regm;
  453. u16 regm_dispc;
  454. u16 regm_dsi;
  455. u16 lp_clk_div;
  456. enum omap_dss_clk_source dsi_fclk_src;
  457. } dsi;
  458. struct {
  459. /* regn is one greater than TRM's REGN value */
  460. u16 regn;
  461. u16 regm2;
  462. } hdmi;
  463. } clocks;
  464. struct {
  465. struct omap_video_timings timings;
  466. int acbi; /* ac-bias pin transitions per interrupt */
  467. /* Unit: line clocks */
  468. int acb; /* ac-bias pin frequency */
  469. enum omap_panel_config config;
  470. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  471. enum omap_dss_dsi_mode dsi_mode;
  472. struct omap_dss_dsi_videomode_data dsi_vm_data;
  473. } panel;
  474. struct {
  475. u8 pixel_size;
  476. struct rfbi_timings rfbi_timings;
  477. } ctrl;
  478. int reset_gpio;
  479. int max_backlight_level;
  480. const char *name;
  481. /* used to match device to driver */
  482. const char *driver_name;
  483. void *data;
  484. struct omap_dss_driver *driver;
  485. /* helper variable for driver suspend/resume */
  486. bool activate_after_resume;
  487. enum omap_display_caps caps;
  488. struct omap_overlay_manager *manager;
  489. enum omap_dss_display_state state;
  490. /* platform specific */
  491. int (*platform_enable)(struct omap_dss_device *dssdev);
  492. void (*platform_disable)(struct omap_dss_device *dssdev);
  493. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  494. int (*get_backlight)(struct omap_dss_device *dssdev);
  495. };
  496. struct omap_dss_hdmi_data
  497. {
  498. int hpd_gpio;
  499. };
  500. struct omap_dss_driver {
  501. struct device_driver driver;
  502. int (*probe)(struct omap_dss_device *);
  503. void (*remove)(struct omap_dss_device *);
  504. int (*enable)(struct omap_dss_device *display);
  505. void (*disable)(struct omap_dss_device *display);
  506. int (*suspend)(struct omap_dss_device *display);
  507. int (*resume)(struct omap_dss_device *display);
  508. int (*run_test)(struct omap_dss_device *display, int test);
  509. int (*update)(struct omap_dss_device *dssdev,
  510. u16 x, u16 y, u16 w, u16 h);
  511. int (*sync)(struct omap_dss_device *dssdev);
  512. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  513. int (*get_te)(struct omap_dss_device *dssdev);
  514. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  515. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  516. bool (*get_mirror)(struct omap_dss_device *dssdev);
  517. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  518. int (*memory_read)(struct omap_dss_device *dssdev,
  519. void *buf, size_t size,
  520. u16 x, u16 y, u16 w, u16 h);
  521. void (*get_resolution)(struct omap_dss_device *dssdev,
  522. u16 *xres, u16 *yres);
  523. void (*get_dimensions)(struct omap_dss_device *dssdev,
  524. u32 *width, u32 *height);
  525. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  526. int (*check_timings)(struct omap_dss_device *dssdev,
  527. struct omap_video_timings *timings);
  528. void (*set_timings)(struct omap_dss_device *dssdev,
  529. struct omap_video_timings *timings);
  530. void (*get_timings)(struct omap_dss_device *dssdev,
  531. struct omap_video_timings *timings);
  532. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  533. u32 (*get_wss)(struct omap_dss_device *dssdev);
  534. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  535. bool (*detect)(struct omap_dss_device *dssdev);
  536. };
  537. int omap_dss_register_driver(struct omap_dss_driver *);
  538. void omap_dss_unregister_driver(struct omap_dss_driver *);
  539. void omap_dss_get_device(struct omap_dss_device *dssdev);
  540. void omap_dss_put_device(struct omap_dss_device *dssdev);
  541. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  542. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  543. struct omap_dss_device *omap_dss_find_device(void *data,
  544. int (*match)(struct omap_dss_device *dssdev, void *data));
  545. int omap_dss_start_device(struct omap_dss_device *dssdev);
  546. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  547. int omap_dss_get_num_overlay_managers(void);
  548. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  549. int omap_dss_get_num_overlays(void);
  550. struct omap_overlay *omap_dss_get_overlay(int num);
  551. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  552. u16 *xres, u16 *yres);
  553. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  554. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  555. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  556. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  557. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  558. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  559. unsigned long timeout);
  560. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  561. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  562. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  563. bool enable);
  564. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  565. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  566. void (*callback)(int, void *), void *data);
  567. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  568. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  569. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  570. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  571. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  572. bool disconnect_lanes, bool enter_ulps);
  573. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  574. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  575. void dpi_set_timings(struct omap_dss_device *dssdev,
  576. struct omap_video_timings *timings);
  577. int dpi_check_timings(struct omap_dss_device *dssdev,
  578. struct omap_video_timings *timings);
  579. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  580. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  581. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  582. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  583. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  584. u16 *x, u16 *y, u16 *w, u16 *h);
  585. int omap_rfbi_update(struct omap_dss_device *dssdev,
  586. u16 x, u16 y, u16 w, u16 h,
  587. void (*callback)(void *), void *data);
  588. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  589. int data_lines);
  590. #endif