qpnp-clkdiv.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #define pr_fmt(fmt) "%s: " fmt, __func__
  13. #include <linux/types.h>
  14. #include <linux/spmi.h>
  15. #include <linux/slab.h>
  16. #include <linux/of.h>
  17. #include <linux/export.h>
  18. #include <linux/module.h>
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/time.h>
  22. #include <linux/qpnp/clkdiv.h>
  23. #define Q_MAX_DT_PROP_SIZE 32
  24. #define Q_REG_ADDR(q_clkdiv, reg_offset) \
  25. ((q_clkdiv)->offset + reg_offset)
  26. #define Q_REG_DIV_CTL1 0x43
  27. #define Q_REG_EN_CTL 0x46
  28. #define Q_SET_EN BIT(7)
  29. #define Q_CXO_PERIOD_NS(_cxo_clk) (NSEC_PER_SEC / _cxo_clk)
  30. #define Q_DIV_PERIOD_NS(_cxo_clk, _div) (NSEC_PER_SEC / (_cxo_clk / _div))
  31. #define Q_ENABLE_DELAY_NS(_cxo_clk, _div) (2 * Q_CXO_PERIOD_NS(_cxo_clk) + \
  32. 3 * Q_DIV_PERIOD_NS(_cxo_clk, _div))
  33. #define Q_DISABLE_DELAY_NS(_cxo_clk, _div) (3 * Q_DIV_PERIOD_NS(_cxo_clk, _div))
  34. struct q_clkdiv {
  35. uint32_t cxo_hz;
  36. enum q_clkdiv_cfg cxo_div;
  37. struct device_node *node;
  38. uint16_t offset;
  39. struct spmi_controller *ctrl;
  40. bool enabled;
  41. struct mutex lock;
  42. struct list_head list;
  43. uint8_t slave;
  44. };
  45. static LIST_HEAD(qpnp_clkdiv_devs);
  46. /**
  47. * qpnp_clkdiv_get - get a clkdiv handle
  48. * @dev: client device pointer.
  49. * @name: client specific name for the clock in question.
  50. *
  51. * Return a clkdiv handle given a client specific name. This name be a prefix
  52. * for a property naming that takes a phandle to the actual clkdiv device.
  53. */
  54. struct q_clkdiv *qpnp_clkdiv_get(struct device *dev, const char *name)
  55. {
  56. struct q_clkdiv *q_clkdiv;
  57. struct device_node *divclk_node;
  58. char prop_name[Q_MAX_DT_PROP_SIZE];
  59. int n;
  60. n = snprintf(prop_name, Q_MAX_DT_PROP_SIZE, "%s-clk", name);
  61. if (n == Q_MAX_DT_PROP_SIZE)
  62. return ERR_PTR(-EINVAL);
  63. divclk_node = of_parse_phandle(dev->of_node, prop_name, 0);
  64. if (divclk_node == NULL)
  65. return ERR_PTR(-ENODEV);
  66. list_for_each_entry(q_clkdiv, &qpnp_clkdiv_devs, list)
  67. if (q_clkdiv->node == divclk_node)
  68. return q_clkdiv;
  69. return ERR_PTR(-EPROBE_DEFER);
  70. }
  71. EXPORT_SYMBOL(qpnp_clkdiv_get);
  72. static int __clkdiv_enable(struct q_clkdiv *q_clkdiv, bool enable)
  73. {
  74. int rc;
  75. char buf[1];
  76. buf[0] = enable ? Q_SET_EN : 0;
  77. mutex_lock(&q_clkdiv->lock);
  78. rc = spmi_ext_register_writel(q_clkdiv->ctrl, q_clkdiv->slave,
  79. Q_REG_ADDR(q_clkdiv, Q_REG_EN_CTL),
  80. &buf[0], 1);
  81. if (!rc)
  82. q_clkdiv->enabled = enable;
  83. mutex_unlock(&q_clkdiv->lock);
  84. if (enable)
  85. ndelay(Q_ENABLE_DELAY_NS(q_clkdiv->cxo_hz, q_clkdiv->cxo_div));
  86. else
  87. ndelay(Q_DISABLE_DELAY_NS(q_clkdiv->cxo_hz, q_clkdiv->cxo_div));
  88. return rc;
  89. }
  90. /**
  91. * qpnp_clkdiv_enable - enable a clkdiv
  92. * @q_clkdiv: pointer to clkdiv handle
  93. */
  94. int qpnp_clkdiv_enable(struct q_clkdiv *q_clkdiv)
  95. {
  96. return __clkdiv_enable(q_clkdiv, true);
  97. }
  98. EXPORT_SYMBOL(qpnp_clkdiv_enable);
  99. /**
  100. * qpnp_clkdiv_disable - disable a clkdiv
  101. * @q_clkdiv: pointer to clkdiv handle
  102. */
  103. int qpnp_clkdiv_disable(struct q_clkdiv *q_clkdiv)
  104. {
  105. return __clkdiv_enable(q_clkdiv, false);
  106. }
  107. EXPORT_SYMBOL(qpnp_clkdiv_disable);
  108. /**
  109. * @q_clkdiv: pointer to clkdiv handle
  110. * @cfg: setting used to configure the output frequency
  111. *
  112. * Given a q_clkdiv_cfg setting, configure the corresponding clkdiv device
  113. * for the desired output frequency.
  114. */
  115. int qpnp_clkdiv_config(struct q_clkdiv *q_clkdiv, enum q_clkdiv_cfg cfg)
  116. {
  117. int rc;
  118. char buf[1];
  119. if (cfg < 0 || cfg >= Q_CLKDIV_INVALID)
  120. return -EINVAL;
  121. buf[0] = cfg;
  122. mutex_lock(&q_clkdiv->lock);
  123. if (q_clkdiv->enabled) {
  124. rc = __clkdiv_enable(q_clkdiv, false);
  125. if (rc) {
  126. pr_err("unable to disable clock\n");
  127. goto cfg_err;
  128. }
  129. }
  130. rc = spmi_ext_register_writel(q_clkdiv->ctrl, q_clkdiv->slave,
  131. Q_REG_ADDR(q_clkdiv, Q_REG_DIV_CTL1), &buf[0], 1);
  132. if (rc) {
  133. pr_err("enable to write config\n");
  134. q_clkdiv->enabled = 0;
  135. goto cfg_err;
  136. }
  137. q_clkdiv->cxo_div = cfg;
  138. if (q_clkdiv->enabled) {
  139. rc = __clkdiv_enable(q_clkdiv, true);
  140. if (rc) {
  141. pr_err("unable to re-enable clock\n");
  142. goto cfg_err;
  143. }
  144. }
  145. cfg_err:
  146. mutex_unlock(&q_clkdiv->lock);
  147. return rc;
  148. }
  149. EXPORT_SYMBOL(qpnp_clkdiv_config);
  150. static int __devinit qpnp_clkdiv_probe(struct spmi_device *spmi)
  151. {
  152. struct q_clkdiv *q_clkdiv;
  153. struct device_node *node = spmi->dev.of_node;
  154. int rc;
  155. uint32_t en;
  156. struct resource *res;
  157. q_clkdiv = devm_kzalloc(&spmi->dev, sizeof(*q_clkdiv), GFP_ATOMIC);
  158. if (!q_clkdiv)
  159. return -ENOMEM;
  160. rc = of_property_read_u32(node, "qcom,cxo-freq",
  161. &q_clkdiv->cxo_hz);
  162. if (rc) {
  163. dev_err(&spmi->dev,
  164. "%s: unable to get qcom,cxo-freq property\n", __func__);
  165. return rc;
  166. }
  167. res = spmi_get_resource(spmi, NULL, IORESOURCE_MEM, 0);
  168. if (!res) {
  169. dev_err(&spmi->dev, "%s: unable to get device reg resource\n",
  170. __func__);
  171. return -EINVAL;
  172. }
  173. q_clkdiv->slave = spmi->sid;
  174. q_clkdiv->offset = res->start;
  175. q_clkdiv->ctrl = spmi->ctrl;
  176. q_clkdiv->node = node;
  177. mutex_init(&q_clkdiv->lock);
  178. rc = of_property_read_u32(node, "qcom,cxo-div",
  179. &q_clkdiv->cxo_div);
  180. if (rc && rc != -EINVAL) {
  181. dev_err(&spmi->dev,
  182. "%s: error getting qcom,cxo-div property\n",
  183. __func__);
  184. return rc;
  185. }
  186. if (!rc) {
  187. rc = qpnp_clkdiv_config(q_clkdiv, q_clkdiv->cxo_div);
  188. if (rc) {
  189. dev_err(&spmi->dev,
  190. "%s: unable to set default divide config\n",
  191. __func__);
  192. return rc;
  193. }
  194. }
  195. rc = of_property_read_u32(node, "qcom,enable", &en);
  196. if (rc && rc != -EINVAL) {
  197. dev_err(&spmi->dev,
  198. "%s: error getting qcom,enable property\n", __func__);
  199. return rc;
  200. }
  201. if (!rc) {
  202. rc = __clkdiv_enable(q_clkdiv, en);
  203. dev_err(&spmi->dev,
  204. "%s: unable to set default config\n", __func__);
  205. return rc;
  206. }
  207. dev_set_drvdata(&spmi->dev, q_clkdiv);
  208. list_add(&q_clkdiv->list, &qpnp_clkdiv_devs);
  209. return 0;
  210. }
  211. static int __devexit qpnp_clkdiv_remove(struct spmi_device *spmi)
  212. {
  213. struct q_clkdiv *q_clkdiv = dev_get_drvdata(&spmi->dev);
  214. list_del(&q_clkdiv->list);
  215. return 0;
  216. }
  217. static struct of_device_id spmi_match_table[] = {
  218. { .compatible = "qcom,qpnp-clkdiv",
  219. },
  220. {}
  221. };
  222. static struct spmi_driver qpnp_clkdiv_driver = {
  223. .driver = {
  224. .name = "qcom,qpnp-clkdiv",
  225. .of_match_table = spmi_match_table,
  226. },
  227. .probe = qpnp_clkdiv_probe,
  228. .remove = __devexit_p(qpnp_clkdiv_remove),
  229. };
  230. static int __init qpnp_clkdiv_init(void)
  231. {
  232. return spmi_driver_register(&qpnp_clkdiv_driver);
  233. }
  234. static void __exit qpnp_clkdiv_exit(void)
  235. {
  236. return spmi_driver_unregister(&qpnp_clkdiv_driver);
  237. }
  238. MODULE_DESCRIPTION("QPNP PMIC clkdiv driver");
  239. MODULE_LICENSE("GPL v2");
  240. module_init(qpnp_clkdiv_init);
  241. module_exit(qpnp_clkdiv_exit);