wm8350-irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * wm8350-irq.c -- IRQ support for Wolfson WM8350
  3. *
  4. * Copyright 2007, 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood, Mark Brown
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/bug.h>
  18. #include <linux/device.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/irq.h>
  21. #include <linux/mfd/wm8350/core.h>
  22. #include <linux/mfd/wm8350/audio.h>
  23. #include <linux/mfd/wm8350/comparator.h>
  24. #include <linux/mfd/wm8350/gpio.h>
  25. #include <linux/mfd/wm8350/pmic.h>
  26. #include <linux/mfd/wm8350/rtc.h>
  27. #include <linux/mfd/wm8350/supply.h>
  28. #include <linux/mfd/wm8350/wdt.h>
  29. #define WM8350_INT_OFFSET_1 0
  30. #define WM8350_INT_OFFSET_2 1
  31. #define WM8350_POWER_UP_INT_OFFSET 2
  32. #define WM8350_UNDER_VOLTAGE_INT_OFFSET 3
  33. #define WM8350_OVER_CURRENT_INT_OFFSET 4
  34. #define WM8350_GPIO_INT_OFFSET 5
  35. #define WM8350_COMPARATOR_INT_OFFSET 6
  36. struct wm8350_irq_data {
  37. int primary;
  38. int reg;
  39. int mask;
  40. int primary_only;
  41. };
  42. static struct wm8350_irq_data wm8350_irqs[] = {
  43. [WM8350_IRQ_OC_LS] = {
  44. .primary = WM8350_OC_INT,
  45. .reg = WM8350_OVER_CURRENT_INT_OFFSET,
  46. .mask = WM8350_OC_LS_EINT,
  47. .primary_only = 1,
  48. },
  49. [WM8350_IRQ_UV_DC1] = {
  50. .primary = WM8350_UV_INT,
  51. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  52. .mask = WM8350_UV_DC1_EINT,
  53. },
  54. [WM8350_IRQ_UV_DC2] = {
  55. .primary = WM8350_UV_INT,
  56. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  57. .mask = WM8350_UV_DC2_EINT,
  58. },
  59. [WM8350_IRQ_UV_DC3] = {
  60. .primary = WM8350_UV_INT,
  61. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  62. .mask = WM8350_UV_DC3_EINT,
  63. },
  64. [WM8350_IRQ_UV_DC4] = {
  65. .primary = WM8350_UV_INT,
  66. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  67. .mask = WM8350_UV_DC4_EINT,
  68. },
  69. [WM8350_IRQ_UV_DC5] = {
  70. .primary = WM8350_UV_INT,
  71. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  72. .mask = WM8350_UV_DC5_EINT,
  73. },
  74. [WM8350_IRQ_UV_DC6] = {
  75. .primary = WM8350_UV_INT,
  76. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  77. .mask = WM8350_UV_DC6_EINT,
  78. },
  79. [WM8350_IRQ_UV_LDO1] = {
  80. .primary = WM8350_UV_INT,
  81. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  82. .mask = WM8350_UV_LDO1_EINT,
  83. },
  84. [WM8350_IRQ_UV_LDO2] = {
  85. .primary = WM8350_UV_INT,
  86. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  87. .mask = WM8350_UV_LDO2_EINT,
  88. },
  89. [WM8350_IRQ_UV_LDO3] = {
  90. .primary = WM8350_UV_INT,
  91. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  92. .mask = WM8350_UV_LDO3_EINT,
  93. },
  94. [WM8350_IRQ_UV_LDO4] = {
  95. .primary = WM8350_UV_INT,
  96. .reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
  97. .mask = WM8350_UV_LDO4_EINT,
  98. },
  99. [WM8350_IRQ_CHG_BAT_HOT] = {
  100. .primary = WM8350_CHG_INT,
  101. .reg = WM8350_INT_OFFSET_1,
  102. .mask = WM8350_CHG_BAT_HOT_EINT,
  103. },
  104. [WM8350_IRQ_CHG_BAT_COLD] = {
  105. .primary = WM8350_CHG_INT,
  106. .reg = WM8350_INT_OFFSET_1,
  107. .mask = WM8350_CHG_BAT_COLD_EINT,
  108. },
  109. [WM8350_IRQ_CHG_BAT_FAIL] = {
  110. .primary = WM8350_CHG_INT,
  111. .reg = WM8350_INT_OFFSET_1,
  112. .mask = WM8350_CHG_BAT_FAIL_EINT,
  113. },
  114. [WM8350_IRQ_CHG_TO] = {
  115. .primary = WM8350_CHG_INT,
  116. .reg = WM8350_INT_OFFSET_1,
  117. .mask = WM8350_CHG_TO_EINT,
  118. },
  119. [WM8350_IRQ_CHG_END] = {
  120. .primary = WM8350_CHG_INT,
  121. .reg = WM8350_INT_OFFSET_1,
  122. .mask = WM8350_CHG_END_EINT,
  123. },
  124. [WM8350_IRQ_CHG_START] = {
  125. .primary = WM8350_CHG_INT,
  126. .reg = WM8350_INT_OFFSET_1,
  127. .mask = WM8350_CHG_START_EINT,
  128. },
  129. [WM8350_IRQ_CHG_FAST_RDY] = {
  130. .primary = WM8350_CHG_INT,
  131. .reg = WM8350_INT_OFFSET_1,
  132. .mask = WM8350_CHG_FAST_RDY_EINT,
  133. },
  134. [WM8350_IRQ_CHG_VBATT_LT_3P9] = {
  135. .primary = WM8350_CHG_INT,
  136. .reg = WM8350_INT_OFFSET_1,
  137. .mask = WM8350_CHG_VBATT_LT_3P9_EINT,
  138. },
  139. [WM8350_IRQ_CHG_VBATT_LT_3P1] = {
  140. .primary = WM8350_CHG_INT,
  141. .reg = WM8350_INT_OFFSET_1,
  142. .mask = WM8350_CHG_VBATT_LT_3P1_EINT,
  143. },
  144. [WM8350_IRQ_CHG_VBATT_LT_2P85] = {
  145. .primary = WM8350_CHG_INT,
  146. .reg = WM8350_INT_OFFSET_1,
  147. .mask = WM8350_CHG_VBATT_LT_2P85_EINT,
  148. },
  149. [WM8350_IRQ_RTC_ALM] = {
  150. .primary = WM8350_RTC_INT,
  151. .reg = WM8350_INT_OFFSET_1,
  152. .mask = WM8350_RTC_ALM_EINT,
  153. },
  154. [WM8350_IRQ_RTC_SEC] = {
  155. .primary = WM8350_RTC_INT,
  156. .reg = WM8350_INT_OFFSET_1,
  157. .mask = WM8350_RTC_SEC_EINT,
  158. },
  159. [WM8350_IRQ_RTC_PER] = {
  160. .primary = WM8350_RTC_INT,
  161. .reg = WM8350_INT_OFFSET_1,
  162. .mask = WM8350_RTC_PER_EINT,
  163. },
  164. [WM8350_IRQ_CS1] = {
  165. .primary = WM8350_CS_INT,
  166. .reg = WM8350_INT_OFFSET_2,
  167. .mask = WM8350_CS1_EINT,
  168. },
  169. [WM8350_IRQ_CS2] = {
  170. .primary = WM8350_CS_INT,
  171. .reg = WM8350_INT_OFFSET_2,
  172. .mask = WM8350_CS2_EINT,
  173. },
  174. [WM8350_IRQ_SYS_HYST_COMP_FAIL] = {
  175. .primary = WM8350_SYS_INT,
  176. .reg = WM8350_INT_OFFSET_2,
  177. .mask = WM8350_SYS_HYST_COMP_FAIL_EINT,
  178. },
  179. [WM8350_IRQ_SYS_CHIP_GT115] = {
  180. .primary = WM8350_SYS_INT,
  181. .reg = WM8350_INT_OFFSET_2,
  182. .mask = WM8350_SYS_CHIP_GT115_EINT,
  183. },
  184. [WM8350_IRQ_SYS_CHIP_GT140] = {
  185. .primary = WM8350_SYS_INT,
  186. .reg = WM8350_INT_OFFSET_2,
  187. .mask = WM8350_SYS_CHIP_GT140_EINT,
  188. },
  189. [WM8350_IRQ_SYS_WDOG_TO] = {
  190. .primary = WM8350_SYS_INT,
  191. .reg = WM8350_INT_OFFSET_2,
  192. .mask = WM8350_SYS_WDOG_TO_EINT,
  193. },
  194. [WM8350_IRQ_AUXADC_DATARDY] = {
  195. .primary = WM8350_AUXADC_INT,
  196. .reg = WM8350_INT_OFFSET_2,
  197. .mask = WM8350_AUXADC_DATARDY_EINT,
  198. },
  199. [WM8350_IRQ_AUXADC_DCOMP4] = {
  200. .primary = WM8350_AUXADC_INT,
  201. .reg = WM8350_INT_OFFSET_2,
  202. .mask = WM8350_AUXADC_DCOMP4_EINT,
  203. },
  204. [WM8350_IRQ_AUXADC_DCOMP3] = {
  205. .primary = WM8350_AUXADC_INT,
  206. .reg = WM8350_INT_OFFSET_2,
  207. .mask = WM8350_AUXADC_DCOMP3_EINT,
  208. },
  209. [WM8350_IRQ_AUXADC_DCOMP2] = {
  210. .primary = WM8350_AUXADC_INT,
  211. .reg = WM8350_INT_OFFSET_2,
  212. .mask = WM8350_AUXADC_DCOMP2_EINT,
  213. },
  214. [WM8350_IRQ_AUXADC_DCOMP1] = {
  215. .primary = WM8350_AUXADC_INT,
  216. .reg = WM8350_INT_OFFSET_2,
  217. .mask = WM8350_AUXADC_DCOMP1_EINT,
  218. },
  219. [WM8350_IRQ_USB_LIMIT] = {
  220. .primary = WM8350_USB_INT,
  221. .reg = WM8350_INT_OFFSET_2,
  222. .mask = WM8350_USB_LIMIT_EINT,
  223. .primary_only = 1,
  224. },
  225. [WM8350_IRQ_WKUP_OFF_STATE] = {
  226. .primary = WM8350_WKUP_INT,
  227. .reg = WM8350_COMPARATOR_INT_OFFSET,
  228. .mask = WM8350_WKUP_OFF_STATE_EINT,
  229. },
  230. [WM8350_IRQ_WKUP_HIB_STATE] = {
  231. .primary = WM8350_WKUP_INT,
  232. .reg = WM8350_COMPARATOR_INT_OFFSET,
  233. .mask = WM8350_WKUP_HIB_STATE_EINT,
  234. },
  235. [WM8350_IRQ_WKUP_CONV_FAULT] = {
  236. .primary = WM8350_WKUP_INT,
  237. .reg = WM8350_COMPARATOR_INT_OFFSET,
  238. .mask = WM8350_WKUP_CONV_FAULT_EINT,
  239. },
  240. [WM8350_IRQ_WKUP_WDOG_RST] = {
  241. .primary = WM8350_WKUP_INT,
  242. .reg = WM8350_COMPARATOR_INT_OFFSET,
  243. .mask = WM8350_WKUP_WDOG_RST_EINT,
  244. },
  245. [WM8350_IRQ_WKUP_GP_PWR_ON] = {
  246. .primary = WM8350_WKUP_INT,
  247. .reg = WM8350_COMPARATOR_INT_OFFSET,
  248. .mask = WM8350_WKUP_GP_PWR_ON_EINT,
  249. },
  250. [WM8350_IRQ_WKUP_ONKEY] = {
  251. .primary = WM8350_WKUP_INT,
  252. .reg = WM8350_COMPARATOR_INT_OFFSET,
  253. .mask = WM8350_WKUP_ONKEY_EINT,
  254. },
  255. [WM8350_IRQ_WKUP_GP_WAKEUP] = {
  256. .primary = WM8350_WKUP_INT,
  257. .reg = WM8350_COMPARATOR_INT_OFFSET,
  258. .mask = WM8350_WKUP_GP_WAKEUP_EINT,
  259. },
  260. [WM8350_IRQ_CODEC_JCK_DET_L] = {
  261. .primary = WM8350_CODEC_INT,
  262. .reg = WM8350_COMPARATOR_INT_OFFSET,
  263. .mask = WM8350_CODEC_JCK_DET_L_EINT,
  264. },
  265. [WM8350_IRQ_CODEC_JCK_DET_R] = {
  266. .primary = WM8350_CODEC_INT,
  267. .reg = WM8350_COMPARATOR_INT_OFFSET,
  268. .mask = WM8350_CODEC_JCK_DET_R_EINT,
  269. },
  270. [WM8350_IRQ_CODEC_MICSCD] = {
  271. .primary = WM8350_CODEC_INT,
  272. .reg = WM8350_COMPARATOR_INT_OFFSET,
  273. .mask = WM8350_CODEC_MICSCD_EINT,
  274. },
  275. [WM8350_IRQ_CODEC_MICD] = {
  276. .primary = WM8350_CODEC_INT,
  277. .reg = WM8350_COMPARATOR_INT_OFFSET,
  278. .mask = WM8350_CODEC_MICD_EINT,
  279. },
  280. [WM8350_IRQ_EXT_USB_FB] = {
  281. .primary = WM8350_EXT_INT,
  282. .reg = WM8350_COMPARATOR_INT_OFFSET,
  283. .mask = WM8350_EXT_USB_FB_EINT,
  284. },
  285. [WM8350_IRQ_EXT_WALL_FB] = {
  286. .primary = WM8350_EXT_INT,
  287. .reg = WM8350_COMPARATOR_INT_OFFSET,
  288. .mask = WM8350_EXT_WALL_FB_EINT,
  289. },
  290. [WM8350_IRQ_EXT_BAT_FB] = {
  291. .primary = WM8350_EXT_INT,
  292. .reg = WM8350_COMPARATOR_INT_OFFSET,
  293. .mask = WM8350_EXT_BAT_FB_EINT,
  294. },
  295. [WM8350_IRQ_GPIO(0)] = {
  296. .primary = WM8350_GP_INT,
  297. .reg = WM8350_GPIO_INT_OFFSET,
  298. .mask = WM8350_GP0_EINT,
  299. },
  300. [WM8350_IRQ_GPIO(1)] = {
  301. .primary = WM8350_GP_INT,
  302. .reg = WM8350_GPIO_INT_OFFSET,
  303. .mask = WM8350_GP1_EINT,
  304. },
  305. [WM8350_IRQ_GPIO(2)] = {
  306. .primary = WM8350_GP_INT,
  307. .reg = WM8350_GPIO_INT_OFFSET,
  308. .mask = WM8350_GP2_EINT,
  309. },
  310. [WM8350_IRQ_GPIO(3)] = {
  311. .primary = WM8350_GP_INT,
  312. .reg = WM8350_GPIO_INT_OFFSET,
  313. .mask = WM8350_GP3_EINT,
  314. },
  315. [WM8350_IRQ_GPIO(4)] = {
  316. .primary = WM8350_GP_INT,
  317. .reg = WM8350_GPIO_INT_OFFSET,
  318. .mask = WM8350_GP4_EINT,
  319. },
  320. [WM8350_IRQ_GPIO(5)] = {
  321. .primary = WM8350_GP_INT,
  322. .reg = WM8350_GPIO_INT_OFFSET,
  323. .mask = WM8350_GP5_EINT,
  324. },
  325. [WM8350_IRQ_GPIO(6)] = {
  326. .primary = WM8350_GP_INT,
  327. .reg = WM8350_GPIO_INT_OFFSET,
  328. .mask = WM8350_GP6_EINT,
  329. },
  330. [WM8350_IRQ_GPIO(7)] = {
  331. .primary = WM8350_GP_INT,
  332. .reg = WM8350_GPIO_INT_OFFSET,
  333. .mask = WM8350_GP7_EINT,
  334. },
  335. [WM8350_IRQ_GPIO(8)] = {
  336. .primary = WM8350_GP_INT,
  337. .reg = WM8350_GPIO_INT_OFFSET,
  338. .mask = WM8350_GP8_EINT,
  339. },
  340. [WM8350_IRQ_GPIO(9)] = {
  341. .primary = WM8350_GP_INT,
  342. .reg = WM8350_GPIO_INT_OFFSET,
  343. .mask = WM8350_GP9_EINT,
  344. },
  345. [WM8350_IRQ_GPIO(10)] = {
  346. .primary = WM8350_GP_INT,
  347. .reg = WM8350_GPIO_INT_OFFSET,
  348. .mask = WM8350_GP10_EINT,
  349. },
  350. [WM8350_IRQ_GPIO(11)] = {
  351. .primary = WM8350_GP_INT,
  352. .reg = WM8350_GPIO_INT_OFFSET,
  353. .mask = WM8350_GP11_EINT,
  354. },
  355. [WM8350_IRQ_GPIO(12)] = {
  356. .primary = WM8350_GP_INT,
  357. .reg = WM8350_GPIO_INT_OFFSET,
  358. .mask = WM8350_GP12_EINT,
  359. },
  360. };
  361. static inline struct wm8350_irq_data *irq_to_wm8350_irq(struct wm8350 *wm8350,
  362. int irq)
  363. {
  364. return &wm8350_irqs[irq - wm8350->irq_base];
  365. }
  366. /*
  367. * This is a threaded IRQ handler so can access I2C/SPI. Since all
  368. * interrupts are clear on read the IRQ line will be reasserted and
  369. * the physical IRQ will be handled again if another interrupt is
  370. * asserted while we run - in the normal course of events this is a
  371. * rare occurrence so we save I2C/SPI reads. We're also assuming that
  372. * it's rare to get lots of interrupts firing simultaneously so try to
  373. * minimise I/O.
  374. */
  375. static irqreturn_t wm8350_irq(int irq, void *irq_data)
  376. {
  377. struct wm8350 *wm8350 = irq_data;
  378. u16 level_one;
  379. u16 sub_reg[WM8350_NUM_IRQ_REGS];
  380. int read_done[WM8350_NUM_IRQ_REGS];
  381. struct wm8350_irq_data *data;
  382. int i;
  383. level_one = wm8350_reg_read(wm8350, WM8350_SYSTEM_INTERRUPTS)
  384. & ~wm8350_reg_read(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK);
  385. if (!level_one)
  386. return IRQ_NONE;
  387. memset(&read_done, 0, sizeof(read_done));
  388. for (i = 0; i < ARRAY_SIZE(wm8350_irqs); i++) {
  389. data = &wm8350_irqs[i];
  390. if (!(level_one & data->primary))
  391. continue;
  392. if (!read_done[data->reg]) {
  393. sub_reg[data->reg] =
  394. wm8350_reg_read(wm8350, WM8350_INT_STATUS_1 +
  395. data->reg);
  396. sub_reg[data->reg] &= ~wm8350->irq_masks[data->reg];
  397. read_done[data->reg] = 1;
  398. }
  399. if (sub_reg[data->reg] & data->mask)
  400. handle_nested_irq(wm8350->irq_base + i);
  401. }
  402. return IRQ_HANDLED;
  403. }
  404. static void wm8350_irq_lock(struct irq_data *data)
  405. {
  406. struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
  407. mutex_lock(&wm8350->irq_lock);
  408. }
  409. static void wm8350_irq_sync_unlock(struct irq_data *data)
  410. {
  411. struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
  412. int i;
  413. for (i = 0; i < ARRAY_SIZE(wm8350->irq_masks); i++) {
  414. /* If there's been a change in the mask write it back
  415. * to the hardware. */
  416. if (wm8350->irq_masks[i] !=
  417. wm8350->reg_cache[WM8350_INT_STATUS_1_MASK + i])
  418. WARN_ON(wm8350_reg_write(wm8350,
  419. WM8350_INT_STATUS_1_MASK + i,
  420. wm8350->irq_masks[i]));
  421. }
  422. mutex_unlock(&wm8350->irq_lock);
  423. }
  424. static void wm8350_irq_enable(struct irq_data *data)
  425. {
  426. struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
  427. struct wm8350_irq_data *irq_data = irq_to_wm8350_irq(wm8350,
  428. data->irq);
  429. wm8350->irq_masks[irq_data->reg] &= ~irq_data->mask;
  430. }
  431. static void wm8350_irq_disable(struct irq_data *data)
  432. {
  433. struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
  434. struct wm8350_irq_data *irq_data = irq_to_wm8350_irq(wm8350,
  435. data->irq);
  436. wm8350->irq_masks[irq_data->reg] |= irq_data->mask;
  437. }
  438. static struct irq_chip wm8350_irq_chip = {
  439. .name = "wm8350",
  440. .irq_bus_lock = wm8350_irq_lock,
  441. .irq_bus_sync_unlock = wm8350_irq_sync_unlock,
  442. .irq_disable = wm8350_irq_disable,
  443. .irq_enable = wm8350_irq_enable,
  444. };
  445. int wm8350_irq_init(struct wm8350 *wm8350, int irq,
  446. struct wm8350_platform_data *pdata)
  447. {
  448. int ret, cur_irq, i;
  449. int flags = IRQF_ONESHOT;
  450. int irq_base = -1;
  451. if (!irq) {
  452. dev_warn(wm8350->dev, "No interrupt support, no core IRQ\n");
  453. return 0;
  454. }
  455. /* Mask top level interrupts */
  456. wm8350_reg_write(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK, 0xFFFF);
  457. /* Mask all individual interrupts by default and cache the
  458. * masks. We read the masks back since there are unwritable
  459. * bits in the mask registers. */
  460. for (i = 0; i < ARRAY_SIZE(wm8350->irq_masks); i++) {
  461. wm8350_reg_write(wm8350, WM8350_INT_STATUS_1_MASK + i,
  462. 0xFFFF);
  463. wm8350->irq_masks[i] =
  464. wm8350_reg_read(wm8350,
  465. WM8350_INT_STATUS_1_MASK + i);
  466. }
  467. mutex_init(&wm8350->irq_lock);
  468. wm8350->chip_irq = irq;
  469. if (pdata && pdata->irq_base > 0)
  470. irq_base = pdata->irq_base;
  471. wm8350->irq_base = irq_alloc_descs(irq_base, 0, ARRAY_SIZE(wm8350_irqs), 0);
  472. if (wm8350->irq_base < 0) {
  473. dev_warn(wm8350->dev, "Allocating irqs failed with %d\n",
  474. wm8350->irq_base);
  475. return 0;
  476. }
  477. if (pdata && pdata->irq_high) {
  478. flags |= IRQF_TRIGGER_HIGH;
  479. wm8350_set_bits(wm8350, WM8350_SYSTEM_CONTROL_1,
  480. WM8350_IRQ_POL);
  481. } else {
  482. flags |= IRQF_TRIGGER_LOW;
  483. wm8350_clear_bits(wm8350, WM8350_SYSTEM_CONTROL_1,
  484. WM8350_IRQ_POL);
  485. }
  486. /* Register with genirq */
  487. for (cur_irq = wm8350->irq_base;
  488. cur_irq < ARRAY_SIZE(wm8350_irqs) + wm8350->irq_base;
  489. cur_irq++) {
  490. irq_set_chip_data(cur_irq, wm8350);
  491. irq_set_chip_and_handler(cur_irq, &wm8350_irq_chip,
  492. handle_edge_irq);
  493. irq_set_nested_thread(cur_irq, 1);
  494. /* ARM needs us to explicitly flag the IRQ as valid
  495. * and will set them noprobe when we do so. */
  496. #ifdef CONFIG_ARM
  497. set_irq_flags(cur_irq, IRQF_VALID);
  498. #else
  499. irq_set_noprobe(cur_irq);
  500. #endif
  501. }
  502. ret = request_threaded_irq(irq, NULL, wm8350_irq, flags,
  503. "wm8350", wm8350);
  504. if (ret != 0)
  505. dev_err(wm8350->dev, "Failed to request IRQ: %d\n", ret);
  506. /* Allow interrupts to fire */
  507. wm8350_reg_write(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK, 0);
  508. return ret;
  509. }
  510. int wm8350_irq_exit(struct wm8350 *wm8350)
  511. {
  512. free_irq(wm8350->chip_irq, wm8350);
  513. return 0;
  514. }