dbx500-prcmu-regs.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (C) STMicroelectronics 2009
  3. * Copyright (C) ST-Ericsson SA 2010
  4. *
  5. * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
  6. * Author: Sundar Iyer <sundar.iyer@stericsson.com>
  7. *
  8. * License Terms: GNU General Public License v2
  9. *
  10. * PRCM Unit registers
  11. */
  12. #ifndef __DB8500_PRCMU_REGS_H
  13. #define __DB8500_PRCMU_REGS_H
  14. #include <mach/hardware.h>
  15. #define BITS(_start, _end) ((BIT(_end) - BIT(_start)) + BIT(_end))
  16. #define PRCM_CLK_MGT(_offset) (void __iomem *)(IO_ADDRESS(U8500_PRCMU_BASE) \
  17. + _offset)
  18. #define PRCM_ACLK_MGT PRCM_CLK_MGT(0x004)
  19. #define PRCM_SVACLK_MGT PRCM_CLK_MGT(0x008)
  20. #define PRCM_SIACLK_MGT PRCM_CLK_MGT(0x00C)
  21. #define PRCM_SGACLK_MGT PRCM_CLK_MGT(0x014)
  22. #define PRCM_UARTCLK_MGT PRCM_CLK_MGT(0x018)
  23. #define PRCM_MSP02CLK_MGT PRCM_CLK_MGT(0x01C)
  24. #define PRCM_I2CCLK_MGT PRCM_CLK_MGT(0x020)
  25. #define PRCM_SDMMCCLK_MGT PRCM_CLK_MGT(0x024)
  26. #define PRCM_SLIMCLK_MGT PRCM_CLK_MGT(0x028)
  27. #define PRCM_PER1CLK_MGT PRCM_CLK_MGT(0x02C)
  28. #define PRCM_PER2CLK_MGT PRCM_CLK_MGT(0x030)
  29. #define PRCM_PER3CLK_MGT PRCM_CLK_MGT(0x034)
  30. #define PRCM_PER5CLK_MGT PRCM_CLK_MGT(0x038)
  31. #define PRCM_PER6CLK_MGT PRCM_CLK_MGT(0x03C)
  32. #define PRCM_PER7CLK_MGT PRCM_CLK_MGT(0x040)
  33. #define PRCM_LCDCLK_MGT PRCM_CLK_MGT(0x044)
  34. #define PRCM_BMLCLK_MGT PRCM_CLK_MGT(0x04C)
  35. #define PRCM_HSITXCLK_MGT PRCM_CLK_MGT(0x050)
  36. #define PRCM_HSIRXCLK_MGT PRCM_CLK_MGT(0x054)
  37. #define PRCM_HDMICLK_MGT PRCM_CLK_MGT(0x058)
  38. #define PRCM_APEATCLK_MGT PRCM_CLK_MGT(0x05C)
  39. #define PRCM_APETRACECLK_MGT PRCM_CLK_MGT(0x060)
  40. #define PRCM_MCDECLK_MGT PRCM_CLK_MGT(0x064)
  41. #define PRCM_IPI2CCLK_MGT PRCM_CLK_MGT(0x068)
  42. #define PRCM_DSIALTCLK_MGT PRCM_CLK_MGT(0x06C)
  43. #define PRCM_DMACLK_MGT PRCM_CLK_MGT(0x074)
  44. #define PRCM_B2R2CLK_MGT PRCM_CLK_MGT(0x078)
  45. #define PRCM_TVCLK_MGT PRCM_CLK_MGT(0x07C)
  46. #define PRCM_UNIPROCLK_MGT PRCM_CLK_MGT(0x278)
  47. #define PRCM_SSPCLK_MGT PRCM_CLK_MGT(0x280)
  48. #define PRCM_RNGCLK_MGT PRCM_CLK_MGT(0x284)
  49. #define PRCM_UICCCLK_MGT PRCM_CLK_MGT(0x27C)
  50. #define PRCM_MSP1CLK_MGT PRCM_CLK_MGT(0x288)
  51. #define PRCM_ARM_PLLDIVPS (_PRCMU_BASE + 0x118)
  52. #define PRCM_ARM_PLLDIVPS_ARM_BRM_RATE 0x3f
  53. #define PRCM_ARM_PLLDIVPS_MAX_MASK 0xf
  54. #define PRCM_PLLARM_LOCKP (_PRCMU_BASE + 0x0a8)
  55. #define PRCM_PLLARM_LOCKP_PRCM_PLLARM_LOCKP3 0x2
  56. #define PRCM_ARM_CHGCLKREQ (_PRCMU_BASE + 0x114)
  57. #define PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ 0x1
  58. #define PRCM_PLLARM_ENABLE (_PRCMU_BASE + 0x98)
  59. #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_ENABLE 0x1
  60. #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_COUNTON 0x100
  61. #define PRCM_ARMCLKFIX_MGT (_PRCMU_BASE + 0x0)
  62. #define PRCM_A9PL_FORCE_CLKEN (_PRCMU_BASE + 0x19C)
  63. #define PRCM_A9_RESETN_CLR (_PRCMU_BASE + 0x1f4)
  64. #define PRCM_A9_RESETN_SET (_PRCMU_BASE + 0x1f0)
  65. #define PRCM_ARM_LS_CLAMP (_PRCMU_BASE + 0x30c)
  66. #define PRCM_SRAM_A9 (_PRCMU_BASE + 0x308)
  67. #define PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN BIT(0)
  68. #define PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN BIT(1)
  69. /* ARM WFI Standby signal register */
  70. #define PRCM_ARM_WFI_STANDBY (_PRCMU_BASE + 0x130)
  71. #define PRCM_ARM_WFI_STANDBY_WFI0 0x08
  72. #define PRCM_ARM_WFI_STANDBY_WFI1 0x10
  73. #define PRCM_IOCR (_PRCMU_BASE + 0x310)
  74. #define PRCM_IOCR_IOFORCE 0x1
  75. /* CPU mailbox registers */
  76. #define PRCM_MBOX_CPU_VAL (_PRCMU_BASE + 0x0fc)
  77. #define PRCM_MBOX_CPU_SET (_PRCMU_BASE + 0x100)
  78. #define PRCM_MBOX_CPU_CLR (_PRCMU_BASE + 0x104)
  79. /* Dual A9 core interrupt management unit registers */
  80. #define PRCM_A9_MASK_REQ (_PRCMU_BASE + 0x328)
  81. #define PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ 0x1
  82. #define PRCM_A9_MASK_ACK (_PRCMU_BASE + 0x32c)
  83. #define PRCM_ARMITMSK31TO0 (_PRCMU_BASE + 0x11c)
  84. #define PRCM_ARMITMSK63TO32 (_PRCMU_BASE + 0x120)
  85. #define PRCM_ARMITMSK95TO64 (_PRCMU_BASE + 0x124)
  86. #define PRCM_ARMITMSK127TO96 (_PRCMU_BASE + 0x128)
  87. #define PRCM_POWER_STATE_VAL (_PRCMU_BASE + 0x25C)
  88. #define PRCM_ARMITVAL31TO0 (_PRCMU_BASE + 0x260)
  89. #define PRCM_ARMITVAL63TO32 (_PRCMU_BASE + 0x264)
  90. #define PRCM_ARMITVAL95TO64 (_PRCMU_BASE + 0x268)
  91. #define PRCM_ARMITVAL127TO96 (_PRCMU_BASE + 0x26C)
  92. #define PRCM_HOSTACCESS_REQ (_PRCMU_BASE + 0x334)
  93. #define PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ 0x1
  94. #define ARM_WAKEUP_MODEM 0x1
  95. #define PRCM_ARM_IT1_CLR (_PRCMU_BASE + 0x48C)
  96. #define PRCM_ARM_IT1_VAL (_PRCMU_BASE + 0x494)
  97. #define PRCM_HOLD_EVT (_PRCMU_BASE + 0x174)
  98. #define PRCM_MOD_AWAKE_STATUS (_PRCMU_BASE + 0x4A0)
  99. #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_COREPD_AWAKE BIT(0)
  100. #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_AAPD_AWAKE BIT(1)
  101. #define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_VMODEM_OFF_ISO BIT(2)
  102. #define PRCM_ITSTATUS0 (_PRCMU_BASE + 0x148)
  103. #define PRCM_ITSTATUS1 (_PRCMU_BASE + 0x150)
  104. #define PRCM_ITSTATUS2 (_PRCMU_BASE + 0x158)
  105. #define PRCM_ITSTATUS3 (_PRCMU_BASE + 0x160)
  106. #define PRCM_ITSTATUS4 (_PRCMU_BASE + 0x168)
  107. #define PRCM_ITSTATUS5 (_PRCMU_BASE + 0x484)
  108. #define PRCM_ITCLEAR5 (_PRCMU_BASE + 0x488)
  109. #define PRCM_ARMIT_MASKXP70_IT (_PRCMU_BASE + 0x1018)
  110. /* System reset register */
  111. #define PRCM_APE_SOFTRST (_PRCMU_BASE + 0x228)
  112. /* Level shifter and clamp control registers */
  113. #define PRCM_MMIP_LS_CLAMP_SET (_PRCMU_BASE + 0x420)
  114. #define PRCM_MMIP_LS_CLAMP_CLR (_PRCMU_BASE + 0x424)
  115. #define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP BIT(11)
  116. #define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI BIT(22)
  117. /* PRCMU clock/PLL/reset registers */
  118. #define PRCM_PLLSOC0_FREQ (_PRCMU_BASE + 0x080)
  119. #define PRCM_PLLSOC1_FREQ (_PRCMU_BASE + 0x084)
  120. #define PRCM_PLLDDR_FREQ (_PRCMU_BASE + 0x08C)
  121. #define PRCM_PLL_FREQ_D_SHIFT 0
  122. #define PRCM_PLL_FREQ_D_MASK BITS(0, 7)
  123. #define PRCM_PLL_FREQ_N_SHIFT 8
  124. #define PRCM_PLL_FREQ_N_MASK BITS(8, 13)
  125. #define PRCM_PLL_FREQ_R_SHIFT 16
  126. #define PRCM_PLL_FREQ_R_MASK BITS(16, 18)
  127. #define PRCM_PLL_FREQ_SELDIV2 BIT(24)
  128. #define PRCM_PLL_FREQ_DIV2EN BIT(25)
  129. #define PRCM_PLLDSI_FREQ (_PRCMU_BASE + 0x500)
  130. #define PRCM_PLLDSI_ENABLE (_PRCMU_BASE + 0x504)
  131. #define PRCM_PLLDSI_LOCKP (_PRCMU_BASE + 0x508)
  132. #define PRCM_DSI_PLLOUT_SEL (_PRCMU_BASE + 0x530)
  133. #define PRCM_DSITVCLK_DIV (_PRCMU_BASE + 0x52C)
  134. #define PRCM_PLLDSI_LOCKP (_PRCMU_BASE + 0x508)
  135. #define PRCM_APE_RESETN_SET (_PRCMU_BASE + 0x1E4)
  136. #define PRCM_APE_RESETN_CLR (_PRCMU_BASE + 0x1E8)
  137. #define PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE BIT(0)
  138. #define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 BIT(0)
  139. #define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3 BIT(1)
  140. #define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT 0
  141. #define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK BITS(0, 2)
  142. #define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT 8
  143. #define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK BITS(8, 10)
  144. #define PRCM_DSI_PLLOUT_SEL_OFF 0
  145. #define PRCM_DSI_PLLOUT_SEL_PHI 1
  146. #define PRCM_DSI_PLLOUT_SEL_PHI_2 2
  147. #define PRCM_DSI_PLLOUT_SEL_PHI_4 3
  148. #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT 0
  149. #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK BITS(0, 7)
  150. #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT 8
  151. #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK BITS(8, 15)
  152. #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT 16
  153. #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK BITS(16, 23)
  154. #define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN BIT(24)
  155. #define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN BIT(25)
  156. #define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN BIT(26)
  157. #define PRCM_APE_RESETN_DSIPLL_RESETN BIT(14)
  158. #define PRCM_CLKOCR (_PRCMU_BASE + 0x1CC)
  159. #define PRCM_CLKOCR_CLKOUT0_REF_CLK (1 << 0)
  160. #define PRCM_CLKOCR_CLKOUT0_MASK BITS(0, 13)
  161. #define PRCM_CLKOCR_CLKOUT1_REF_CLK (1 << 16)
  162. #define PRCM_CLKOCR_CLKOUT1_MASK BITS(16, 29)
  163. /* ePOD and memory power signal control registers */
  164. #define PRCM_EPOD_C_SET (_PRCMU_BASE + 0x410)
  165. #define PRCM_SRAM_LS_SLEEP (_PRCMU_BASE + 0x304)
  166. /* Debug power control unit registers */
  167. #define PRCM_POWER_STATE_SET (_PRCMU_BASE + 0x254)
  168. /* Miscellaneous unit registers */
  169. #define PRCM_DSI_SW_RESET (_PRCMU_BASE + 0x324)
  170. #define PRCM_GPIOCR (_PRCMU_BASE + 0x138)
  171. #define PRCM_GPIOCR_DBG_STM_MOD_CMD1 0x800
  172. #define PRCM_GPIOCR_DBG_UARTMOD_CMD0 0x1
  173. /* PRCMU HW semaphore */
  174. #define PRCM_SEM (_PRCMU_BASE + 0x400)
  175. #define PRCM_SEM_PRCM_SEM BIT(0)
  176. #define PRCM_TCR (_PRCMU_BASE + 0x1C8)
  177. #define PRCM_TCR_TENSEL_MASK BITS(0, 7)
  178. #define PRCM_TCR_STOP_TIMERS BIT(16)
  179. #define PRCM_TCR_DOZE_MODE BIT(17)
  180. #define PRCM_CLKOCR_CLKODIV0_SHIFT 0
  181. #define PRCM_CLKOCR_CLKODIV0_MASK BITS(0, 5)
  182. #define PRCM_CLKOCR_CLKOSEL0_SHIFT 6
  183. #define PRCM_CLKOCR_CLKOSEL0_MASK BITS(6, 8)
  184. #define PRCM_CLKOCR_CLKODIV1_SHIFT 16
  185. #define PRCM_CLKOCR_CLKODIV1_MASK BITS(16, 21)
  186. #define PRCM_CLKOCR_CLKOSEL1_SHIFT 22
  187. #define PRCM_CLKOCR_CLKOSEL1_MASK BITS(22, 24)
  188. #define PRCM_CLKOCR_CLK1TYPE BIT(28)
  189. #define PRCM_CLK_MGT_CLKPLLDIV_MASK BITS(0, 4)
  190. #define PRCM_CLK_MGT_CLKPLLSW_SOC0 BIT(5)
  191. #define PRCM_CLK_MGT_CLKPLLSW_SOC1 BIT(6)
  192. #define PRCM_CLK_MGT_CLKPLLSW_DDR BIT(7)
  193. #define PRCM_CLK_MGT_CLKPLLSW_MASK BITS(5, 7)
  194. #define PRCM_CLK_MGT_CLKEN BIT(8)
  195. #define PRCM_CLK_MGT_CLK38 BIT(9)
  196. #define PRCM_CLK_MGT_CLK38DIV BIT(11)
  197. #define PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN BIT(12)
  198. /* GPIOCR register */
  199. #define PRCM_GPIOCR_SPI2_SELECT BIT(23)
  200. #define PRCM_DDR_SUBSYS_APE_MINBW (_PRCMU_BASE + 0x438)
  201. #define PRCM_CGATING_BYPASS (_PRCMU_BASE + 0x134)
  202. #define PRCM_CGATING_BYPASS_ICN2 BIT(6)
  203. /* Miscellaneous unit registers */
  204. #define PRCM_RESOUTN_SET (_PRCMU_BASE + 0x214)
  205. #define PRCM_RESOUTN_CLR (_PRCMU_BASE + 0x218)
  206. /* System reset register */
  207. #define PRCM_APE_SOFTRST (_PRCMU_BASE + 0x228)
  208. #endif /* __DB8500_PRCMU_REGS_H */